### Sneak peek behind TensorFlow Python API

Accelerator integrator perspective

Mateusz Nowak

30.05.2022

codeeurope

#### Who am I

Al Software Engineering Manager

Yes, I still write code;)

Located in Gdańsk, Poland





All views expressed herein are those of my own and do not represent the opinions of any entity whatsoever with which I have been, am now, or will be affiliated.

#### Table of contents

- 1. TensorFlow overview
- 2. Sample TensorFlow model
- 3. Modes of execution
- 4. TensorFlow model graph
- 5. Tensors and Variables
- 6. Optimization passes
- 7. TensorFlow devices
- 8. TensorFlow allocators

TensorFlow overview





Open-source deep learning framework



Open-source deep learning framework Python based API for models



Open-source deep learning framework

Python based API for models

Supports multiple devices like:

CPU

**GPU** 

Habana Gaudi (a.k.a. HPU, using Habana TF plugin)

## **†** TensorFlow

Open-source deep learning framework

Python based API for models

Supports multiple devices like:

**CPU** 

**GPU** 

Habana Gaudi (a.k.a. HPU, using Habana TF plugin)

Supports distributed trainings

## **†** TensorFlow

Open-source deep learning framework

Python based API for models

Supports multiple devices like:

**CPU** 

**GPU** 

Habana Gaudi (a.k.a. HPU, using Habana TF plugin)

Supports distributed trainings

Implemented in C++

#### TensorFlow development resources

```
https://github.com/tensorflow/tensorflow
https://www.tensorflow.org/api_docs/
https://www.tensorflow.org/guide
```

#### Sample model

```
num_classes = 5
model = Sequential([
    layers.experimental.preprocessing.Rescaling(1./255, input_shape=(img_height, img_width, 3)),
    layers.Conv2D(16, 3, padding='same', activation='relu')
])
model.compile(optimizer='adam',
    loss=tf.keras.losses.SparseCategoricalCrossentropy(from_logits=True),
    metrics=['accuracy'])
```

#### Modes of execution

#### Modes of execution

Pure eager tf.function graph eager Legacy graph mode (TF1.x)

Achieved by marking function with tf.function annotation

Achieved by marking function with tf.function annotation Executes function at once as graph

Achieved by marking function with tf.function annotation

Executes function at once as graph

Before execution optimization passes are run on the graph

#### Pure eager mode

Operators are executed one by one

Up to TF2.9: No optimization passes performed

Post TF2.9 or TF2.9 with TF\_RUN\_EAGER\_OP\_AS\_FUNCTION flag set

Each operator is encapsulated in tf.function

All optimization passess are being run on such operator

TensorFlow developers effort to unify execution

# TensorFlow model graph

#### Sample model graph



#### Sample model graph - phases



#### Sample model graph - zoom in



Each operator represents arithmetical, logical or control operation (or other)

Each operator represents arithmetical, logical or control operation (or other) Each operator can have multiple variants based on attributes

Each operator represents arithmetical, logical or control operation (or other)

Each operator can have multiple variants based on attributes

E.g., for different data types, data layouts, modes, etc.

Each operator represents arithmetical, logical or control operation (or other)

Each operator can have multiple variants based on attributes

E.g., for different data types, data layouts, modes, etc.

Each operator can be implemented with one or more kernels

Each operator represents arithmetical, logical or control operation (or other)

Each operator can have multiple variants based on attributes

E.g., for different data types, data layouts, modes, etc.

Each operator can be implemented with one or more kernels

Each kernel can cover one or more variant

Each operator represents arithmetical, logical or control operation (or other)

Each operator can have multiple variants based on attributes

E.g., for different data types, data layouts, modes, etc.

Each operator can be implemented with one or more kernels

Each kernel can cover one or more variant

Each device supply its own kernels

Each operator represents arithmetical, logical or control operation (or other)

Each operator can have multiple variants based on attributes

E.g., for different data types, data layouts, modes, etc.

Each operator can be implemented with one or more kernels

Each kernel can cover one or more variant

Each device supply its own kernels

Exception: DEFAULT\_DEVICE kernels

Using REGISTER\_OP macro

Using REGISTER\_OP macro

With builder pattern, list operator name, attributes, inputs, outputs, and shape inference function

Using REGISTER\_OP macro

With builder pattern, list operator name, attributes, inputs, outputs, and shape inference function

Translates to static variable, initialized at process startup, which builds OpDef, and registers it in runtime registry

# Registering TensorFlow operator

Using REGISTER\_OP macro

With builder pattern, list operator name, attributes, inputs, outputs, and shape inference function

Translates to static variable, initialized at process startup, which builds OpDef, and registers it in runtime registry

This opens up possibility of altering operator registrations in runtime

# Registering TensorFlow operator

Using REGISTER\_OP macro

With builder pattern, list operator name, attributes, inputs, outputs, and shape inference function

Translates to static variable, initialized at process startup, which builds OpDef, and registers it in runtime registry

This opens up possibility of altering operator registrations in runtime

Note: This is low level operator, high level operators calling low level ones can be separately defined on python level

# Operator registration example

```
REGISTER_OP("MaxPoolGradV2")

. Attr(GetPaddingAttrString())
. Attr(GetConvnetDataFormatAttrString())
. Input("orig_input:_T")
. Input("orig_output:_T")
. Input("grad:_T")
. Input("ksize:_int32")
. Input("strides:_int32")
. Output("output:_T")
. Attr("T:_reaInumbertype_=_DT_FLOAT")
. SetShapeFn(shape_inference::MaxPoolGradShape);
```

Using REGISTER\_KERNEL\_BUILDER macro

Using REGISTER\_KERNEL\_BUILDER macro

With builder pattern list operator name, device the implementation is targeting, constraints, and implementation class

Using REGISTER\_KERNEL\_BUILDER macro

With builder pattern list operator name, device the implementation is targeting, constraints, and implementation class

Translates to static variable, initialized at process startup, which builds KernelDef, and registers it in runtime registry

Using REGISTER\_KERNEL\_BUILDER macro

With builder pattern list operator name, device the implementation is targeting, constraints, and implementation class

Translates to static variable, initialized at process startup, which builds KernelDef, and registers it in runtime registry

This opens up possibility of altering kernel registrations in runtime

# Kernel registration example

**Tensors and Variables** 

Represents a multidimensional array of elements

Represents a multidimensional array of elements

Data structure consisting of:

Represents a multidimensional array of elements

Data structure consisting of:

Metadata (data type, shape), stored on host

Represents a multidimensional array of elements

Data structure consisting of:

Metadata (data type, shape), stored on host

Reference counted data buffer, stored on host or device

Represents a multidimensional array of elements

Data structure consisting of:

Metadata (data type, shape), stored on host

Reference counted data buffer, stored on host or device

Reference count

Represents a multidimensional array of elements

Data structure consisting of:

Metadata (data type, shape), stored on host

Reference counted data buffer, stored on host or device

Reference count

Underlaying data buffer can be shared between tensors

Represents a multidimensional array of elements

Data structure consisting of:

Metadata (data type, shape), stored on host

Reference counted data buffer, stored on host or device

Reference count

Underlaying data buffer can be shared between tensors

Different tensors can use different slices of buffer

In python created with tf.Variable

In python created with tf.Variable Represent shared, persistent state

In python created with tf.Variable

Represent shared, persistent state

Two variables will not share the same memory

In python created with tf.Variable

Represent shared, persistent state

Two variables will not share the same memory

Preserved when saving and loading models

In python created with tf. Variable

Represent shared, persistent state

Two variables will not share the same memory

Preserved when saving and loading models

Trainable model weights are stored as variables

In python created with tf. Variable

Represent shared, persistent state

Two variables will not share the same memory

Preserved when saving and loading models

Trainable model weights are stored as variables

Co-location rules apply

In python created with tf. Variable

Represent shared, persistent state

Two variables will not share the same memory

Preserved when saving and loading models

Trainable model weights are stored as variables

Co-location rules apply

TF2 implementation of Variables

TF2 implementation of Variables

Has strict guarantees on  $\ensuremath{\mathsf{R}}/\ensuremath{\mathsf{W}}$  order and value changes visibility

TF2 implementation of Variables  $\\ \mbox{Has strict guarantees on } R/W \mbox{ order and value changes visibility } \\ \mbox{In practice, following is happening:}$ 

TF2 implementation of Variables

Has strict guarantees on R/W order and value changes visibility In practice, following is happening:

More control edges are added to graph to ensure ordering

TF2 implementation of Variables

Has strict guarantees on R/W order and value changes visibility

In practice, following is happening:

More control edges are added to graph to ensure ordering

Additional tensor copies are being done, to ensure changes won't leak

TF2 implementation of Variables

Has strict guarantees on R/W order and value changes visibility

In practice, following is happening:

More control edges are added to graph to ensure ordering

Additional tensor copies are being done, to ensure changes won't leak

Resource Manager locks concurrent accesses to variable tensor

Transformations of graph

Transformations of graph

Various targets

Transformations of graph

Various targets

Pattern matching and fusing operators

Transformations of graph

Various targets

Pattern matching and fusing operators

Optimizing graph - removing dead nodes, reducing control flows, etc.

Transformations of graph

Various targets

Pattern matching and fusing operators

Optimizing graph - removing dead nodes, reducing control flows, etc.

Reassigning betweeen devices

Transformations of graph

Various targets

Pattern matching and fusing operators

Optimizing graph - removing dead nodes, reducing control flows, etc.

Reassigning betweeen devices

Device specific optimizations, e.g. MKL

Grappler

Grappler

PRE\_PLACEMENT - after cost model assignment, before placement

Grappler

PRE\_PLACEMENT - after cost model assignment, before placement

POST\_PLACEMENT - after placement

Grappler

PRE\_PLACEMENT - after cost model assignment, before placement

POST\_PLACEMENT - after placement

POST\_REWRITE\_FOR\_EXEC - after re-write using feed/fetch endpoints

Grappler

PRE\_PLACEMENT - after cost model assignment, before placement

POST\_PLACEMENT - after placement

POST\_REWRITE\_FOR\_EXEC - after re-write using feed/fetch endpoints

POST\_PARTITIONING - after partitioning

Grappler

PRE\_PLACEMENT - after cost model assignment, before placement

POST\_PLACEMENT - after placement

POST\_REWRITE\_FOR\_EXEC - after re-write using feed/fetch endpoints

POST\_PARTITIONING - after partitioning

Each pass has priority in group

Runtime registry of optimization passess

Runtime registry of optimization passess

 ${\bf class} \ \ Lower Functional Ops Pass: {\bf public} \ \ Graph Optimization Pass$ 

Runtime registry of optimization passess

 ${\bf class} \ \ LowerFunctional Ops Pass: {\bf public} \ \ Graph Optimization Pass$ 

Status Run(const GraphOptimizationPassOptions& options) override

Runtime registry of optimization passess

class LowerFunctionalOpsPass : public GraphOptimizationPass

Status Run(const GraphOptimizationPassOptions& options) override

REGISTER\_OPTIMIZATION(OptimizationPassRegistry::PRE\_PLACEMENT. 10.

LowerFunctionalOpsPass)

**TensorFlow devices** 

Has unique name

Has unique name

Has context

Has unique name

Has context

Serves related host and device memory allocators

Has unique name

Has context

Serves related host and device memory allocators

Manager tensor creation and moving data between host and inside the device

Has unique name

Has context

Serves related host and device memory allocators

Manager tensor creation and moving data between host and inside the device

Executes kernel and ensures execution queues synchronization

ThreadPoolDevice

ThreadPoolDevice GpuDevice

ThreadPoolDevice

GpuDevice

PluggableDevice

Implement device using one of 3 base interfaces

Implement device using one of 3 base interfaces
Implement DeviceFactory for device discovery and instantiation

Implement device using one of 3 base interfaces
Implement DeviceFactory for device discovery and instantiation
Register factory in runtime registry

Implement device using one of 3 base interfaces

Implement DeviceFactory for device discovery and instantiation

Register factory in runtime registry

REGISTER\_LOCAL\_DEVICE\_FACTORY("CPU", ThreadPoolDeviceFactory, 60)



# Types of memory

# Types of memory

Device memory

## Types of memory

Device memory

Host memory

## Types of memory

Device memory

Host memory

Caveat: CPU has both device and host memory

Using AllocatorAttributes structure on tensor allocation

Using AllocatorAttributes structure on tensor allocation  $Set \ set\_on\_host(true) \ to \ select \ host \ memory$ 

Using AllocatorAttributes structure on tensor allocation

Set set\_on\_host (true) to select host memory

Set set\_gpu\_compatible(true) to make host memory be pinned, for fast GPU DMAs

#### Allocator interface

#### **Allocator interface**

High level allocator

#### **Allocator interface**

```
High level allocator

Important methods:

void* AllocateRaw(size_t alignment, size_t num_bytes)

void* AllocateRaw(size_t alignment, size_t num_bytes, const

AllocationAttributes & allocation_attr)

void DeallocateRaw(void* ptr)
```

 $Implementing\ best-fit\ with\ coalescing\ algorithm$ 

Implementing best-fit with coalescing algorithm Assumes that whole memory is owned and in a pool

Implementing best-fit with coalescing algorithm

Assumes that whole memory is owned and in a pool

Splits available memory into buckets of various sizes (dynamically split & merged to prevent fragmentation)

Implementing best-fit with coalescing algorithm

Assumes that whole memory is owned and in a pool

Splits available memory into buckets of various sizes (dynamically split & merged to prevent fragmentation)

Sensitive to small allocations - smallest bucket is quite large

#### **SubAllocator interface**

#### **SubAllocator interface**

Low level allocator

#### **SubAllocator interface**

Low level allocator

De-facto allocates buffers, e.g., calls malloc & free

# Adding device allocator

# **Adding device allocator**

By simply implementing dedicated Allocator and SubAllocator

# **Adding device allocator**

By simply implementing dedicated Allocator and SubAllocator Simply served by GetAllocator method of device

Implementing dedicated Allocator and SubAllocator

 $\label{locator} \mbox{Implementing dedicated Allocator and SubAllocator} \\ \mbox{Implementing AllocatorFactory}$ 

Implementing dedicated Allocator and SubAllocator

Implementing AllocatorFactory

Registering to runtime registry

 $REGISTER\_MEM\_ALLOCATOR("MkICPUAllocator",\ 200,\ MkICPUAllocatorFactory)$ 

Implementing dedicated Allocator and SubAllocator

Implementing AllocatorFactory

Registering to runtime registry

REGISTER\_MEM\_ALLOCATOR("MkICPUAllocator", 200, MkICPUAllocatorFactory)

Highest priority allocator is being used

Implementing dedicated Allocator and SubAllocator

Implementing AllocatorFactory

Registering to runtime registry

REGISTER\_MEM\_ALLOCATOR("MkICPUAllocator", 200, MkICPUAllocatorFactory)

Highest priority allocator is being used

Caveat: Custom CPU allocator has to be registered before any call to TF APIs that may allocate

Implementing dedicated Allocator and SubAllocator

Implementing AllocatorFactory

Registering to runtime registry

REGISTER\_MEM\_ALLOCATOR("MkICPUAllocator", 200, MkICPUAllocatorFactory)

Highest priority allocator is being used

Caveat: Custom CPU allocator has to be registered before any call to TF APIs that may allocate

Need to be aware of static initialization fiasco to correctly handle this

Usually memory buffers are from TF allocators defined for device

Usually memory buffers are from TF allocators defined for device But! user can provide manually allocated buffers

Usually memory buffers are from TF allocators defined for device

But! user can provide manually allocated buffers

Example: Anytime user provides tensor created in numpy

Usually memory buffers are from TF allocators defined for device

But! user can provide manually allocated buffers

Example: Anytime user provides tensor created in numpy

Cannot assume, that all buffers will come from given host allocator

# Thanks for your attention!

Mateusz Nowak

https://www.linkedin.com/in/mateusz-nowak-gg/

https://github.com/noqqaqq

@noqqaqq

Feedback is appreciated ©