

# Laboratory Exercise #5 Behavioral Modeling of Combinational Circuits

| Name: | Group: |
|-------|--------|
|       |        |

#### **Target Course Outcomes:**

**CO1:** Create descriptions of digital hardware components such as in combinational and sequential circuits using synthesizable Verilog HDL constructs.

CO2: Verify the functionality of HDL-based components through design verification tools.

#### **Intended Learning Outcomes:**

- Create design entry of a combinational circuit using behavioral modeling in Verilog HDL code
- Synthesize the Verilog HDL design entry
- Simulate the designed circuit using a testbench file
- Fit a synthesized circuit into an Intel FPGA
- Programming and configuring the FPGA chip on Intel DE-series board (DE10-Lite)

# Supplement:

This exercise requires a basic understanding of the Intel Quartus Prime design flow with ModelSim functional verification, as detailed in Units 1-2 and Laboratory Exercises #1-2. It is also expected that Laboratory Exercise #4 has already been completed before performing this exercise.

#### Instructions:

Perform this hands-on laboratory exercise after attending/watching the onsite/online lecture for Unit 5. This activity is intended to be done individually.

#### Exercise 5A: Hexadecimal Digit to 7-Segment Decoder

Create a **behavioral description** with a **case** statement of a **hex-to-7-segment decoder**. Refer to the diagrams and digit patterns below for reference. Take note that the target 7-segment output is configured as **active low (common anode)**. Synthesize and simulate the design. Show both a simulation log (standard output) and simulation waveform (timing diagram) in the laboratory report.



\*Decoder should be connected to a common anode 7-segment display

Figure 1. Entity Diagram of Hex to 7-Segment Decoder



https://upload.wikimedia.org/wikipedia/commons/thumb/e/ed/7\_Segment\_Display\_th\_Labeled\_Segments.svg/150px-

Figure 2. LED Output Reference





Figure 3. Hexadecimal Digit Patterns

**Test Cases:** Include ALL possible input combinations for **Hex** and vary the **DP** values in the simulation.

**FPGA Implementation:** After simulation, load the appropriate design file into the FPGA to test the functionality of the design. Refer to the onsite orientation and other attachments for this section.

# **Evaluation:**

| Level                           | 1.0                                                                                                                                                                                                                                                               | 2.0                                                                                                                                                                                                                                                             | 3.0                                                                                                                                                                                                                                                                      | 5.0                                                                                | Rating  |
|---------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------|---------|
| Criteria                        | Outstanding                                                                                                                                                                                                                                                       | Competent                                                                                                                                                                                                                                                       | Marginal                                                                                                                                                                                                                                                                 | Not Acceptable                                                                     | Katiliy |
| CO1: Verilog<br>Design Entry    | Verilog HDL description is correct and follows specified instructions.                                                                                                                                                                                            |                                                                                                                                                                                                                                                                 | Verilog HDL description is correct but DID NOT follow the specified instructions.                                                                                                                                                                                        | NO Verilog HDL<br>description is presented<br>or the design entry is<br>INCORRECT. |         |
| CO1: Design<br>Synthesis        | Verilog HDL description is<br>synthesized and compiled<br>with NO issues (with 0-1<br>warning). There is clear<br>evidence in the lab report<br>that supports this result.                                                                                        | Verilog HDL description is synthesized and compiled with MINOR issues on constructs (with 2-3 warnings). There is clear evidence in the lab report that supports this result.                                                                                   | Verilog HDL description is synthesized and compiled with MAJOR issues on constructs (with 4 or more warnings). There is evidence in the lab report that supports this result.                                                                                            | Simulation has FAILED or there is NO evidence showing a successful simulation.     |         |
| CO2: Verilog<br>Testbench Entry | Verilog HDL testbench is correct and follows specified instructions. ALL possible input combinations or AMPLE test stimuli are included to generate sufficient and verifiable output results.                                                                     |                                                                                                                                                                                                                                                                 | Verilog HDL testbench is correct but DID NOT follow specified instructions. Possible input combinations may be INCOMPLETE or test stimuli are NOT SUFFICIENT included to generate verifiable output results.                                                             | NO Verilog testbench is presented or INCOMPLETE.                                   |         |
| CO2: Functional<br>Verification | Simulation of the synthesized design is functional with NO issues and shows ALL correct and expected results. An analysis is made by providing image annotations and/or discussions of the results. There is clear evidence in the lab report that supports this. | Simulation of the synthesized design is functional. Expected results may be INCOMPLETE but are ALL correct. An analysis is made by providing image annotations and/or discussions of the results. There is clear evidence in the lab report that supports this. | Simulation of the synthesized design is functional. Expected results may be INCOMPLETE or there may be INCORRECT results. NO analysis is made with NO image annotations and/or discussions of the results. There is clear evidence in the lab report that supports this. | Simulation has FAILED or there is NO evidence showing a successful simulation.     |         |



| CO3: Design<br>Flow                    | Synthesized HDL-based design file was properly loaded into the FPGA with NO problems.       | - | Synthesized HDL-based design file was loaded into the FPGA with A FEW technical issues. | Synthesized HDL-based design file WAS NOT PROPERLY loaded into the FPGA.              |  |
|----------------------------------------|---------------------------------------------------------------------------------------------|---|-----------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------|--|
| CO3: Accuracy<br>of Results on<br>FPGA | Results are ALL<br>ACCURATE as expected<br>and recorded data is<br>validated upon checking. |   | Results are MOSTLY<br>ACCURATE and recorded data<br>is validated upon checking.         | Results are<br>ERRONEOUS or<br>recorded data CANNOT<br>be validated upon<br>checking. |  |

### Exercise 5B: n-Bit Arithmetic and Logic Unit (ALU)

Design a **behavioral description** of an n-bit ALU, using either **if-else** or **case** statements. Use a **parameter** to change the value of n (use n = 4 as the default value). Refer to the entity diagram and function table below for reference. Synthesize and simulate the design. Show both a simulation log (standard output) and simulation waveform (timing diagram) in the laboratory report.



# \*CB\_out is for the ADD (carry) and SUBTRACT (borrow) modes only; otherwise it should be 0.

therwise it should be 0.

Figure 4. Entity Diagram of n-bit ALU (8 Operations)

**Function Table:** 

| Mode | Operation                    |
|------|------------------------------|
| 000  | Addition (A + B) with carry  |
| 001  | Subtract (A – B) with borrow |
| 010  | Bitwise AND of A and B       |
| 011  | Bitwise OR of A and B        |
| 100  | Bitwise XOR of A and B       |
| 101  | Complement of A              |
| 110  | Increment A                  |
| 111  | Decrement A                  |

# **Test Cases:** Include at least 3 different values for each operation and use $\mathbf{n} = 4$ . All operations must be shown and verified in simulation.

**FPGA Implementation:** After simulation, load the appropriate design file into the FPGA to test the functionality of the design. Refer to the onsite orientation and other attachments for this section.



### **Evaluation:**

| Level                                  | 1.0                                                                                                                                                                                                                                                               | 2.0                                                                                                                                                                                                                                                             | 3.0                                                                                                                                                                                                                                                                      | 5.0                                                                                   | Datin  |
|----------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------|--------|
| Criteria                               | Outstanding                                                                                                                                                                                                                                                       | Competent                                                                                                                                                                                                                                                       | Marginal                                                                                                                                                                                                                                                                 | Not Acceptable                                                                        | Rating |
| CO1: Verilog<br>Design Entry           | Verilog HDL description is correct and follows specified instructions.                                                                                                                                                                                            | 1                                                                                                                                                                                                                                                               | Verilog HDL description is correct but DID NOT follow the specified instructions.                                                                                                                                                                                        | NO Verilog HDL<br>description is presented<br>or the design entry is<br>INCORRECT.    |        |
| CO1: Design<br>Synthesis               | Verilog HDL description is<br>synthesized and compiled<br>with NO issues (with 0-1<br>warning). There is clear<br>evidence in the lab report<br>that supports this result.                                                                                        | Verilog HDL description is synthesized and compiled with MINOR issues on constructs (with 2-3 warnings). There is clear evidence in the lab report that supports this result.                                                                                   | Verilog HDL description is synthesized and compiled with MAJOR issues on constructs (with 4 or more warnings). There is evidence in the lab report that supports this result.                                                                                            | Simulation has FAILED or there is NO evidence showing a successful simulation.        |        |
| CO2: Verilog<br>Testbench Entry        | Verilog HDL testbench is correct and follows specified instructions. ALL possible input combinations or AMPLE test stimuli are included to generate sufficient and verifiable output results.                                                                     |                                                                                                                                                                                                                                                                 | Verilog HDL testbench is correct but DID NOT follow specified instructions. Possible input combinations may be INCOMPLETE or test stimuli are NOT SUFFICIENT included to generate verifiable output results.                                                             | NO Verilog testbench is presented or INCOMPLETE.                                      |        |
| CO2: Functional<br>Verification        | Simulation of the synthesized design is functional with NO issues and shows ALL correct and expected results. An analysis is made by providing image annotations and/or discussions of the results. There is clear evidence in the lab report that supports this. | Simulation of the synthesized design is functional. Expected results may be INCOMPLETE but are ALL correct. An analysis is made by providing image annotations and/or discussions of the results. There is clear evidence in the lab report that supports this. | Simulation of the synthesized design is functional. Expected results may be INCOMPLETE or there may be INCORRECT results. NO analysis is made with NO image annotations and/or discussions of the results. There is clear evidence in the lab report that supports this. | Simulation has FAILED or there is NO evidence showing a successful simulation.        |        |
| CO3: Design<br>Flow                    | Synthesized HDL-based design file was properly loaded into the FPGA with NO problems.                                                                                                                                                                             | -                                                                                                                                                                                                                                                               | Synthesized HDL-based design file was loaded into the FPGA with A FEW technical issues.                                                                                                                                                                                  | Synthesized HDL-based design file WAS NOT PROPERLY loaded into the FPGA.              |        |
| CO3: Accuracy<br>of Results on<br>FPGA | Results are ALL<br>ACCURATE as expected<br>and recorded data is<br>validated upon checking.                                                                                                                                                                       | -                                                                                                                                                                                                                                                               | Results are MOSTLY<br>ACCURATE and recorded data<br>is validated upon checking.                                                                                                                                                                                          | Results are<br>ERRONEOUS or<br>recorded data CANNOT<br>be validated upon<br>checking. |        |

# For the laboratory report (LR #5), include the following items:

- Exercise 5A: Hexadecimal Digit to 7-Segment Decoder
  - o Proof of successful design synthesis (screenshot showing 0 errors)
  - Proof of successful simulation results with required number of test cases (screenshots of simulation results with annotations or discussion of results)
  - Proof of successful FPGA implementation (photos of ALL possible input combinations for HEX inputs)



- Exercise 5B: n-Bit Arithmetic and Logic Unit (ALU)
  - o Proof of successful design synthesis (screenshot showing 0 errors)
  - Proof of successful simulation results with required number of test cases (screenshots of simulation results with annotations or discussion of results)
  - Proof of successful FPGA implementation (photos of AT LEAST 1 test case per operation: use n=3 for FPGA implementation)
- All Verilog files (.v) must be submitted along with LR #5