# Thesis Project Plan SF250X

Ludwig Karlsson ludwigka@kth.se

2022-12-14

# 1 Background

A MultiProcessor System on Chip (MPSoC) is a system of multiple microprocessors integrated on a single chip. The microprocessors are often heterogeneous and can include for example Central Processing Units (CPUs), Graphics Processing Units (GPUs), and Field Programmable Gate Arrays (FPGAs) depending on the target application of the chip. FPGAs are integrated circuits that provide a configurable and highly parallel computational resource. FPGAs are widely used for applications where production size is to low to motivate custom Application-Specific Integrated Circuits (ASICs), for prototyping to reduce iteration cost, as hardware accelerators where their ability to process a lot of data in parallel can be used, and for applications where the "hardware" needs to be reconfigured frequently.

When designing or choosing a system (for example an MPSoC) for a particular application, it is often desirable to pick the "cheapest" allowable hardware configuration for the task (according to some metric, for example power consumption or hardware cost). It is also often desirable to schedule/map different processes to hardware resources as efficiently as possible, for example to maximize data throughput, or to be able to use less resources to reduce power consumption or leave the resources available for other tasks<sup>1</sup>. The process of finding optimal configurations is known as Design Space Exploration (DSE). In general, the DSE task is NP-complete and has historically been a largely manual process. More or less automated ways of doing DSE has been developed where the goal is to use optimization techniques to find good solutions within a space of design criteria

<sup>&</sup>lt;sup>1</sup>E.g. given some hardware it is desirable to use it as efficiently as possible, and given some task it is desirable to use as little computational resources as possible to run it.

that satisfy some criteria and often maximize/minimize some cost metrics. These methods often utilize heuristics or manual input to reduce the problem size. Heterogeneous MPSoCs with FPGAs provide a particularly difficult situation where the properties of the different hardware resources and the reconfigurability of the FPGAs make the design space very large. Design Space Identification (DSI) is a systematic approach to converting simpler models of hardware and a computational problem to a combined form that can be used within DSE [1].

## 2 Application

This project is concerned with an application at Saab of DSE on a Xilinx MPSoC with CPU, GPU, and reconfigurable FPGA resources. The use case concerns a dynamic scenario where different processes with different priorities need to be scheduled and run on the chip. The processes can run on some combination of the chip's resources (eg. a certain process may be able to run on a CPU core or on the FPGA), and the ultimate goal is to determine a way to schedule processes on the available resources including possible reconfigurations of the FPGA that results in performance that is as close to optimal as possible.

## 2.1 Mathematical/Numerical Aspects

Finding the optimal solution to the design-space problem is an NP-complete problem. Historically, computational DSE has been limited by computational resources, and approaches have required limiting assumptions or have been largely heuristical. These methods tend to give solutions that are good but not optimal, and they can sometimes be improved considerably. Ingo Sander et.al. has show-cased solutions utilizing Constraint Programming (CP) that builds a discrete model of the system and computational problem and then uses a combination of heuristics and search to limit the design space [Is this a good description?]. This makes it possible to obtain good solutions fairly quickly, and also to prove optimality in certain cases [2]. This project aims to build on these methods by extending the IDeSyDe tool [3] within the ForSyDe framework [4]. The key focus will be to investigate different solvers and heuristics in order to achieve as good solutions as possible for a reasonable computational cost.

The full scope of adapting the IDeSyDe tool to Saab's application, and answering all of Saab's questions in the general dynamic load case scenario is an extremely complex problem and outside of the reasonable scope of this project. In order to obtain a more reasonable problem formulation, this project will instead restrict the problem formulation to some static load case scenario and aim to adapt the current tool-set to the problem when possible.

Research question: Can the IDeSyDe tool be used to find a good scheduling solutions to some static load case relevant to Saab's application? Is it possible to find better solutions using heuristics or different solvers? How does the expected performance of a solution compare to actual performance of that solution on hardware?

### 3 Initial Plan

The goals for the project is to:

- G1 Find an interesting static load case scenario. Research and formulate good models for Saab's hardware and application. Figure out how to measure/quantify the performance boost.
- G2 If necessary extend IDeSyDe with models and heuristics so that the tool can be used for the application.
- G3 Investigate Saab's questions within the limitations of the static load case scenario and the model.
  - (a) Look at different solvers and heuristics.
  - (b) Investigate trade-offs between performance (of the solution) and computational cost for different solvers and heuristics. [Is this reasonable?]
  - (c) Look at ways to extend/modify the model to reduce computational cost and/or improve performance.

G4 Test a solution on hardware. [Is this reasonable?]

Table 1 shows a preliminary time plan for the project. [WIP]

| Week(s) | Task                                  |
|---------|---------------------------------------|
| 3-5     | Literature study.                     |
| 6-8     | Application & platform model. [S1-S2] |
| 9-14    | S3                                    |
| 15-17   | Hardware testing. [S4]                |
| 18-20   | Report draft.                         |
| 21      | Revisions and final report deadline.  |

Table 1: Preliminary time plan for the project.

### 4 References

- 1. R. Jordão, I. Sander and M. Becker, "Formulation of Design Space Exploration Problems by Composable Design Space Identification," 2021 Design, Automation & Test in Europe Conference & Exhibition (DATE), 2021, pp. 1204-1207, doi: 10.23919/DATE51398.2021.9474082.
- 2. Kathrin Rosvall and Ingo Sander. 2017. Flexible and Tradeoff-Aware Constraint-Based Design Space Exploration for Streaming Applications on Heterogeneous Platforms. ACM Trans. Des. Autom. Electron. Syst. 23, 2, Article 21 (March 2018), 26 pages. https://doi.org/10.1145/3133210
- 3. IDeSyDe repository and documentation: https://github.com/forsyde/IDeSyDe/
- 4. ForSyDe website: https://forsyde.github.io/