# On the Analysis of Low Output Impedance Characteristic of Flipped Voltage Follower (FVF) and FVF LDOs

(Invited Paper)

# Punith R. Surkanti, Annajirao Garimella, Mahender Manda and Paul M. Furth

VLSI Laboratory, Klipsch School of Electrical and Computer Engineering, New Mexico State University, Las Cruces, NM 88003, USA Email: punith@nmsu.edu

Abstract—The flipped voltage follower (FVF), a variant of the common-drain transistor amplifier, comprising local feedback, finds application in circuits such as voltage buffers, current mirrors, class AB amplifiers, frequency compensation circuits and low dropout voltage regulators (LDOs). One of the most important characteristics of the FVF, is its low output impedance. In this tutorial-flavored paper, we perform a theoretical analysis of the transfer function, poles and zeros of the output impedance of the FVF and correlate it with transistor-level simulation results. Utilization of the FVF and its variants has wide application in the analog, mixed-signal and power management circuit design space.

Index Terms—Flipped voltage follower (FVF), common drain circuit, CMOS class-AB op-amps, voltage buffers, output impedance.

#### I. INTRODUCTION

The flipped voltage follower (FVF) can be viewed as a variant of the common-drain (CD) circuit with local feedback [1]. The FVF has characteristics that are similar to a CD transistor amplifier, such as high input impedance, unity gain, low output impedance, good linearity, and a level shift of approximately one threshold voltage, which makes the circuit desirable to operate as a voltage buffer. The FVF has been utilized in several applications, such as voltage buffers [2], [3], low input impedance current mirrors [4], class AB amplifiers [5], [6], frequency compensation networks [7] and low dropout voltage regulators (LDOs) [8]–[17].

In the design of LDOs, it is particularly important to achieve low output impedance when driving small resistive loads, so that the LDO achieves good steady-state load regulation. Low output impedance pushes the pole at the output node to a higher frequency, improving the LDOs transient response [18]–[20]. When driving large capacitive loads, low output impedance allows the LDO to respond quickly to changes in load current. Indeed, the fastest LDOs which drive large output capacitors require a low output impedance output stage [21].

In this tutorial-flavored paper, we explore one of the most important characteristics of the FVF, which is its low output impedance behavior as a function of frequency. We compare and contrast this characteristic with that of a CD amplifier for the purposes of developing intuition.

Fig. 1(a) shows the conventional PMOS CD transistor amplifier topology. In this topology, notice that the bias current



Fig. 1: (a). PMOS common-drain amplifier, (b) PMOS FVF, (c) typical implementation of an FVF in the output stage of an LDO.

 $I_{BIAS}$  sources current from the positive supply. Fig. 1(b) illustrates a PMOS FVF circuit. The input to the FVF,  $V_{IN}$ , is applied at the gate terminal of PMOS transistor  $M_1$ . Transistor  $M_2$  is configured as a common-source amplifier, the gate of which is connected to feedback terminal  $V_{FB}$ , forming a local feedback loop.  $V_{FB}$  is also the drain terminal of  $M_1$  and is connected to the "flipped" bias current  $I_{BIAS}$ , as illustrated in Fig. 1(b). This use of a "flipped" bias relative to the traditional CD circuit explains the name, "flipped voltage follower". Compensation capacitor  $C_C$  is connected to the feedback node  $V_{FB}$ . The output,  $V_{OUT}$ , is at the source of  $M_1$  and the drain of  $M_2$ . In the case of a PMOS FVF, the output voltage range is given by

$$V_{out,max} = V_{DD} - V_{SD2,sat}$$

$$V_{out,min} = V_{DD} - V_{SG2} + V_{SD1,sat}$$
(1)

where  $V_{SG}$  and  $V_{SD,sat}$  represent source-to-gate and overdrive voltages, respectively.

Fig. 1(c) illustrates the typical implementation of an FVF in the output stage of an LDO.  $M_{pass}$  is the huge pass transistor of the LDO. The input reference voltage,  $V_{REF}$ , is applied to the gate of  $M_1$ . Parasitic capacitances  $C_{SG,pass}$  and  $C_{DG,pass}$  associated with  $M_{pass}$  are large and are often comparable to the output capacitor. As such, they cannot be neglected when performing the small-signal analysis.

The paper is organized as follows: in Section II we present the small-signal analysis of the FVF output impedance. Section III contains transistor-level simulation results verifying the work in Section II. We conclude in Section IV.



Fig. 2: (a) PMOS FVF with ac signal  $i_{test}$  injected at output node  $V_{out}$ . Input  $V_{in}$  is ac grounded. The parasitic capacitances associated with  $M_1$  and  $M_2$  are shown. (b) Equivalent small-signal circuit used to find the output impedance of the FVF.

$$Z_{out,FVF}(s) \cong \frac{\left(1 + s(r_{O1} || r_{OBIAS})(C_{FB} + C_{GD2})\right)}{g_{m1} r_{O1} g_{m2} \left(1 + \left(\frac{C_{FB}}{g_{m2}} + \frac{C_L}{g_{m1}g_{m2}(r_{O1} || r_{OBIAS})}\right)s + \left(\frac{C_{FB}C_L}{g_{m1}g_{m2}}\right)s^2\right)}$$
(2)

#### II. ANALYSIS OF FVF OUTPUT IMPEDANCE

Fig. 2(a) is the schematic used to find the output impedance of the FVF circuit shown in Fig. 1(b). To find the output impedance, test current  $i_{test}$  is injected into the output node,  $V_{out}$ , and input  $V_{in}$  is connected to ac ground.

Also shown in the figure are the dominant parasitic elements associated with FVF transistors  $M_1$  and  $M_2$ . Fig. 2(b) shows the small-signal equivalent model of the circuit in Fig. 2(a).

Parameters  $g_{mi}$ ,  $r_{Oi}$ ,  $C_{SGi}$  and  $C_{DGi}$  represent the transconductance, output resistance, source-to-gate capacitance and drain-to-gate capacitance associated with transistor  $M_i$ . Transistor  $M_1$  is modeled as voltage-controlled current source (VCCS)  $-g_{m1}v_{out}$ , as small-signal input  $v_{in}$  is connected to ac ground. Transistor  $M_2$  is represented by a VCCS  $g_{m2}v_{fb}$ .

Grounded compensation capacitor  $C_C$ , often used to stabilize the FVF, is connected to node  $V_{FB}$ . The equivalent capacitance  $C_{FB}$  associated with node  $V_{FB}$  is given by

$$C_{FB} = C_{DG1} + C_{SG2} + C_C. (3)$$

The capacitance associated with node  $V_{out}$  can be approximated as  $C_L$ , assuming  $C_L >> C_{SG1}$ .

The output impedance of current source  $I_{BIAS}$  is  $r_{OBIAS}$ , which cannot be assumed to be infinite.

### A. Output Impedance Transfer Function

Applying KCL equations at each node, we solve to obtain the output impedance transfer function, defined as

$$Z_{OUT}(s) \equiv V_{out}(s)/i_{test}(s).$$
 (4)

The complete FVF output impedance transfer function is shown near the top of the page in equation (2).

#### B. Output Resistance at DC

In order to obtain the output resistance at DC, we substitute s=0 in the impedance transfer function (2). The output resistance of the FVF at DC is given by

$$R_{OUT} \approx \frac{1}{g_{m1}r_{O1}g_{m2}}. (5)$$

Equation (5) is an important result, which implies a very-low-valued DC output impedance for the FVF. We note that the DC output resistance of the CD voltage buffer of Fig. 1(a) is given by

$$R_{OUT,CD} = \frac{1}{g_{m1}} \| r_{O1} \approx \frac{1}{g_{m1}},$$
 (6)

where  $g_{m1}$  represents the transconductance of the input CD transistor  $M_1$ . Comparing (5) and (6), we observe that the DC output impedance of the FVF is lower than the CD voltage buffer output impedance by a factor of  $g_{m2}r_{O1}$ , i.e.,

$$R_{OUT,FVF} = \left(\frac{1}{g_{m2}r_{O1}}\right)R_{OUT,CD}.\tag{7}$$

In modern CMOS processes, one can expect the output resistance of the FVF to be lower than that of the CD amplifier by a factor generally ranging from 10 to 25.

### C. Output Impedance Characteristic at Higher Frequencies

1) Case 1: In case the FVF application is that of a voltage buffer, where  $g_{m1}\approx g_{m2}$  and  $C_C$  is similar in magnitude to  $C_L$ , poles  $\omega_{P1}$  and  $\omega_{P2}$  are given by

$$\omega_{P1} \approx -\frac{g_{m2}}{C_{FB}},$$

$$\omega_{P2} \approx -\frac{g_{m1}}{C_L},$$
(8)

where poles  $\omega_{P1}$  and  $\omega_{P2}$  are situated very close to one another. The numerator of the impedance transfer function in (2) indicates the presence of a left-half-plane (LHP) zero, which is given by

$$\omega_{Z1} = -\frac{1}{(r_{O1} || r_{OBIAS}) (C_{FB} + C_{GD2})}.$$
 (9)

As  $r_{OBIAS} >> (1/g_{m2})$ , LHP zero  $\omega_{Z1}$  occurs before both poles  $\omega_{P1}$  and  $\omega_{P2}$ .

Fig. 3 illustrates the output impedance behavior of the FVF pertaining to this case. Note that  $\omega_{Z1}$  occurs prior to  $\omega_{P1}$  and  $\omega_{P2}$ . As such, the output impedance will begin to increase near  $\omega_{Z1}$ , which is generally undesirable in a voltage buffer application. The proximity of  $\omega_{P1}$  and  $\omega_{P2}$  results in impedance peaking.



Fig. 3: Typical output impedance characterictic of FVF circuit.

2) Case 2: In the case of an FVF application where  $g_{m1} \approx g_{m2}$  and  $C_L >> C_C$ , poles  $\omega_{P1}$  and  $\omega_{P2}$  are given by

$$\omega_{P1} \approx -\frac{g_{m1}g_{m2}(r_{O1}||r_{OIBIAS})}{C_L},$$

$$\omega_{P2} \approx -\frac{1}{(r_{O1}||r_{OIBIAS})C_{FB}}.$$
(10)

Again, poles  $\omega_{P1}$  and  $\omega_{P2}$  are situated very close to each other. No change occurs in the equation for  $\omega_{Z1}$ .

The major difference in this application is that LHP zero  $\omega_{Z1}$  is now at a frequency somewhat close to  $\omega_{P2}$ . As such, the LHP zero will be approximately canceled and the output impedance will begin to decrease at frequencies close to  $\omega_{P1}$ . Decreasing output impedance is a desirable effect.

From this case, we observe an inherent trade-off in the implementation of FVF circuits. If  $C_C$  is small, or omitted altogether, the magnitude of the output impedance will monotonically decrease with frequency. On the other hand, the purpose of  $C_C$  is to ensure that the local feedback loop in the FVF circuit is stable, meaning, remains negative. Thus, a tradeoff exists between stability and low output impedance.

3) Case 3: FVF LDO topology: In the case of the FVF as the output stage of an LDO, transistor  $M_2$  is a huge pass transistor. In this scenario, transconductance  $g_{m2}>>g_{m1}$  and  $C_C<< C_L$  and a complex-pole pair is formed, given by

$$\omega_{P1,2} \approx \sqrt{\frac{g_{m1}g_{m2}}{C_{FB}C_L}}. (11)$$

Complex pole pairs generally give rise to peaking in the magnitude response of the output impedance function, as well as sharp transitions in the phase response. No change occurs in the equation for  $\omega_{Z1}$ .

Assuming  $r_{O1} > 1/g_{m2}$ , which is the goal in most practical applications of the FVF, then LHP zero  $\omega_{Z1}$  occurs prior to the complex pole pair. This creates an even higher peak in the magnitude of the output impedance. Proper choice of design parameters will help to reduce the impedance peaking and achieve low output impedance over a broad frequency range.

#### III. SIMULATION RESULTS

The PMOS CD amplifier of Fig. 1(a) and the PMOS FVF of Fig. 1(b) are designed and simulated in a 180-nm CMOS process, with a supply voltage of 1.8V and a quiescent current of  $5\mu$ A. Fig. 4 shows the output impedance vs. frequency plot of the CD and FVF topologies.

As can be seen in Fig. 4, at DC, the CD topology has an output resistance of 4.86 k $\Omega$ , whereas the FVF demonstrates a much lower output impedance of 294 $\Omega$ . The reduction in output resistance for the FVF is approximately 16 times that of the CD amplifier.

Fig. 4 also demonstrates the undesirable effect of output impedance peaking, which occurs in the FVF, but not in the common-drain amplifier. The frequency at which it occurs is relatively high and, therefore, may or may not negatively impact the application for which it is intended.



Fig. 4: Output impedance characteristic of CD and FVF topologies.



Fig. 5: Output impedance characteristic of FVF LDO.

Fig. 5 shows the simulated output impedance characteristic of a typical FVF LDO implementation. Note that as load current  $I_{LOAD}$  varies from a light load of  $I_{LOAD,MIN}=100\mu\mathrm{A}$  to a heavy load of  $I_{LOAD,MAX}=10\mathrm{mA}$ , the transconductance of the pass transistor increases, whereas its output resistance decreases. The result is markedly different output impedance transfer functions. At DC, the output impedance magnitude at light load is  $175\mathrm{m}\Omega$ , whereas at heavy load it is  $25\mathrm{m}\Omega$ . More importantly, at light load the output impedance magnitude shows a large peak at 20 MHz, whereas at heavy load the peak value is much lower and occurs near 200 MHz.

## IV. DISCUSSION AND CONCLUSION

The CD transistor amplifier is a commonly-used voltage buffer because of its low output impedance characteristic. The FVF circuit demonstrates much lower output impedance characteristic at DC compared to CD topology, making it a desirable choice. At higher frequencies, frequency peaking is seen in most cases of FVF topologies, as analyzed in this paper. Choosing appropriate design parameters, including transistor dimensions and compensation capacitance, can help reduce impedance peaking.

#### REFERENCES

- [1] R. G. Carvajal, J. R.-. Angulo, A. J. Lopez-Martin, A. Torralba, J. A. G. Galan, A. Carlosena, and F. M. Chavero, "The flipped voltage follower: a useful cell for low-voltage low-power circuit design," *IEEE Transactions on Circuits and Systems I: Regular Papers*, vol. 52, no. 7, pp. 1276–1291, July 2005.
- [2] F. Centurelli, P. Monsurrò, and A. Trifiletti, "A class-AB flipped voltage follower output stage," in 2011 20th European Conference on Circuit Theory and Design (ECCTD), Aug 2011, pp. 757–760.
- [3] M. Jimenez, A. Torralba, R. G. Carvajal, and J. Ramirez-Angulo, "A new low-voltage CMOS unity-gain buffer," in 2006 IEEE International Symposium on Circuits and Systems, May 2006, pp. 4 pp.—.
- [4] V. Peluso, P. Vancorenland, A. M. Marques, M. S. J. Steyaert, and W. Sansen, "A 900-mV Low-Power ΔΣ A/D Converter with 77-dB Dynamic Range," *IEEE Journal of Solid-State Circuits*, vol. 33, no. 12, pp. 1887–1897, Dec 1998.
- [5] A. J. Lopez-Martin, S. Baswa, J. Ramirez-Angulo, and R. G. Carvajal, "Low-Voltage Super class AB CMOS OTA cells with very high slew rate and power efficiency," *IEEE Journal of Solid-State Circuits*, vol. 40, no. 5, pp. 1068–1077, May 2005.
- [6] X. Qu, Z. K. Zhou, B. Zhang, and Z. J. Li, "An Ultralow-Power Fast-Transient Capacitor-Free Low-Dropout Regulator With Assistant Push-Pull Output Stage," *IEEE Transactions on Circuits and Systems II: Express Briefs*, vol. 60, no. 2, pp. 96–100, Feb 2013.
- [7] S. H. Pakala, M. Manda, P. R. Surkanti, A. Garimella, and P. M. Furth, "Voltage Buffer Compensation Using Flipped Voltage Follower in a two-stage CMOS op-amp," in 2015 IEEE 58th International Midwest Symposium on Circuits and Systems, Aug 2015, pp. 1–4.
- [8] Y. Lu, W. H. Ki, and C. P. Yue, "A 0.65ns-response-time 3.01ps FOM fully-integrated low-dropout regulator with full-spectrum powersupply-rejection for wideband communication systems," in 2014 IEEE International Solid-State Circuits Conference Digest of Technical Papers (ISSCC), Feb 2014, pp. 306–307.
- [9] Y. Lu, Y. Wang, Q. Pan, W. H. Ki, and C. P. Yue, "A Fully-Integrated Low-Dropout Regulator With Full-Spectrum Power Supply Rejection," *IEEE Transactions on Circuits and Systems I: Regular Papers*, vol. 62, no. 3, pp. 707–716, March 2015.
- [10] T. Y. Man, K. N. Leung, C. Y. Leung, P. K. T. Mok, and M. Chan, "Development of Single-Transistor-Control LDO Based on Flipped Voltage Follower for SoC," *IEEE Transactions on Circuits and Systems I: Regular Papers*, vol. 55, no. 5, pp. 1392–1401, June 2008.

- [11] X. L. Tan, K. C. Koay, S. S. Chong, and P. K. Chan, "A FVF LDO Regulator With Dual-Summed Miller Frequency Compensation for Wide Load Capacitance Range Applications," *IEEE Transactions on Circuits and Systems I: Regular Papers*, vol. 61, no. 5, pp. 1304–1312, May 2014.
- [12] W. M. Chen, H. Chiueh, T. J. Chen, C. L. Ho, C. Jeng, M. D. Ker, C. Y. Lin, Y. C. Huang, C. W. Chou, T. Y. Fan, M. S. Cheng, Y. L. Hsin, S. F. Liang, Y. L. Wang, F. Z. Shaw, Y. H. Huang, C. H. Yang, and C. Y. Wu, "A Fully Integrated 8-Channel Closed-Loop Neural-Prosthetic CMOS SoC for Real-Time Epileptic Seizure Control," *IEEE Journal of Solid-State Circuits*, vol. 49, no. 1, pp. 232–247, Jan 2014.
- [13] H. Chen and K. N. Leung, "A Fast-Transient LDO Based on Buffered Flipped Voltage Follower," in 2010 IEEE International Conference of Electron Devices and Solid-State Circuits (EDSSC), Dec 2010, pp. 1–4.
- [14] Y. i. Kim and S. s. Lee, "A Capacitorless LDO Regulator With Fast Feedback Technique and Low-Quiescent Current Error Amplifier," *IEEE Transactions on Circuits and Systems II: Express Briefs*, vol. 60, no. 6, pp. 326–330, June 2013.
- [15] P. Y. Or and K. N. Leung, "An Output-Capacitorless Low-Dropout Regulator With Direct Voltage-Spike Detection," *IEEE Journal of Solid-State Circuits*, vol. 45, no. 2, pp. 458–466, Feb 2010.
- [16] A. Garimella and P. M. Furth, Eds., High Performance Analog and Power Management Circuit Design Techniques for Modern SoCs. Springer International Publishing, manuscript in preparation.
- [17] M. Manda, S. H. Pakala, and P. M. Furth, "A Multi-Loop Low-Dropout FVF Voltage Regulator with Enhanced Load Regulation," 2017 IEEE 60th International Midwest Symposium on Circuits and Systems, August 2017.
- [18] A. Garimella, M. W. Rashid, and P. M. Furth, "Reverse Nested Miller Compensation Using Current Buffers in a Three-Stage LDO," *IEEE Transactions on Circuits and Systems II: Express Briefs*, vol. 57, no. 4, pp. 250–254, April 2010.
- [19] Rincon-Mora and Gabriel, Analog IC Design with Low-Dropout Regulators. McGraw-Hill, Inc.
- [20] K. Wong and D. Evans, "A 150mA Low Noise, High PSRR Low-Dropout Linear Regulator in 0.13μm Technology for RF SoC Applications," in 2006 Proceedings of the 32nd European Solid-State Circuits Conference, Sept 2006, pp. 532–535.
- [21] P. Hazucha, T. Karnik, B. A. Bloechel, C. Parsons, D. Finan, and S. Borkar, "Area-efficient linear regulator with ultra-fast load regulation," *IEEE Journal of Solid-State Circuits*, vol. 40, no. 4, pp. 933–940, April 2005