# Introduction to CPLD & VHDL

#### Introduction

Steps to write VHDL code, dump it in CPLD and verify the written code functionality.

### Step 1: Open Quartus II software.





Click on "Create a new Project"

"New project wizard" opens.

Click on"Next"

Provide the directory where the project must be

placed. Provide the project name and the entity name.

Note that project name and entity name must be same.

Click on "Next".

Click on "Next".

Select the device, package, pin count, speed and core voltage as shown in

the figure.



Click on"Next"

Click on"Finish".

Check if the project created appears in the project window.



#### Step3: Creating and compiling a File.

File -> New
Select "vhdl file" under Design files
category. A vhdl file with ".vhd" extension
opens.

Type the VHDL code and save the file in the project directory.



## VHDL Code for a full adder (example)

```
library ieee;
use ieee.std_logic_1164.all;
entity fulladder is
port(a, b, c: in bit;
sum, carry: out bit);
end fulladder;
architecture dataflow of fulladder is
begin
sum <= a xor b xor c;
carry <= (a and b) or ((a xor b) and c);
end dataflow;
```

Step3: Creating and compiling a File.

To compile the code:

Processing-> start compilation.

The compilation will be done and if any errors (syntax) will be listed down in the messages window. If no errors then successful compilation message appears. Step4: View RTL schematic of the written vhdl code.

Tools->Netlist viewer->RTL viewer.

This provides the equivalent high level circuit for the written code.



Sample RTL for a Full adder VHDL code.