

# VLSI Global Router

## **Congestion Visualizer**

Yi Ming Tan, Bsc Honours in Software Development Department of Computer Science MTU Cork, May 2023



#### Introduction

VLSI (Very Large Scale Integration) is the process of designing and fabricating integrated circuits that has millions of transistors on a chip. One of the steps in the design process is routing, which involves determining the optimal paths for the interconnects between various components on the chip. Global routing is a stage in the routing process that determines the long-distance connections between the different blocks of the chip.

**System Architecture** 



### **Objectives**

- 1. Minimum Overflow (demand-capacity)
- 2. Minimum Wirelength
- 3. Short execution time

### **Problem Statement**











#### **Conclusion and Results**

Given that the nets are routed sequentially, it is better to route it in order of the net's HPWL (Half Perimeter Wire Length), allowing the router to perform routing on the nets with a smaller bounding box first.

Storage

Realtime Database

Stochastic Property: Shuffle the netlist order

Deterministic Property: Sort it in ascending order of the net's HPWL

Parallelization: 5 Global Routers running in parallel during the initial stage



## 200000 150000 100000

