REPORT

# Project (1) FIFO

TEAM #21

PREPARED BY Nouran Hamdy SUBMITTED TO Eng Kareem Waseem

# TABLE OF CONTENTS

| 01 | Code Snippets     | 1  |
|----|-------------------|----|
| 02 | Bug Report        | 13 |
| 03 | Waveform Snippets | 14 |
| 04 | Coverage Report   | 18 |



#### **TOP**

```
module FIFO top;
 2
          bit clk;
 4
          initial begin
              forever #1 clk = ~clk;
          end
          FIFO if F if (clk);
10
11
          FIFO FIFO_DUT (F_if);
          FIFO tb FIFO TEST (F_if);
12
          FIFO_monitor FIFO_MON (F_if);
13
14
15
      endmodule
```

#### **INTERFACE**

#### **DESIGN**

#### **Before (Original)**

```
44
```



#### **DESIGN**

#### **After (Edited)**

```
module FIFO(FIFO_if.DUT fd);
localparam max_fifo_addr = $clog2(fd.FIFO_DEPTH);
logic [fd.FIFO_WIDTH-1:0] mem [fd.FIFO_DEPTH-1:0];
bit [max_fifo_addr-1:0] wr_ptr, rd_ptr;
bit [max_fifo_addr:0] count;
always @(posedge fd.clk or negedge fd.rst_n) begin
   if (!fd.rst_n) begin
   wr_ptr <= θ;
   fd.overflow <= θ;</pre>
            fd.wr_ack <= 0;
            //wr_en high and FIFO not full - or - wr_en and rd_en are high (read and write in parallel)
if ( (fd.wr_en && (count < (fd.FIFO_DEPTH)) ) || (fd.wr_en && fd.rd_en /*&& (count == (fd.FIFO_DEPTH))*/) ) begin
                  mem[wr_ptr] <= fd.data_in;
fd.wr_ack <= 1;
wr_ptr <= wr_ptr + 1;</pre>
                  fd.overflow <= 0;
                  fd.wr_ack <= 0;
                  //else branch: FIFO is full or wr_en inactive
if (/*fd.full & */fd.wr_en)
                        fd.overflow <= 1;
                        fd.overflow <= 0;
            if (!fd.rd_en) fd.data_out <= θ;</pre>
always @(posedge fd.clk or negedge fd.rst_n) begin
   if (!fd.rst_n) begin
    rd_ptr <= 0;
   fd.underflow <= 0;</pre>
            fd.data_out ← 0;
     //rd_en high and FIFO not empty - or - rd_en and wr_en are high (read and write in parallel) else if (fd.rd_en && count != 0 || (fd.wr_en && fd.rd_en/* && (count == 0)*/) ) begin
            if((fd.wr_en /*&& fd.rd
                                               en*/ && (count == 0))) fd.data_out <= fd.data_in;
            else fd.data_out <= mem[rd_ptr];
rd_ptr <= rd_ptr + 1;</pre>
            fd.underflow <= 0;
     else begin
  if(fd.empty && fd.rd_en)
     fd.underflow <= 1;</pre>
                  fd.underflow <= 0;
            fd.data_out <= 0;</pre>
always @(posedge fd.clk or negedge fd.rst_n) begin
    if (!fd.rst_n) begin
            if (({fd.wr_en, fd.rd_en} == 2'b10) && !fd.full)
            count <= count + 1;
if ( ({fd.wr_en, fd.rd_en} == 2'b01) && !fd.empty)</pre>
                  count <= count - 1;
assign fd.full = (count == fd.FIFO_DEPTH)? 1 : 0;
assign fd.empty = (count == 0)? 1 : 0;
assign fd.almostfull = (count == fd.FIFO_DEPTH-1)? 1 : 0;
assign fd.almostempty = (count == 1)? 1 : 0;
```



#### **ASSERTIONS**

```
`ifdef SIM
    //Checks rst_n Functiona
property reset_asserted;
@(posedge fd.clk)
        !fd.rst_n |=> ~(fd.data_out) && ~(wr_ptr || rd_ptr || count) && fd.empty && ~fd.full && ~(fd.overflow || fd.underflow);
    //Checks wr_en Functionality
property wr_enabled;
  bit [max_fifo_addr-1:0] wr_ptr_exp = 0;
  @(posedge fd.clk) disable iff(!fd.rst_n || (count == 8) || fd.rd_en)
        ((fd.wr_en), wr_ptr_exp - wr_ptr + 1) |-> fd.wr_ack && (mem[$past(wr_ptr)] -- $past(fd.data_in)) && (wr_ptr -- wr_ptr_exp) && (count -- ($past(count) + 1));
    property wr_enabled_full;
@(posedge fd.clk) disable iff(!fd.rst_n || fd.rd_en)
        (fd.wr_en) && (fd.full) |=> (fd.overflow) && ~(fd.wr_ack) && $stable(mem) && $stable(wr_ptr) && $stable(count);
    property wr_disabled;
  @(posedge fd.clk) disable iff(|fd.rst_n)
         !(fd.wr_en) |=> ~(fd.wr_ack) && $stable(mem);
    property rd_enabled;
bit [max_fifo_addr-1:0] rd_ptr_exp = 0;
@(posedge fd.clk) disable iff(|fd.rst_n || (count == 0) || fd.wr_en)
    ((fd.rd_en), rd_ptr_exp = rd_ptr + 1) |-> (fd.data_out -- mem[$past(rd_ptr)]) && (rd_ptr -- rd_ptr_exp);
endproperty
    property rd_enabled_empty;
   @(posedge fd.clk) disable iff(!fd.rst_n || fd.wr_en)
    property rd_disabled;
  @(posedge fd.clk) disable iff(!fd.rst_n)
    ~(fd.rd_en) |-> ~(fd.data_out) && $stable(rd_ptr); endproperty
    //Checking Outputs Values
property FIFO_almostfull;
         @(posedge fd.clk) disable iff(!fd.rst_n)
    (count == (fd.FIF0_DEPTH - 1)) |-> (fd.almostfull);
endproperty
    property FIF0_full;
  @(posedge fd.clk) disable iff(!fd.rst_n)
        (count >= fd.FIFO DEPTH) |-> (fd.full);
    property FIF0_almostempty;
  @(posedge fd.clk) disable iff(!fd.rst_n)
        (count == 1) |-> (fd.almostempty);
    property FIFO_empty;
  @(posedge fd.clk) disable iff(!fd.rst_n)
        (count == 0) |-> (fd.empty);
```



#### **TESTBENCH**

```
module FIFO_tb(FIFO_if.TEST ft);
       import transaction_pkg::*;
import shared_pkg::*;
           parameter TESTS = 10000;
           FIFO_transaction f_txn = new();
assert_reset;
               stimulus_gen_reset;
               deassert_reset;
               stimulus_gen1;
               stimulus_gen2;
               stimulus_gen3;
               stimulus_gen4;
               test_finished = 1;
```

#### **TESTBENCH**

```
task assert_reset;
                             ft.rst_n = 0;
                             f_txn.constraint_mode(0);
                             @(negedge ft.clk);
                     task stimulus_gen_reset;
for(int i=0; i<TESTS; i++) begin
    assert(f_txn.randomize());</pre>
                                     ft.wr_en = f_txn.wr_en;
ft.rd_en = f_txn.rd_en;
ft.data_in = f_txn.data_in;
                                     @(negedge ft.clk);
                      endtask
                      task deassert_reset;
                             ft.rst_n = 1;
                             f_txn.constraint_mode(1);
                             @(negedge ft.clk);
                      task stimulus_gen1;
                             ft.wr_en = 1; ft.rd_en = 0;
for(int i=0; i<TESTS/4; i++) begin
                                    assert(f_txn.randomize());
ft.rst_n = f_txn.rst_n;
ft.data_in = f_txn.data_in;
@(negedge ft.clk);
                     task stimulus_gen2;
  ft.wr_en = 0; ft.rd_en = 1;
  for(int i=0; i<TESTS/4; i++) begin
    assert(f_txn.randomize());
  ft ect_n = f_txn.rst_n;</pre>
                                    ft.rst_n = f_txn.rst_n;
ft.data_in = f_txn.data_in;
@(negedge ft.clk);
                      endtask
                      task stimulus_gen3;
                            ft.wr_en = 1; ft.rd_en = 1;
for(int i=0; i<TESTS/4; i++) begin
assert(f_txn.randomize());
ft_rst_n = f_tyn_rst_n;
                                    ft.rst_n = f_txn.rst_n;
ft.data_in = f_txn.data_in;
@(negedge ft.clk);
                     endtask
                     task stimulus_gen4;
   for(int i=0; i<TESTS; i++) begin
    assert(f_txn.randomize());</pre>
                                                        = f_txn.rst_n;
= f_txn.wr_en;
= f_txn.rd_en;
                                     ft.rst_n
                                     ft.wr_en
                                     ft.rd_en
                                     ft.data in = f txn.data in;
                                     @(negedge ft.clk);
                             end
             endmodule
136
```



#### **MONITOR**

```
import transaction_pkg::*;
import coverage_pkg::*;
import scoreboard_pkg::*;
import shared_pkg::*;
module FIFO_monitor(FIFO_if.MON fm);

FIFO_transaction f_txn = new();

FIFO_coverage f_cov = new();

FIFO_scoreboard f_score = new();
                     initial begin
forever begin
fork
                                                                                                                   @(edge fm.clk);
                                                                                                                     f_txn.rst_n = fm.rst_n;
f_txn.rst_n = fm.rst_n;
f_txn.rd_en = fm.rd_en;
f_txn.rd_en = fm.rd_en;
f_txn.data_in = fm.data_in;
                                                                                                                     //Combinational Outputs of DUI
if(!fm.st_n) begin
  f_txn.wr_ack = fm.wr_ack;
  f_txn.overflow = fm.overflow;
  f_txn.underflow;
  f_txn.data_out = fm.data_out;
                                                                                                                     end
f_txn.full = fm.full;
f_txn.empty = fm.empty;
f_txn.almostfull = fm.almostfull;
f_txn.almostempty = fm.almostempty;
                                                                                                                                           fm.clk) begin
//Sequential Outputs of DUT
if(fm.rst_n) begin
   f_txn.wr_ack = fm.wr_ack;
   f_txn.overflow = fm.overflow;
   f_txn.underflow = fm.underflow;
   f_txn.data_out = fm.data_out;
}
                                                                                                                     if(~fm.clk) f_score.check_data(f_txn);
                                                                                                                  \t\tCorrect Count and Error Count \( \times \) \\ \t\tCorrect Count and Error Count \( \times \) \\ \t\tCorrect Count \( \times \) \\ \t\t\tCorrect Count \( \times \) \\ \t\t\t\tCorrect Count \( \times \) \\ \t\t\t\t\tCorrect Count \( \times \) \\ \t\t\t\t\t\tCorrect Count \( \times \) \\ \t\tau\times \\ \t\times \\ \tau\times \\ \t\times \\ \tau\times \\ \t
                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 shared_pkg::error_count_wr_ack);
shared_pkg::error_count_full);
shared_pkg::error_count_empty);
shared_pkg::error_count_almostfull);
shared_pkg::error_count_almostempty);
shared_pkg::error_count_overflow);
shared_pkg::error_count_underflow);
shared_pkg::error_count_dout);
                                                                                                                                         @(edge fm.clk); $stop;
                                                                                                             in
@(edge fm.clk);
f_tcov.rst_n = fm.rst_n;
f_tcov.wr_en = fm.wr_en;
f_tcov.rd_en = fm.rd_en;
f_tcov.data_in = fm.data_in;
                                                                                                               f_tcov.wr_ack = fm.wr_ack;
f_tcov.overflow = fm.overflow;
f_tcov.underflow = fm.underflow;
f_tcov.data_out = fm.data_out;
                                                                                                             f_tcov.full = fm.full;
f_tcov.empty = fm.empty;
f_tcov.almostfull = fm.almostfull;
f_tcov.almostempty = fm.almostempty;
                                                                                                            f_cov.sample_data(f_tcov);
```

#### **MONITOR**

In the Monitor Module:

A different approach is used instead of the suggested one, to be able to compare the sequential output of the DUT with the combinational output of the Reference Model.

Two Issues I have encountered using the suggested approach in the Project File:

- Sampling time: Driving Inputs in the testbench at clock's negative edge and sampling inputs and outputs in the monitor module at clock's negative edge, too. The sampling could not capture the values of inputs changing at clock's negative edge.
- Outputs' Checking: Some of the outputs of the DUT are sequential, and would be a little hard (Please Share your thoughts if there is a way) to compare new values of DUT's outputs with past values of Reference-Model's outputs. So this issue is handled in the sampling phase, where inputs and combinational outputs are sampled each pos/neg edge (to capture rapid changes of inputs) while sequential outputs are captured at negative edge (to capture the new output value that arrived last positive edge).



#### **PACKAGES**

#### **TRANSACTION**

```
package transaction_pkg;
   class FIFO transaction;
       parameter FIFO WIDTH = 16;
       parameter FIFO DEPTH = 8;
      rand bit rst_n, wr_en, rd_en;
      rand logic [FIFO_WIDTH-1:0] data_in;
      bit wr_ack, full, empty, almostfull, almostempty, overflow, underflow;
      logic [FIFO_WIDTH-1:0] data_out;
       int WR_EN_ON_DIST = 70;
      int RD_EN_ON_DIST = 30;
      constraint rst_c {
                      dist {0:=5, 1:=95};
          rst n
      1:=WR_EN_ON_DIST};
      1:=RD_EN_ON_DIST};
   endclass
endpackage
```



#### **PACKAGES**

#### **COVERAGE**

```
package coverage_pkg;
       import transaction_pkg::*;
           class FIFO_coverage;
               FIFO_transaction F_cvg_txn = new();
               function void sample_data(FIFO_transaction f_tcov);
                    F_cvg_txn = f_tcov;
                    FIFO_cg.sample();
               endfunction
               covergroup FIFO_cg;
                   cross_full:
                                         cross F_cvg_txn.wr_en, F_cvg_txn.rd_en, F_cvg_txn.full;
                                         cross F_cvg_txn.wr_en, F_cvg_txn.rd_en, F_cvg_txn.empty;
                   cross_empty:
                   cross_almost_full: cross F_cvg_txn.wr_en, F_cvg_txn.rd_en, F_cvg_txn.almostfull;
                   cross_almost_empty: cross F_cvg_txn.wr_en, F_cvg_txn.rd_en, F_cvg_txn.almostempty;
                                         cross F_cvg_txn.wr_en, F_cvg_txn.rd_en, F_cvg_txn.overflow;
                   cross_overflow:
                                         cross F_cvg_txn.wr_en, F_cvg_txn.rd_en, F_cvg_txn.underflow;
cross F_cvg_txn.wr_en, F_cvg_txn.rd_en, F_cvg_txn.wr_ack;
                   cross_underflow:
                    cross_ack:
               endgroup
               function new;
                    FIFO_cg = new();
               endfunction
           endclass
29
      endpackage
```

#### **PACKAGES**

#### **SCOREBOARD**

```
package scoreboard_pkg;
import transaction_pkg::*;
import shared_pkg::*;
      class FIFO_scoreboard;
  parameter FIFO_WIDTH = 16;
            \label{logic_wr_ack_ref} \begin{subarray}{ll} logic wr_ack_ref, full_ref, empty_ref, almostfull_ref, almostempty_ref, overflow_ref, logic [FIFO_WIDTH-1:0] data_out_ref; \end{subarray}
            logic [FIFO_WIDTH-1:0] mem_q[$];
logic [3:0] mem_q_size, mem_size_aftr_wr, mem_size_aftr_rd;
            task check_data(FIFO_transaction f_txn);
                   reference_model(f_txn, wr_ack_ref, full_ref, empty_ref, almostfull_ref, almostempty_ref, overflow_ref, underflow_ref, data_out_ref);
                   if(f_txn.wr_ack != wr_ack_ref) begin
    $display("ERROR: Output -wr_ack- equals %0b, but should equal %0b. \t\t--time: %0t", f_txn.wr_ack, wr_ack_ref, $time);
    error_count_wr_ack++;
                   end
else correct_count_wr_ack++;
                   if(f_txn.full != full_ref) begin
    $display("ERROR: Output -full- equals %0b, but should equal %0b. \t\t--time: %0t", f_txn.full, full_ref, $time);
    error_count_full++;
                   end
else correct_count_full++;
                   if(f_txn.empty != empty_ref) begin
$display("ERROR: Output -empty- equals %0b, but should equal %0b. \t\t--time: %0t", f_txn.empty, empty_ref, $time);
error_count_empty++;
                   else correct_count_empty++;
         task reference model(FIFO transaction f txn, output bit wr ack ref, full ref, empty ref, almostfull ref, almostempty ref, overflow ref, underflow ref, logic [FIFO WIDTH-1:0] data out ref);
              if(|f_txn.rst_n) begin

mem_q.delete();

data_out_ref = 0;

overflow_ref = 0;

underflow_ref = 0;

wr_ack_ref = 0;
              //Mrite Operation
begin

if( (f_txn.wr_en && (mem_q.size() < f_txn.FIFO_DEPTH)) || (f_txn.wr_en && f_txn.rd_en && (mem_q.size() -= (f_txn.FIFO_DEPTH))) ) begin

mem_q.push_front(f_txn.data_in);

wr_ack_ref = 1;

mem_size_aftr_wr = mem_q.size();

and
                              end
if(!f_txn.rd_en) data_out_ref = 0;
                         begin

if( (f_txn.rd_en && (mem_q.size() != 0)) || (f_txn.wr_en && f_txn.rd_en && (mem_q.size() == 0)) ) begin

data_out_ref = mem_q.pop_back();

mem_size_aftr_rd = mem_q.size();
                             end
else begin
  if(f_txm.rd_en) underflow_ref = 1;
  else underflow_ref = 0;
  data_out_ref = 0;
              if(mem_q.size() == f_txn.FIFO_DEPTH) full_ref = 1;
else full_ref = 0;
              if(mem_q.size() == (f_txn.FIFO_DEPTH - 1)) almostfull_ref = 1;
else almostfull ref = 0;
              if(mem_q.size() == θ) empty_ref = 1;
else empty_ref = θ;
              if(mem_q.size() == 1) almostempty_ref = 1;
else almostempty_ref = 0;
```



#### **PACKAGES**

#### **SHARED**

```
package shared_pkg;
          bit test_finished;
          int correct count wr ack, error count wr ack,
              correct_count_full, error_count_full,
              correct_count_empty, error_count_empty,
              correct_count_almostfull, error_count_almostfull,
              correct_count_almostempty, error_count_almostempty,
10
              correct_count_overflow, error_count_overflow,
11
              correct_count_underflow, error_count_underflow,
12
              correct count dout, error count dout;
13
14
      endpackage
```

# BUG REPORT

| Bug                                                                                                                                                                                                                                                                                   | Original Code                                                                                                                                                                                     | Fix                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | Lines (Original Version) | Lines (Edited Version) |
|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------|------------------------|
| Sequential Outputs (nr_ack, overflow, underflow, data_out) should reset to zero on reset assetion.                                                                                                                                                                                    | always @(posedge cik or negedge rst_n) begin if {lsts_n} begin wr_ptr <= 0; end always @(posedge cik or negedge rst_n) begin if {lsts_n} begin rd_ptr <= 0; end                                   | always @[posedge fd.clk or negedge [d.sst_n] begin if [fldzst_n] begin if [fldzst_n] begin if [fldzst_n] begin if [fldzst_c] begin if [fldzst_n] begin if [fldzst_n] begin if [fldzst_n] begin if [fldzst_n] begin id_ptr< 0; fld.underflow < 0; fld.data_out < 0; end                                                                                                                                                                                                                                                                                                                                                                                                                                                | [28:31]<br>[46:49]       | [90:95]<br>[117:122]   |
| When both we en and rd en are high, a read and a write operation should occur in parallel (Even if FIFO is full or empty). If FIFO full read op — engry address – write op — lif FIFO empty: write op — filled address – read op overflow and underflow should be low in these cases. | else if (wr_en && count < FIFO_DEPTH) begin mem[wr_ptr] == data_in; wr_e& e = 1; wr_ptr <= wr_ptr + 1; end else if (rd_en && count != 0) begin data_out <= mem[rd_ptr]; rd_ptr <= rd_ptr + 1; end | else begin  //wr_en high and RFO not full - or - wr_en and rd_en are high (read and write in parallel)  if ((fd.wr_en && (count < (fd.RFO_DEPTH)) )     (fd.wr_en && (fd.rd_en /*&& (count == (fd.FIFO_DEPTH))*/) ) begin  mem(pw_ptr) <= fd.data_in;  fd.wr_eak <= 1;  wr_ptr <= wr_ptr + 1;  fd.overflow <= 0;  end  //rd_en high and RiFO not empty - or - rd_en and wr_en are high (read and write in parallel)  else if (fd.rd_en && count != 0    (fd.wr_en && (fd.rd_en/* && (count == 0)//) ) begin  /// RFO is empty; wr_en and fr.en are active (read and write in parallel)  iii (fd.wr_en /* && (fd.rd_en/* && (count == 0))) fd.data_out <= (fd.data_in;  rd_ptr <= rd_ptr + 1;  fd.underflow <= 0;  end | [32:36]<br>[50:53]       | [96:103]<br>[123:130]  |
| data_out should be low except when reading data.                                                                                                                                                                                                                                      |                                                                                                                                                                                                   | if (lfd.rd_en) fd.data_out <= 0; fd.data_out <= 0;                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |                          | 113<br>137             |
| underflow is a sequential output not a combinational one.                                                                                                                                                                                                                             | assign underflow = (empty && rd_en)? 1:0;                                                                                                                                                         | else begin iif(d.empty && fd.rd_en) ifd.aunderflow <= 1; else ifd.aunderflow <= 0;                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | 70                       | [131:135]              |
| almostfull should be high when count equals (FIFO_DEPTH - 1)<br>not (FIFO_DEPTH - 2).                                                                                                                                                                                                 | assign almostfull = (count == FIFO_DEPTH-2)? 1 : 0;                                                                                                                                               | assign fd.almostfull = (count == fd.FIFO_DEPTH-1)? 1 : 0;                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | 71                       | 155                    |



| Bug                                                                                                                                                                                                                                                                                      | Original Code                                                                                                                                                                                             | Fix                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |  |  |
|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
| Sequential Outputs (wr_ack, overflow, underflow, data_out) should reset to zero on reset assetion.                                                                                                                                                                                       | always @ (posedge clk or negedge rst_n) begin if (Irst_n) begin wr_ptr <= 0; end always @ (posedge clk or negedge rst_n) begin if (Irst_n) begin rd_ptr <= 0; end                                         | always @(posedge fd.clk or negedge fd.rst_n) begin  if (lff.rst_n) begin  wr_ptr <= 0;  fd.overflow <= 0;  fd.wr_ack <= 0;  end  always @(posedge fd.clk or negedge fd.rst_n) begin  if (lfd.rst_n) begin  rd_ptr <= 0;  fd.underflow <= 0;  fd.data_out <= 0;  end                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |  |  |
| When both wr_en and rd_en are high, a read and a write operation should occur in parallel (Even if FIFO is full or empty).  If FIFO full: read op - empty address - write op.  If FIFO empty: write op - filled address - read op,  overflow and underflow should be low in these cases. | else if (wr_en && count < FIFO_DEPTH) begin  mem[wr_ptr] <= data_in;  wr_ack <= 1;  wr_ptr <= wr_ptr + 1;  end  else if {rd_en && count != 0} begin  data_out <= mem[rd_ptr];  rd_ptr <= rd_ptr + 1;  end | else begin  //wr_en high and FIFO not full - or - wr_en and rd_en are high (read and write in parallel)  if ( [fd.wr_en && (count < [fd.FIFO_DEPTH)] )     (fd.wr_en && fd.rd_en /*&& (count == (fd.FIFO_DEPTH))*/ ) ) begin  mem[wr_ptr] <= [fd.data_in;  fd.wr_ack <= 1;  wr_ptr <= wr_ptr + 1;  fd.overflow <= 0;  end  //rd_en high and FIFO not empty - or - rd_en and wr_en are high (read and write in parallel)  else if (fd.rd_en && count != 0    (fd.wr_en && fd.rd_en/* && (count == 0)*/) ) begin  //if FIFO is empty: wr_en and rd_en are active (read and write in parallel)  if ((fd.wr_en /*&& fd.rd_en*/ && (count == 0))) fd.data_out <= fd.data_in;  else fd.data_out <= mem[rd_ptr];  rd_ptr <= rd_ptr + 1;  fd.underflow <= 0;  end |  |  |
| data_out should be low except when reading data.                                                                                                                                                                                                                                         |                                                                                                                                                                                                           | if ( fd.rd_en) fd.data_out <= 0;<br>fd.data_out <= 0;                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |  |  |
| underflow is a sequential output not a combinational one.                                                                                                                                                                                                                                | assign underflow = (empty && rd_en)? 1:0;                                                                                                                                                                 | else begin if[fd.empty && fd.rd_en) fd.underflow <= 1; else fd.underflow <= 0;                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |  |  |
| almostfull should be high when count equals (FIFO_DEPTH -  1) not (FIFO_DEPTH - 2).                                                                                                                                                                                                      | assign almostfull = (count == FIFO_DEPTH-2)? 1 : 0;                                                                                                                                                       | assign fd.almostfull = (count == fd.FIFO_DEPTH-1)? 1 : 0;                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |  |  |

# Waveform Snippets

#### Reset Active: empty = 1, all other outputs equal zero



#### wr\_en = 1, rd\_en = 0: Write Op untill FIFO is full then overflow is high if wr\_en is still high



# Waveform Snippets

After reset, FIFO is writable and data\_in starts filling FIFO addresses starting from 0



rd\_en = 1, wr\_en = 0: Read Op until FIFO is empty then underflow is high if rd\_en is still high



FIFO is empty on reset assertion, so data has to be written in the FIFO for a read op to occur

wr\_en = 1, rd\_en = 1: As FIFO is now empty any data written (in data\_in) is read out (in data\_out)



wr\_en = 1, rd\_en = 1: As FIFO is now full data is read out (in data\_out) then the now-empty-address takes the value of data\_in





#### **Correct Count and Error Count Summary**

```
---Correct Count and Error Count Summary----
                              Correct Count = 27502, Error Count = 0
wr ack:
                              Correct Count = 27502, Error Count = 0
full:
                              Correct Count = 27502, Error Count = 0
empty:
                              Correct Count = 27502, Error Count = 0
almostfull:
                              Correct Count = 27502, Error Count = 0
almostempty:
                              Correct Count = 27502, Error Count = 0
overflow:
                              Correct Count = 27502, Error Count = 0
underflow:
                              Correct Count = 27502, Error Count = 0
data out:
```

# COVERAGE REPORT

| 43<br>44          | Assertion Coverage: Assertions          | 11       | 11              | 0       | 100.00%       |
|-------------------|-----------------------------------------|----------|-----------------|---------|---------------|
| 367<br>368<br>369 | Directive Coverage: Directives          | 11       | 11              | 9       | 100.00%       |
| 71<br>72<br>73    | Branch Coverage: Enabled Coverage       | Bins     | Hits            | Misses  | Coverage      |
| 74<br>75          | Branches                                | 29       | 29              | 0       | 100.00%       |
| 195<br>196        | Condition Coverage:<br>Enabled Coverage | Bins     | Covered         | Misses  | Coverage      |
| 197<br>198        | Conditions                              | 20       | 20              | 9       | 100.00%       |
| 388<br>389<br>390 | Statement Coverage: Enabled Coverage    | Bins     | Hits            | Misses  | Coverage      |
| 391               | Statements                              | 31       | 31              | 0       | 100.00%       |
| 553<br>554<br>555 | Toggle Coverage: Enabled Coverage       | Bins     | Hits            | Misses  | Coverage      |
| 556<br>557        | Toggles                                 | 20       | 20              | 0       | 100.00%       |
| 9222<br>9223      | Covergroup Coverage: Covergroups        | 1        | na              | na      | 100.00%       |
| 9224<br>9225      | Coverpoints/Crosses<br>Covergroup Bins  | 28<br>98 | <i>na</i><br>98 | na<br>Ø | na<br>100.00% |