Table 46. Port bit configuration table<sup>(1)</sup>

| MODE(i)<br>[1:0] | OTYPER(i) |                | EED(i)<br>I:0] | PUPD(i)<br>[1:0] |   | I/O configuration         |          |
|------------------|-----------|----------------|----------------|------------------|---|---------------------------|----------|
| 01               | 0         | SPEED<br>[1:0] |                | 0                | 0 | GP output                 | PP       |
|                  | 0         |                |                | 0                | 1 | GP output                 | PP + PU  |
|                  | 0         |                |                | 1                | 0 | GP output                 | PP + PD  |
|                  | 0         |                |                | 1                | 1 | Reserved                  |          |
|                  | 1         |                |                | 0                | 0 | GP output                 | OD       |
|                  | 1         |                |                | 0                | 1 | GP output                 | OD + PU  |
|                  | 1         |                |                | 1                | 0 | GP output                 | OD + PD  |
|                  | 1         |                |                | 1                | 1 | Reserved (GP output OD)   |          |
| 10               | 0         | SPEED<br>[1:0] |                | 0                | 0 | AF                        | PP       |
|                  | 0         |                |                | 0                | 1 | AF                        | PP + PU  |
|                  | 0         |                |                | 1                | 0 | AF                        | PP + PD  |
|                  | 0         |                |                | 1                | 1 | Reserved                  |          |
|                  | 1         |                |                | 0                | 0 | AF                        | OD       |
|                  | 1         |                |                | 0                | 1 | AF                        | OD + PU  |
|                  | 1         |                |                | 1                | 0 | AF                        | OD + PD  |
|                  | 1         |                |                | 1                | 1 | Reserved                  |          |
| 00               | х         | х              | х              | 0                | 0 | Input                     | Floating |
|                  | х         | х              | х              | 0                | 1 | Input                     | PU       |
|                  | х         | х              | х              | 1                | 0 | Input                     | PD       |
|                  | х         | х              | х              | 1                | 1 | Reserved (input floating) |          |
| 11               | х         | х              | х              | 0                | 0 | Input/output              | Analog   |
|                  | х         | х              | х              | 0                | 1 |                           |          |
|                  | х         | х х            |                | 1                | 0 | Reserved                  |          |
|                  | х         | х              | х              | 1                | 1 |                           |          |

<sup>1.</sup> GP = general-purpose, PP = push-pull, PU = pull-up, PD = pull-down, OD = open-drain, AF = alternate function.

## 9.3.1 General-purpose I/O (GPIO)

During and just after reset, the alternate functions are not active and most of the I/O ports are configured in analog mode.

The debug pins are in AF pull-up/pull-down after reset:

- PA14: SWCLK in pull-down
- PA13: SWDIO in pull-up

236/1001 DocID025941 Rev 5

