

# MT7933 RFB User Guide

Version: 1.3

Release date: 2022-10-20

Use of this document and any information contained therein is subject to the terms and conditions set forth in Exhibit 1. This document is subject to change without notice.

## **Version History**

| Version | Date       | Description                                  |  |
|---------|------------|----------------------------------------------|--|
| 1.0     | 2020-11-27 | Initial release                              |  |
| 1.1     | 2021-10-01 | Add photo and description of new version RFB |  |
| 1.2     | 2021-10-27 | Update GPIO table                            |  |
| 1.3     | 2022-10-20 | Update Figure 11                             |  |

## **Table of Contents**

| Vers | ion F  | listory ······                                                     | 2  |
|------|--------|--------------------------------------------------------------------|----|
| Tabl | e of ( | Contents ······                                                    | 3  |
| List | of Fig | guresguresgures                                                    | 3  |
| List | of Tal | bles ······                                                        | 4  |
| 1    | Intr   | oduction                                                           | 5  |
|      | 1.1    | General Description                                                | 5  |
| 2    | Get    | Started with the HDK ·····                                         | 6  |
|      | 2.1    | Configuring the MT7933 HDK ·····                                   | 6  |
|      | 2.2    | Installing the FTDI Debug Board Drivers on Microsoft Windows ····· | 7  |
|      | 2.3    | Downloading the Image Uusing the MT7933 HDK                        | 9  |
| 3    | Har    | dware Features ·····                                               | 12 |
|      | 3.1    | Features Description                                               | 12 |
|      |        | 3.1.1 Technology and Package ·····                                 | 12 |
|      |        | 3.1.2 Power Management and Clock Source ······                     | 12 |
|      |        | 3.1.3 Platform ·····                                               | 12 |
|      |        | 3.1.4 Audio                                                        | 12 |
|      |        | 3.1.5 Wi-Fi                                                        | 12 |
|      |        | 3.1.6 Bluetooth ·····                                              | 13 |
|      |        | 3.1.7 Miscellaneous ·····                                          | 13 |
| 4    | Har    | dware Feature Configuration                                        | 14 |
|      | 4.1    | Microcontroller ·····                                              | 14 |
|      | 4.2    | Power Supply                                                       | 14 |
|      | 4.3    | Audio                                                              | 16 |
|      | 4.4    | Buttons                                                            | 16 |
|      | 4.5    | SD Card·····                                                       | 17 |
|      | 4.6    | Extension Connectors                                               | 18 |
|      | 4.7    | RTC ·····                                                          | 29 |
|      | 4.8    | FTDI Debug Board ·····                                             | 29 |
| 5    | Арр    | endix ·····                                                        | 30 |
| Exhi | bit 1  | Terms and Conditions                                               | 31 |
|      |        |                                                                    |    |
|      |        |                                                                    |    |
|      |        |                                                                    |    |
| LIS  | COT    | Figures                                                            |    |
| Figu | re 1.  | Front view of MT7933 HDK and FTDI debug board······                | 5  |
|      |        | Jumpers and connectors on the MT7933 HDK ·······                   |    |
| Figu | re 3.  | COM port associated with the MT7933 HDK ······                     | 8  |
|      |        | FlashBurningTool :FBTool_gui.exe ·····                             |    |
|      |        | FlashBurningTool_User intrerface ······                            |    |
|      |        | FlashBurningTool_operation step 1······                            |    |
| _    |        | FlashBurningTool_operation step 2                                  |    |
| _    |        | Default power jumper plot                                          |    |
| Figu | re 9.  | Power up the HDK using an AA or AAA batteries (J25)                | 15 |

| Figure 10. SD card slot rework ·····                                   |    |
|------------------------------------------------------------------------|----|
| Figure 11. GPIO pin-out extension connectors                           | 18 |
| Figure 12. FTDI debug board ·····                                      | 29 |
|                                                                        |    |
| List of Tables                                                         |    |
| Table 1. Jumper settings for system power input through USB connection | 15 |
| Table 2. Audio related function                                        |    |
| Table 3. Buttons                                                       | 16 |
| Table 4. GPIO pin-out extension connectors                             | 18 |
| Table 5. GPIO pin multi-function definition                            | 20 |

### 1 Introduction

### 1.1 General Description

MediaTek LinkIt™ for real-time operating system (RTOS) is a low-cost and easy-to-use Internet of Things (IoT) development platform to design, prototype, evaluate and implement IoT projects. The platform supports MT7933 hardware development kit (HDK). This user manual provides required knowledge on features of the HDK, including the pins, communication interfaces, core microcontroller unit (MCU) description, the networking capabilities and how to use them through the host driver.

MediaTek's MT7933 is a highly integrated single chip that features an Arm® Cortex-M33 application processor, a low power 1x1 802.11a/b/g/n/ax dual-band Wi-Fi subsystem, a Bluetooth v5.0 subsystem, an Audio subsystem with Cadence® Tensilica® HiFi4 processor and a Power Management Unit (PMU). The Wi-Fi subsystem and a Bluetooth v5.0 subsystem offer feature-rich wireless connectivity at high standards, and deliver reliable, cost-effective throughput from an extended distance. Optimized RF architecture and baseband algorithms provide superb performance and low power consumption. MT7933 is designed to support standard based features in the areas of security, quality of service and international regulations, giving end users the greatest performance any time and in any circumstance.

The MT7933 is based on Arm Cortex-M33 with floating point microcontroller (MCU) including SRAM/ROM memory. The chip also supports rich peripheral interfaces, including USB, UART, SDIO, I2C, SPI, I2S, and auxiliary ADC.

These features are used to download and debug a project on MT7933 HDK.

Figure 1 shows the front view of the HDK including a main board and an FTDI debug board.



Figure 1. Front view of MT7933 HDK and FTDI debug board

### 2 Get Started with the HDK

Before commencing the application development, you need to configure the development platform.

### 2.1 Configuring the MT7933 HDK

MT7933 HDK includes a main board (MT7933\_BGA\_RFB\_V30) and an FTDI Debug board (MT733\_FTDI\_debug board\_V10). Figure 2 shows the top view of the main board.



Figure 2. Jumpers and connectors on the MT7933 HDK

The description of pins (Figure 2) and their functionality is provided below.

- 1. **CON8** is a USB 5V power for MT7933 main board, or you can use external 5V power at **J1**.
- 2. **CON6** is a USB function comport which does not supply 5V power to main board.
- 3. Press **SW1** to reset the system. For more information about **SW2** to **SW4**, see Section 4.4.
- 4. For Wi-Fi and BT function, MT7933 main board reserves a **Wi-Fi SMA connector** and a **BT SMA connector**. Please connect external antenna to transmit and receive RF signals.

- 5. The FTDI debug board can transfer USB interface to UART interface. Using this debug board can debug through UART, transmit and receive a signal form PC.
- 6. U8 and U9 are on-board AMICs which can catch voice command.
- 7. U10 and U11 are audio speaker connectors which can connect 8-ohm/2W speaker to achieve voice assistant function.

The default configuration of the MT7933 HDK supports the following functionality:

- 1. Power supply. Attach a Micro-USB connector to the **CON8.**
- 2. Supports RTC interrupt.
- 3. Clock source 32.768-kHz source crystal clock for the RTC mode or external clock operating on 32.768 kHz.
- 4. XTAL at 26 MHz.

### 2.2 Installing the FTDI Debug Board Drivers on Microsoft Windows

To configure the MT7933 HDK:

- 1. Ensure the FTDI debug board connects to MT7933 main board at **U14**.
- 2. Connect the FTDI debug board to the computer using a Micro-USB cable.
- 3. Connect a 5V power at MT7933\_BGA\_RFB CON8 with a Micro-USB cable.
- 4. Check whether your PC is running on X86 or X64 system. And download and install FTDI Windows serial port driver from <a href="Here">Here</a>. (The red block shows in the following figure shows the file to download)

|                  |                 | Processor Architecture |              |                                                                                                                                            |                                                                           |     |                                                                                                                                                                                                  |
|------------------|-----------------|------------------------|--------------|--------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------|-----|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Operating System | Release<br>Date | x86 (32-bit)           | x64 (64-bit) | ARM                                                                                                                                        | MIPS                                                                      | SH4 | Comments                                                                                                                                                                                         |
| Windows*         | 2017-08-30      | 2.12.28                | 2.12.28      | -                                                                                                                                          | -                                                                         | -   | WHQL Certified. Includes VCP and D2XX.<br>Available as a setup executable<br>Please read the Release Notes and Installation Guides.                                                              |
| Windows RT       | 2014-07-04      | 1.0.2                  | -            | 1.0.2                                                                                                                                      | -                                                                         | -   | A guide to support the driver (AN_271) is available here                                                                                                                                         |
| Linux            | 2018-06-22      | 1.4.8                  | 1.4.8        | 1.4.8 ARIM/5 soft-float 1.4.8 ARIM/5 soft-float uClibo 1.4.8 ARIM/6 hard-float *** 1.4.8 ARIM/7 hard-float *** 1.4.8 ARIM/8 hard-float *** | 1.4.8 MIPS32 soft-float 1.4.8 MIPS32 hard-float 1.4.8 MIPS openwrt-uclibe |     | If unsure which ARM version to use, compare the output of readelf and file commands on a system binary with the content of release/build/libtd2xx.bt in each package ReadMe  Video Install Guide |

- 5. If your OS is Windows7 or 10, please open Windows Control Panel then click System and enter Device Manager.
- 6. In **Device Manager**, navigate to **Ports (COM & LPT)** (see Figure 3).
- 7. A new **COM** device should appear under **Ports (COM & LPT)** in **Device Manager**, as shown in Figure 3. Note the **COMx** port number of the serial communication port. This information is needed to send command and receive logs from the COM port.

The com port numbers (**COMx**) are different at different PC. In order to check the function of each com port, you can recognize the order of these com ports. As Figure 3 shows, the first com port (#1) means "DSP UART", the second com port (#2) means "UARTO", the third com port (#3) means "UART1", and the fourth com port (#4) means "CM33 UART".



Figure 3. COM port associated with the MT7933 HDK

### 2.3 Downloading the Image Using the MT7933 HDK

The MT7933 HDK is embedded with 8MB flash memory. The boot options are either from the Flash memory or from the UART port.

To update the image on the MT7933 HDK:

- 1. Download the latest Image.
- 2. Ensure **U14** connects to an **FTDI debug board**.
- 3. Ensure **CON8** connects to 5V power with Micro-USB cable and **FTDI debug board** connects to PC with Micro-USB cable.
- 4. Check the **Device Manager** at PC. There are 4 USB serial ports as Figure 3 shows.
- 5. Decompress the image file and open the "FBTool gui" tool. See the red box in Figure 4.



Figure 4. FlashBurningTool :FBTool\_gui.exe

- 6. Refer to Figure 5. Click "Open" button to navigate the folder of your scatter file (See the blue arrow in Figure 4 ). And press "Refresh" button.
- 7. Refer to Figure 5. Go to red box 1 and choose the file you want to burn into flash.
- 8. Refer to Figure 5. Go to red box 2 and choose the "CM33 UART" port of your PC (Please refer to Step 7 in Section 2.2 to check which USB serial port is CM33 UART port at your PC).
- 9. Slide the rightest side switch of "SW6" (pin6→7) and keep "SW1" pressed. Refer to Figure 5. Click "Download" button (as red box 3 in Figure 5) and wait for FlashBurningTool feedback.
- 10. After clicking "Download" button then release "SW1" to start burning image. you can see "progress bar" as Figure 6 and Figure 7 show.
- 11. You can check FlashBurningTool to see the progress bar of burning image.( See red box 4 in Figure 5 and wait to 100%)



Figure 5. FlashBurningTool\_User intrerface



Figure 7. FlashBurningTool\_operation step 2

#### 3 **Hardware Features**

This chapter provides the main supported features of the MT7933 HDK. The detailed description of the features is provided in the upcoming sections.

#### 3.1 **Features Description**

#### 3.1.1 **Technology and Package**

• 10.6 mm x 10.6 mm BGA package

### 3.1.2 **Power Management and Clock Source**

- Integrates high efficiency power management unit with single 3.3V power supply input
- Supports 26-MHz crystal clock with low power operation in idle mode
- Supports 32-kHz crystal oscillator or internal 32-kHz for low power sleep mode

#### **Platform** 3.1.3

- Arm Cortex-M33 MCU with FPU with up to 300-MHz clock speed
- Embedded 1MB SRAM
- Supports external serial flash up to 16MB with eXecute In Place (XIP) and on-the-fly AES
- Supports hardware crypto engines including AES, DES/3DES, SHA, ECC, TRNG for network security
- Supports up to 47 General-Purpose IOs, which are multiplexed with SPI, I2C, Aux ADC, UART, and GPIO interfaces
- Supports 12 DMA channels

#### 3.1.4 **Audio**

- Cadence Tensilica HiFi4 processor with 600-MHz clock speed
- Audio Codec with 2 ADC and 1 DAC channel
- Embedded 256KB SRAM memory
- Supports Voice Activity Detection (VAD) and keyword detection
- On-board headphone jack for external active speaker

#### 3.1.5 Wi-Fi

- IEEE 802.11 1T1R a/b/g/n/ax 5GHz and 2.4GHz
- Supports 20 MHz, bandwidth in 2.4G/5GHz band, and MCS0 to MCS8
- Supports MU-MIMO RX
- Supports uplink MU-OFDMA TX and downlink MU-OFDMA RX

- Support STBC RX, LDPC TX, and RX Beamformee
- Wi-Fi security WFA WPA/WPA2/WPA3 personal
- Supports 11ax TWT low power
- Integrated balun, PA, LNA, and T/R switch
- Supports antenna diversity

#### 3.1.6 **Bluetooth**

- Bluetooth v5.0 with 2Mbps PHY rate, Long-range and LE Advertising Extensions
- Integrated balun and PA
- Supports Wi-Fi/Bluetooth coexistence

#### 3.1.7 Miscellaneous

- Embedded eFuse to store specific device information and RF calibration data
- Advanced TDD mode Wi-Fi/Bluetooth coexistence scheme

## 4 Hardware Feature Configuration

### 4.1 Microcontroller

The MT7933 features an Arm Cortex-M33 processor, which is the most energy efficient Arm processor currently available. It supports the clock rates up to 200 MHz when core power is 0.7V and 300 MHz when core power is 0.8V. The MCU executes the Thump-2 instruction set for optimal performance and code size, including hardware division, single cycle multiplication and bit-field manipulation. The MT7933 includes a Memory Protection Unit (MPU) in Cortex-M33 MCU to detect unexpected memory access and provides other memory protection features. The MT7933 also includes FPU in Cortex-M33 MCU.

### 4.2 Power Supply

MT7933 HDK supports two types of power supply.

1. Power up with a Micro-USB connector.

An on-board switching regulator provides voltage of 3.3V for the MT7933 HDK based on MT7933F, if the power is supplied from an on-board Micro-USB connector **CON8** (Figure 2). This supply can be isolated from the switching regulator using the jumpers. Note that the jumpers **J2**, **J26**, **J3**, **J4**, **JP5** pin1 and pin2, **JP2** pin2 and pin3 and **JP3** pin2 and pin3 are required to be set on. More details on the jumpers can be found in Table 1.



Figure 8. Default power jumper plot

Table 1. Jumper settings for system power input through USB connection

| Jumper | Usage                                    | Comments                                                  |
|--------|------------------------------------------|-----------------------------------------------------------|
| J1     | External 5V power supply                 | Use external power source to supply 5V voltage to MT7933  |
|        |                                          | BGA RFB. Pin 1 is 5V source. Pin2 is GND.                 |
| J2     | DC-5V transfer to DC-3V3 current source  |                                                           |
| J3     | Current measurement (3V3)                | Measure the current flow in the MT7933.                   |
| J4     | 3V3 for external LDO (1.8V and 0.8V)     |                                                           |
| J5     | 3V3 for external components              |                                                           |
| J25    | AVDD33_VRTC battery power supply         | Use AA or AAA battery for RTC 3V3 power.                  |
|        |                                          | Pin1 is positive endpoint. Pin2 is GND.                   |
| J26    | Current measurement in RTC mode          | Measures the current flow in RTC mode for the MT7933.     |
| JP2    | Switch VCCIO to 3V3 power domain or 1V8  | Selecting pins 1 and 2, means VCCIO uses 3V3 power        |
|        | power domain                             | domain                                                    |
|        |                                          | Selecting pins 2 and 3 means VCCIO uses 1V8 power domain  |
|        |                                          | Caution: The flash of MT7933_BGA_RFB by default uses      |
|        |                                          | 1V8 power domain. If you want to change VCCIO to 3V3      |
|        |                                          | power domain, please rework flash to 3V3 power domain     |
|        |                                          | flash, for example W25Q128JVPIQ.                          |
| JP3    | Switch 1V8 VCCIO from internal PHYLDO or | Selecting pins 1 and 2 means 1V8 VCCIO from internal      |
|        | external LDO                             | PHYLDO                                                    |
|        |                                          | Selecting pins 2 and 3 means 1V8 VCCIO from external Buck |
|        |                                          | component                                                 |
| JP5    | Switch RTC 3V3 from DC-3V3 or            | Selecting pins 1 and 2 means VCCIO uses 3V3 power domain  |
|        | AVDD33_VRTC                              | Selecting pins 2 and 3 means VCCIO uses 1V8 power domain  |

### 2. Power up using an AA or AAA battery.

Connect an external AA or AAA battery to battery pin header (J25) to supply power to the system as Figure 9 shows. When using RTC mode, remove jumper J2 and plug in jumper J26. Jumper JP5 should be switched to pin2 and pin3. More details on the jumpers can be found in Table 1.



Figure 9. Power up the HDK using an AA or AAA batteries (J25)

#### 4.3 **Audio**

The MT7933 HDK has onboard audio connector associated with different functionalities of the board (Figure 2). For detail of audio related function, refer to Table 2.

Table 2. Audio related function

| item | Detail                                                                             |  |  |  |
|------|------------------------------------------------------------------------------------|--|--|--|
| 18   | 3.5-mm audio jack for external active speaker.                                     |  |  |  |
| J10  | Audio header for left speaker                                                      |  |  |  |
| J11  | Audio header for right speaker                                                     |  |  |  |
| U8   | AMIC for left channel (the microphone hole is set at back side of MT7933 BGA RFB)  |  |  |  |
| U9   | AMIC for right channel (the microphone hole is set at back side of MT7933 BGA RFB) |  |  |  |
| SW2  | Audio volume up button                                                             |  |  |  |
| SW3  | Audio volume down button                                                           |  |  |  |

#### 4.4 **Buttons**

The MT7933 HDK is equipped with buttons with the following functionality.

Figure 2 shows the push buttons. Table 3 lists the functions of the buttons.

Table 3. Buttons

| Button | Name       | Detail                                                         |
|--------|------------|----------------------------------------------------------------|
| SW1    | SYSRST     | Press SW1 to restart the MT7933 BGA RFB                        |
| SW2    | Vol+       | Audio volume up button                                         |
| SW3    | Vol-       | Audio volume down button                                       |
| SW4    | RTC_EINT   | Press SW4 to enable RTC mode                                   |
| SW6    | DIP switch | Slide the DIP switch to trigger strapping mode (download mode) |

### 4.5 SD Card

The MT7933 BGA RFB reserves an SD card slot which allows saving data into an SD card. Note that there are some registers placed at bask side that need to be reworked before you use SD card. Refer to Figure 10 to switch between R748 and R749, R745 and R751, R746 and R747, R744 and R750, R754 and R755, R752 and R753 or R756 and R757.



Figure 10. SD card slot rework

### 4.6 Extension Connectors

The MT7933 HDK provides similar pin-out extension connectors for various sensor and device connectivity, as shown in Figure 11 and described in Table 5.

The board has 53 GPIOs multiplexed with other interfaces. Depending on the use case, you can configure each I/O functionality.



Figure 11. GPIO pin-out extension connectors

Table 4. GPIO pin-out extension connectors

| Signal | Connector          | Signal                   | Connector             |
|--------|--------------------|--------------------------|-----------------------|
| Name   | Pin Number         | Name                     | Pin Number            |
| GPIO_0 | Reserved for flash | GPIO_27                  | CON2 - 2              |
| GPIO_1 | Reserved for flash | GPIO_28                  | CON2 - 3              |
| GPIO_2 | Reserved for flash | GPIO_29                  | Reserved for DSP UART |
| GPIO_3 | Reserved for flash | GPIO_30                  | Reserved for DSP UART |
| GPIO_4 | Reserved for flash | GPIO_31                  | Reserved for USB      |
| GPIO_5 | Reserved for flash | GPIO_32 Reserved for USB |                       |
| GPIO_6 | CON7 - 1           | GPIO_33                  | Reserved for USB      |

| Signal  | Connector          | Signal  | Connector              |  |
|---------|--------------------|---------|------------------------|--|
| Name    | Pin Number         | Name    | Pin Number             |  |
| GPIO_7  | CON7 - 2           | GPIO_34 | Reserved for USB       |  |
| GPIO_8  | CON7 - 3           | GPIO_35 | J14 - 2                |  |
| GPIO_9  | CON7 - 4           | GPIO_36 | J14 - 1                |  |
| GPIO_10 | J21 - 1            | GPIO_37 | J14 - 4                |  |
| GPIO_11 | J22 - 1            | GPIO_38 | J14 - 3                |  |
| GPIO_12 | JP_131 - 1         | GPIO_39 | J14 - 6                |  |
| GPIO_13 | J22 - 3            | GPIO_40 | J14 - 5                |  |
| GPIO_14 | J22 - 5            | GPIO_41 | Reserved for I2C       |  |
| GPIO_15 | J22 - 7            | GPIO_42 | Reserved for UART1     |  |
| GPIO_16 | J21 - 7            | GPIO_43 | Reserved for I2C       |  |
| GPIO_17 | U13 - 1            | GPIO_44 | Reserved for UART1     |  |
| GPIO_18 | U13 - 3            | GPIO_45 | Reserved for I2C       |  |
| GPIO_19 | J21 - 5            | GPIO_46 | Reserved for I2C       |  |
| GPIO_20 | J21 - 3            | GPIO_47 | CON5 - 1               |  |
| GPIO_21 | U13 - 5            | GPIO_48 | Reserved for CM33 UART |  |
| GPIO_22 | U13 - 7            | GPIO_49 | CON5 - 3               |  |
| GPIO_23 | U13 - 9            | GPIO_50 | Reserved for CM33 UART |  |
| GPIO_24 | U13 - 11           | GPIO_51 | CON5 - 5               |  |
| GPIO_25 | Reserved for UART0 | GPIO_52 | CON5 - 6               |  |
| GPIO_26 | Reserved for UARTO |         |                        |  |

Table 5. GPIO pin multi-function definition

| IO Name      | CR Value | Name                | Dir | Defau    | lt    | Description               |
|--------------|----------|---------------------|-----|----------|-------|---------------------------|
|              | Default* |                     |     | Dir      | PU/PD |                           |
| PAD_SYSRST_B | NA       | PAD_SYSRST_B        |     |          | PU    | Chip hardware fundamental |
|              |          |                     |     |          |       | reset pin                 |
|              | 0000     | GPIO[6]             | I/O |          |       | GPIO 6                    |
|              | 0001 *   | SDIO_CLK            | I   |          |       | SDIO Clock                |
|              | 0010     | MSDC0_CLK           | 0   |          |       | MSDC Clock                |
| CD10 C11/    | 0011     | SPIM0_SCK           | 0   |          |       | SPIO (Master) Clock       |
| SDIO_CLK     | 0100     | CM33_GPIO_EINT0     | I   | _ I      | PD    | CA33 EINTO                |
|              | 0101     | DEBUG_0             | 0   |          |       | Debug signal              |
|              | 0110     | ANT_SEL0            | 0   |          |       | Antenna Select 0          |
|              | 0111     | BGF_EINT_10_B       | I   |          |       |                           |
|              | 0000     | GPIO[7]             | 1/0 |          |       | GPIO 7                    |
|              | 0001 *   | SDIO_CMD            | I/O |          |       | SDIO Command              |
|              | 0010     | MSDC0_CMD           | I/O |          |       |                           |
| SDIO_CMD     | 0011     | SPIMO_CS_N          | 0   | ٦.       | Bu    | SPIO (Master) Chip Select |
|              | 0100     | CM33_GPIO_EINT1     | I   | <u> </u> | PU    | CA33 EINT1                |
|              | 0101     | DEBUG_1             | 0   |          |       | Debug signal              |
|              | 0110     | ANT_SEL1            | 0   |          |       | Antenna Select 1          |
|              | 0111     | PINMUX_EXT_INT_N_IN | I   |          |       |                           |
|              | 0000     | GPIO[8]             | I/O |          |       | GPIO 8                    |
|              | 0001 *   | SDIO_DAT0           | 0   |          |       | SDIO Data[0]              |
|              | 0010     | MSDC0_DAT0          | I/O |          |       | MSDC0 data0               |
| CDIO DATO    | 0011     | SPIMO_MISO          | ı   | ┨.       | PU    | SPIO (Master) Input       |
| SDIO_DAT0    | 0100     | UARTO_RTS           | 0   | <u> </u> | PU    |                           |
|              | 0101     | DEBUG_2             | 0   |          |       | Debug signal              |
|              | 0110     | ANT_SEL2            | 0   |          |       | Antenna Select 2          |
|              | 0111     | CM33_GPIO_EINT0     | I   |          |       | CA33 EINTO                |
|              | 0000     | GPIO[9]             | I/O |          |       | GPIO 9                    |
|              | 0001 *   | SDIO_DAT1           | I/O |          |       | SDIO Data[1]              |
|              | 0010     | MSDC0_DAT1          | I/O |          |       | MSDC0 data1               |
| SDIO_DAT1    | 0011     | SPIMO_MOSI          | 0   |          | PU    | SPI0 (Master) Output      |
| 3DIO_DAI1    | 0100     | UARTO_CTS           | I   | <b> </b> | 10    | UARTO Control             |
|              | 0101     | DEBUG_3             | 0   |          |       | Debug signal              |
|              | 0110     | ANT_SEL3            | 0   |          |       | Antenna Select 3          |
|              | 0111     | CM33_GPIO_EINT1     | I   |          |       | CA33 EINT1                |
|              | 0000     | GPIO[10]            | 1/0 |          |       | GPIO 10                   |
|              | 0001 *   | SDIO_DAT2           | I/O |          |       | SDIO Data[2]              |
|              | 0010     | MSDC0_DAT2          | 1/0 |          |       | MSDC0 data2               |
| SDIO_DAT2    | 0011     | I2SIN_DAT0          | I   |          | DII   |                           |
| JUIO_UAIZ    | 0100     | UARTO_RX            | I   |          | PU    | UARTO RX                  |
|              | 0101     | DEBUG_4             | 0   |          |       | Debug signal              |
|              | 0110     | I2CO_SCL            | I/O |          |       |                           |
|              | 0111     | CM33_GPIO_EINT2     | 1   |          |       | CA33 EINT2                |
| SDIO_DAT3    | 0000     | GPIO[11]            | I/O | 1        | PU    | GPIO 11                   |
| JUIO_DAI3    | 0001 *   | SDIO_DAT3           | 1/0 | ☐ '      | 10    | SDIO Data[3]              |

| IO Name  | CR Value | Name               | Dir | Dir Default |          | Description                 |
|----------|----------|--------------------|-----|-------------|----------|-----------------------------|
|          | Default* |                    |     | Dir         | PU/PD    |                             |
|          | 0010     | MSDC0_DAT3         | I/O |             |          |                             |
|          | 0011     | I2SO_DAT0          | 0   |             |          | I2SO Data                   |
|          | 0100     | UARTO_TX           | 0   |             |          | UARTO TX                    |
|          | 0101     | DEBUG_5            | 0   |             |          | Debug signal                |
|          | 0110     | I2C0_SDA           | ı   |             |          | I2C0 Data                   |
|          | 0111     | CM33_GPIO_EINT3    | ı   |             |          | CA33 EINT3                  |
|          | 0000     | GPIO[12]           | I/O |             |          | GPIO 12                     |
|          | 0001 *   | CONN_BGF_UARTO_TXD | 0   |             |          |                             |
|          | 0010     | MSDC0_RST          | 0   |             |          | MSDC0 reset                 |
| CDIO D 0 | 0011     | CONN_BT_TXD        | 0   |             | <b>.</b> |                             |
| GPIO_B_0 | 0100     | WIFI_TXD           | 0   | 0           | PU       |                             |
|          | 0101     | DEBUG_6            | 0   |             |          | Debug signal                |
|          | 0110     | ANT_SEL3           | 0   |             |          | Antenna Select 3            |
|          | 0111     | CM33_GPIO_EINT4    | ı   |             |          | CA33 EINT4                  |
|          | 0000     | GPIO[13]           | I/O | 1           | PU       | GPIO 13                     |
|          | 0001 *   | USB_IDDIG          | ı   |             |          | USB OTG ID pin              |
|          | 0010     | SPIM1_SCK          | 0   |             |          | SPIM1 (Master) Clock        |
|          | 0011     | I2SO_BCK           | 0   |             |          | I2SO BCK                    |
| GPIO_B_1 | 0100     | UART1_RX           | ı   |             |          | UART1 RX                    |
|          | 0101     | DEBUG_7            | 0   |             |          |                             |
|          | 0110     | ANT_SEL4           | 0   |             |          | Antenna Select 4            |
|          | 0111     | CM33_GPIO_EINT5    | ı   |             |          | CA33 EINT5                  |
|          | 0000     | GPIO[14]           | I/O |             |          | GPIO 14                     |
|          | 0001 *   | USB_DRV_VBUS       | 0   |             |          | USB OTG host mode driving   |
|          |          |                    |     |             | PD       | enable output.              |
|          | 0010     | SPIM1_MOSI         | 0   |             |          | SPI1 (Master) Output        |
| GPIO_B_2 | 0011     | I2SO_LRCK          | 0   | О           |          | I2SO LRCK                   |
|          | 0100     |                    |     |             |          |                             |
|          | 0101     | DEBUG_8            | 0   |             |          | Debug signal                |
|          | 0110     | ANT_SEL5           | 0   |             |          | Antenna Select 5            |
|          | 0111     | CM33_GPIO_EINT6    | ı   |             |          | CA33 EINT6                  |
|          | 0000     | GPIO[15]           | I/O |             |          | GPIO 15                     |
|          | 0001 *   | USB_OC             | ı   |             |          | USB Host mode over-current  |
|          |          |                    |     |             |          | input notify                |
|          | 0010     | SPIM1_MISO         | ı   |             |          | SPI1 (Master) Input         |
| GPIO_B_3 | 0011     | I2SO_MCK           | 0   | ı           | PD       | I2STX MCLK                  |
|          | 0100     | I2SIN_MCK          | 0   |             |          | I2SRX MCK                   |
|          | 0101     | DEBUG_9            | 0   |             |          | Debug signal                |
|          | 0110     | ANT_SEL6           | 0   |             |          | Antenna Select 6            |
|          | 0111     | CM33_GPIO_EINT7    | 1   | 7           |          | CA33 EINT7                  |
|          | 0000     | GPIO[16]           | I/O |             |          | GPIO 16                     |
|          | 0001 *   | USB_VBUS_VALID     | I   | 7           |          | USB device mode VBUS detect |
| GPIO_B_4 | 0010     | SPIM1_CS_N         | 0   | 1           | PD       | SPI1 (Master) Chip Select   |
|          | 0011     | IR_IN              | I   | 7           |          |                             |
|          | 0100     | I2SIN_MCK          | 0   |             |          | I2SRX MCLK                  |

| IO Name   | CR Value | Name                   | Dir | Defau    | ılt   | Description      |
|-----------|----------|------------------------|-----|----------|-------|------------------|
|           | Default* |                        |     | Dir      | PU/PD |                  |
|           | 0101     | DEBUG_10               | 0   |          |       | Debug signal     |
|           | 0110     | ANT_SEL7               | 0   |          |       | Antenna Select 7 |
|           | 0111     | CM33_GPIO_EINT8        | 1   |          |       | CA33 EINT8       |
|           | 0000     | GPIO[17]               | I/O |          |       | GPIO 17          |
|           | 0001 *   | CONN_BGF_UARTO_RXD     | I   |          |       |                  |
|           | 0010     | UARTO_RX               | I   |          |       | UARTO RX         |
| CDIO D E  | 0011     | TDMIN_MCLK             | I   |          | Bu    |                  |
| GPIO_B_5  | 0100     | DMIC_CLK0              | 0   |          | PU    | DMIC CLK0        |
|           | 0101     | DEBUG_11               | 0   |          |       | Debug signal     |
|           | 0110     | ANT_SEL8               | 0   |          |       | Antenna Select 8 |
|           | 0111     | CM33_GPIO_EINT9        | I   |          |       | CA33 EINT9       |
|           | 0000     | GPIO[18]               | I/O |          |       | GPIO 18          |
|           | 0001 *   | CONN_BT_TXD            | 0   |          |       |                  |
|           | 0010     | UARTO_TX               | 0   |          |       | UARTO TX         |
| CDIO D C  | 0011     | TDMIN_BCK              | I   |          | Bu    |                  |
| GPIO_B_6  | 0100     | DMIC_DAT0              | I   | 0        | PU    | DMIC DATO        |
|           | 0101     | UART1_RX               | I   |          |       | UART1 Control    |
|           | 0110     | IR_IN                  | I   |          |       |                  |
|           | 0111     | CM33_GPIO_EINT10       | I   |          |       | CA33 EINT10      |
|           | 0000     | GPIO[19]               | I/O |          | PD    | GPIO 19          |
|           | 0001 *   | WIFI_TXD               | 0   |          |       |                  |
|           | 0010     | UARTO_RTS              | 0   |          |       | UARTO Control    |
| CDIO D 7  | 0011     | I2C1_SDA               | 1   |          |       | I2C1 Data        |
| GPIO_B_7  | 0100     | I2SIN_LRCK             | 0   | 0        |       | I2SRX LRCK       |
|           | 0101     | UART1_TX               | 0   |          |       | UART1 TX         |
|           | 0110     | PTA_EXT_IF_FREQ        | I   |          |       |                  |
|           | 0111     | CM33_GPIO_EINT11       | I   |          |       | CA33 EINT11      |
|           | 0000     | GPIO[20]               | I/O |          |       | GPIO 20          |
|           | 0001 *   | CONN_WF_MCU_AICE_TCKC  | I   |          |       |                  |
|           | 0010     | UARTO_CTS              | I   |          |       | UARTO Control    |
| CDIO D 8  | 0011     | I2C1_SCL               | I   | ╗,       | DD.   | I2C1 clock       |
| GPIO_B_8  | 0100     | I2SIN_BCK              | 0   |          | PD    | I2SRX BCK        |
|           | 0101     | DEBUG_12               | 0   |          |       | Debug signal     |
|           | 0110     | PTA_EXT_IF_FACT        | I   |          |       |                  |
|           | 0111     | CM33_GPIO_EINT12       | I   |          |       | CA33 EINT12      |
|           | 0000     | GPIO[21]               | I/O |          |       | GPIO 21          |
|           | 0001 *   | CONN_WF_MCU_AICE_TMSC  | I/O |          | PU    |                  |
|           | 0010     | PTA_EXT_IF_PRI         | I/O |          |       |                  |
| CDIO D O  | 0011     | TDMIN_LRCK             | I/O |          |       |                  |
| GPIO_B_9  | 0100     | DMIC_DAT1              | ı   | <b> </b> |       | DMIC DAT1        |
|           | 0101     | DEBUG_13               | 0   |          |       | Debug signal     |
|           | 0110     | ANT_SEL9               | 0   |          |       | Antenna Select 9 |
|           | 0111     | CM33_GPIO_EINT13       | I   |          |       | CA33 EINT13      |
| CDIO D 10 | 0000     | GPIO[22]               | I/O |          | PD    | GPIO 22          |
| GPIO_B_10 | 0001 *   | CONN_BGF_MCU_AICE_TCKC | I   |          | ן אין |                  |

| IO Name   | CR Value | Name                   | Dir | Defau        | lt    | Description       |
|-----------|----------|------------------------|-----|--------------|-------|-------------------|
|           | Default* |                        |     | Dir          | PU/PD | 7                 |
|           | 0010     | PTA_EXT_IF_WLAN_ACT    | 0   |              |       |                   |
|           | 0011     | TDMIN_DI               | ı   |              |       |                   |
|           | 0100     | DMIC_DAT2              | I   |              |       | DMIC Data2        |
|           | 0101     | DEBUG_14               | 0   |              |       | Debug signal      |
|           | 0110     | ANT_SEL10              | 0   |              |       | Antenna Select 10 |
|           | 0111     | CM33_GPIO_EINT14       | I   |              |       | CA33 EINT14       |
|           | 0000     | GPIO[23]               | I/O |              |       | GPIO 23           |
|           | 0001 *   | CONN_BGF_MCU_AICE_TMSC | I/O |              |       |                   |
|           | 0010     | DSP_URXD0              | I   |              |       |                   |
| CDIO D 44 | 0011     | I2CO_SDA               | I/O | ┪.           |       | I2CO Data         |
| GPIO_B_11 | 0100     | DMIC_DAT3              | I   |              | PU    | DMIC Data3        |
|           | 0101     | DEBUG_15               | 0   |              |       | Debug signal      |
|           | 0110     | ANT_SEL11              | 0   |              |       | Antenna Select 11 |
|           | 0111     | CM33_GPIO_EINT15       |     |              |       | CA33 EINT15       |
|           | 0000     | GPIO[24]               | I/O |              |       | GPIO 24           |
|           | 0001 *   | ADSP_JTAG_TDO          | 0   |              |       | DSP JTAG          |
|           | 0010     | DSP_UTXD0              | 0   |              |       |                   |
|           | 0011     | I2CO_SCL               | 1/0 | $\exists$    |       | I2C0 clock        |
| GPIO_B_12 | 0100     | DMIC_CLK1              | 0   | 0            | PU    | DMIC CLK1         |
|           | 0101     | CM33_UART_TX           | 0   |              |       | CM33 UART TX      |
|           | 0110     | ANT_SEL12              | 0   |              |       | Antenna Select 12 |
|           | 0111     | CM33_GPIO_EINT16       | I   |              |       | CA33 EINT16       |
|           | 0000     | GPIO[25]               | 1/0 |              | PD    | GPIO 25           |
|           | 0001 *   | ADSP_JTAG_TCK          | I   |              |       | DSP JTAG          |
|           | 0010     | CM33_UART_RX           | I   |              |       | CM33 UART RX      |
|           | 0011     | UARTO_RX               | I   | <b>-</b>     |       | UARTO Control     |
| GPIO_B_13 | 0100     | SPIMO_SCK              | 0   | <b>-</b>   ' |       | SPIM0 clock       |
|           | 0101     |                        |     |              |       |                   |
|           | 0110     | UART1_RX               | ı   |              |       | UART1 RX          |
|           | 0111     | CM33_GPIO_EINT17       | I   |              |       | CA33 EINT17       |
|           | 0000     | GPIO[26]               |     |              |       | GPIO 26           |
|           | 0001 *   | ADSP_JTAG_TRST         | I   |              |       | DSP JTAG          |
|           | 0010     | CM33_UART_TX           | 0   |              |       | CM33 UART TX      |
| 0010 D 44 | 0011     | UARTO_TX               | 0   | ┪.           |       | UARTO TX          |
| GPIO_B_14 | 0100     | SPIMO_CS_N             | 0   |              | PU    | SPIM0 CS          |
|           | 0101     |                        |     |              |       |                   |
|           | 0110     | UART1_TX               | 0   |              |       | UART1 TX          |
|           | 0111     | CM33_GPIO_EINT18       | I   |              |       | CA33 EINT18       |
|           | 0000     | GPIO[27]               | 1/0 |              |       | GPIO 27           |
|           | 0001 *   | ADSP_JTAG_TDI          | I   |              |       | DSP JTAG          |
| ania n :- | 0010     | CM33_UART_RTS          | 0   |              |       | CM33 UART RTS     |
| GPIO_B_15 | 0011     | UARTO_RTS              | 0   | 1            | PU    | UARTO RTS         |
|           | 0100     | SPIMO_MISO             | I   |              |       | SPIMO MISO        |
|           | 0101     |                        |     |              |       |                   |
|           | 0110     | UART1_RTS              | 0   |              |       | UART1 Control     |

| IO Name   | CR Value | Name                | Dir | Defa     | ılt   | Description                 |
|-----------|----------|---------------------|-----|----------|-------|-----------------------------|
|           | Default* |                     |     | Dir      | PU/PD |                             |
|           | 0111     | CM33_GPIO_EINT19    | ı   |          |       | CA33 EINT19                 |
|           | 0000     | GPIO[28]            | I/O |          |       | GPIO 28                     |
|           | 0001 *   | ADSP_JTAG_TMS       | 1   |          |       | DSP JTAG                    |
|           | 0010     | CM33_UART_CTS       | I   |          |       | CM33 UART CTS               |
|           | 0011     | UARTO_CTS           | 1   | <u> </u> |       | UARTO Control               |
| GPIO_B_16 | 0100     | SPIM0_MOSI          | 0   | 7'       | PU    | SPIM0 MOSI                  |
|           | 0101     | SPIS_MISO           | 0   |          |       | SPIS MISO                   |
|           | 0110     | UART1_CTS           | ı   |          |       | UART1 Control               |
|           | 0111     | CM33_GPIO_EINT20    | ı   |          |       | CA33 EINT20                 |
|           | 0000     | GPIO[29]            | I/O |          |       | GPIO29                      |
|           | 0001 *   | DSP_URXD0           | ı   |          |       |                             |
|           | 0010     | ADSP_JTAG_TDO       | 0   |          |       | DSP JTAG                    |
| CDIO D O  | 0011     | PWM_0               | 0   | ٦.       | DII   | PWM0                        |
| GPIO_R_0  | 0100     | PTA_EXT_IF_PRI      | I/O |          | PU    |                             |
|           | 0101     | CONN_WF_MCU_TDO     | 0   |          |       |                             |
|           | 0110     | CM33_RSVD1          | ı   |          |       |                             |
|           | 0111     | CM33_GPIO_EINT21    | ı   |          |       | CA33 EINT21                 |
|           | 0000     | GPIO[30]            | I/O |          |       | GPIO 30                     |
|           | 0001 *   | DSP_UTXD0           | 0   |          |       |                             |
| CD10 D 4  | 0010     | ADSP_JTAG_TCK       | I   |          |       | DSP JTAG                    |
|           | 0011     | PWM_1               | 0   |          | DD.   | PWM 1                       |
| GPIO_R_1  | 0100     | PTA_EXT_IF_WLAN_ACT | 0   | 0        | PD    |                             |
|           | 0101     | CONN_WF_MCU_TCK     | I   |          |       |                             |
|           | 0110     | CM33_RSVD3          | I/O |          |       |                             |
|           | 0111     | CM33_GPIO_EINT22    | 1   |          |       | CA33 EINT22                 |
|           | 0000     | GPIO[31]            | I/O |          |       | GPIO 31                     |
|           | 0001 *   | USB_DRV_VBUS        | 0   |          |       | USB Host mode VBUS driving  |
|           | 0010     | ADSP_JTAG_TRST      | 1   |          | PD    | DSP JTAG                    |
| GPIO_R_2  | 0011     | PWM_2               | 0   | 0        |       | PWM2                        |
| GFIO_K_2  | 0100     | PTA_EXT_IF_FREQ     | 1   |          |       |                             |
|           | 0101     | CONN_WF_MCU_TDI     | 1   |          |       |                             |
|           | 0110     | CM33_RSVD0          | 1   |          |       |                             |
|           | 0111     | CM33_GPIO_EINT23    | 1   |          |       | CA33 EINT23                 |
|           | 0000     | GPIO[32]            | 1/0 |          |       | GPIO 32                     |
|           | 0001 *   | USB_OC              | 1   |          |       | USB Host mode over-current  |
|           |          |                     |     |          |       | input notify                |
|           | 0010     | ADSP_JTAG_TDI       | 1   |          |       | DSP JTAG                    |
| GPIO_R_3  | 0011     | PWM_3               | 0   | 1        | PD    | PWM3                        |
|           | 0100     | PTA_EXT_IF_ACT      | 1   |          |       |                             |
|           | 0101     | CONN_WF_MCU_TRSR_B  | I   |          |       |                             |
|           | 0110     | CM33_RSVD2          | 1   |          |       |                             |
|           | 0111     | CM33_GPIO_EINT24    | 1   |          |       | CA33 EINT24                 |
|           | 0000     | GPIO[33]            | I/O |          |       | GPIO 33                     |
| GPIO_R_4  | 0001 *   | USB_VBUS_VALID      | 1   | 1        | PD    | USB device mode VBUS detect |
|           | 0010     | ADSP_JTAG_TMS       | 1   |          |       | DSP JTAG                    |

| IO Name  | CR Value | Name                | Dir | Defau    | ılt   | Description    |
|----------|----------|---------------------|-----|----------|-------|----------------|
|          | Default* |                     |     | Dir      | PU/PD | _              |
|          | 0011     | PWM_4               | 0   |          |       | PWM 4          |
|          | 0100     | I2C1_SDA            | ı   |          |       | I2C1 Data      |
|          | 0101     | CONN_WF_MCU_TMS     | ı   |          |       |                |
|          | 0110     | CM33_RSVD4          | 0   |          |       |                |
|          | 0111     | CM33_GPIO_EINT25    | ı   |          |       | CA33 EINT25    |
|          | 0000     | GPIO[34]            | 1/0 |          |       | GPIO 34        |
|          | 0001 *   | USB_IDDIG           | I   |          |       | USB OTG ID pin |
|          | 0010     | I2CO_SCL            | I   |          |       | I2C0 clock     |
| CDIO D E | 0011     | PWM_5               | 0   | <b>-</b> | DII   | PWM 5          |
| GPIO_R_5 | 0100     | I2C1_SCL            | I   | I        | PU    | I2C1 clock     |
|          | 0101     | EXT_CK              | ı   |          |       |                |
|          | 0110     | DEBUG_0             | 0   |          |       | Debug signal   |
|          | 0111     | CM33_GPIO_EINT26    | ı   |          |       | CA33 EINT26    |
|          | 0000     | GPIO[35]            | 1/0 |          | 1     | GPIO 35        |
|          | 0001 *   | UARTO_TX            | 0   |          |       | UARTO TX       |
|          | 0010     | CM33_UART_RTS       | 0   |          |       | CM33 UART RTS  |
| CDIO D C | 0011     | PWM_6               | 0   |          | PD    | PWM 6          |
| GPIO_R_6 | 0100     | PWM_2               | 0   | 0        |       | PWM 2          |
|          | 0101     | CONN_BGF_MCU_TDO    | 0   |          |       |                |
|          | 0110     | DEBUG_1             | 0   |          |       | Debug signal   |
|          | 0111     | CM33_GPIO_EINT27    | ı   |          |       | CA33 EINT27    |
|          | 0000 *   | GPIO[36]            | 1/0 |          | PD    | GPIO 36        |
|          | 0001     | DBSYS_NTRST         | ı   |          |       |                |
|          | 0010     | CM33_UART_CTS       | ı   |          |       | CM33 UART CTS  |
| CDIO D 7 | 0011     | PWM_7               | 0   | <b>-</b> |       | PWM 7          |
| GPIO_R_7 | 0100     | PWM_3               | 0   | I        |       | PWM 3          |
|          | 0101     | CONN_BGF_MCU_TCK    | 1   |          |       |                |
|          | 0110     | DEBUG_2             | 0   |          |       | Debug signal   |
|          | 0111     | CM33_GPIO_EINT28    | I   |          |       | CA33 EINT28    |
|          | 0000 *   | GPIO[37]            | I/O |          |       | GPIO 37        |
|          | 0001     | DBSYS_SWCLK_TCLK    | ı   |          |       |                |
|          | 0010     | I2C1_SDA            | 1   |          |       | I2C1           |
| GPIO_R_8 | 0011     | PWM_8               | 0   |          |       | PWM 8          |
| GPIO_K_6 | 0100     | I2C0_SDA            |     | '        | PD    | 12C 0          |
|          | 0101     | CONN_BGF_MCU_TDI    | I   |          |       |                |
|          | 0110     | DEBUG_3             | 0   |          |       | Debug signal   |
|          | 0111     | CM33_GPIO_EINT29    | 1   |          |       | CA33 EINT29    |
|          | 0000 *   | GPIO[38]            | I/O |          |       | GPIO 38        |
|          | 0001     | DBSYS_TDI           | 1   |          | PD    |                |
|          | 0010     | CM33_UART_TX        | 0   |          |       | CM33 UART TX   |
| GPIO_R_9 | 0011     | PWM_9               | 0   |          |       | PWM 9          |
| טרוט_ת_ט | 0100     | I2CO_SDA            | I/O | 7'       |       | I2C0 Data      |
|          | 0101     | CONN_BGF_MCU_TRST_B | I   |          |       |                |
|          | 0110     | I2C1_SCL            | I/O |          |       | I2C1           |
|          | 0111     | CM33_GPIO_EINT30    | 1   | 7        |       | CA33 EINT30    |

| IO Name   | CR Value | Name                | Dir | Defau        | ilt   | Description         |
|-----------|----------|---------------------|-----|--------------|-------|---------------------|
|           | Default* |                     |     | Dir          | PU/PD | <b>1</b>            |
| CD10 D 40 | 0000 *   | GPIO[39]            | I/O |              |       | GPIO 39             |
|           | 0001     | DBSYS_SWDIO_TMS     | I/O |              |       |                     |
|           | 0010     | I2CO_SDA            | I   |              |       | I2C0 Data           |
|           | 0011     | PWM_10              | 0   | ٦.           | DD.   | PWM 10              |
| GPIO_R_10 | 0100     | DSP_URXD0           | I   | '            | PD    |                     |
|           | 0101     | CONN_BGF_MCU_TMS    | I   |              |       |                     |
|           | 0110     | ANT_SEL0            | 0   |              |       | Antenna Select 0    |
|           | 0111     | BGF_EINT_10_B       | I   |              |       |                     |
|           | 0000 *   | GPIO[40]            | I/O |              |       | GPIO 40             |
|           | 0001     | DBSYS_TDO           | 0   |              |       |                     |
|           | 0010     | CM33_UART_RX        | I   |              |       |                     |
| CDIO P 11 | 0011     | PWM_11              | 0   |              | PU    | PWM 11              |
| GPIO_R_11 | 0100     | DSP_UTXD0           | 0   | <b>-</b>   ° | PU    |                     |
|           | 0101     | UARTO_RX            | 1   |              |       | UARTO RX            |
|           | 0110     | ANT_SEL1            | 0   |              |       | Antenna Select 1    |
|           | 0111     | PINMUX_EXT_INT_N_IN | 1   |              |       |                     |
|           | 0000     | GPIO[41]            | I/O |              |       | GPIO 41             |
|           | 0001     | CM33_RSVD0          | I   |              |       |                     |
|           | 0010 *   | DBSYS_NTRST         | 1   |              |       | CM33 JTAG           |
| CDIO T O  | 0011     | I2CO_SDA            | I   | -            | DD    | I2C0 Data           |
| GPIO_T_0  | 0100     | CONN_BGF_UARTO_RXD  | I   |              | PD    |                     |
|           | 0101     | I2C1_SDA            | 1   |              |       | I2C1 Data           |
|           | 0110     | ANT_SEL2            | 0   |              |       | Antenna Select 2    |
|           | 0111     | CM33_GPIO_EINT0     | 1   |              |       | CA33 EINTO          |
|           | 0000     | GPIO[42]            | I/O |              |       | GPIO 42             |
|           | 0001     | CM33_RSVD1          | 1   |              | PD    |                     |
|           | 0010 *   | DBSYS_SWCLK_TCLK    | 1   |              |       | CM33 JTAG, CM33_SWD |
| CDIO T 1  | 0011     | UART1_RX            | 1   | ٦.           |       | UART1 RX            |
| GPIO_T_1  | 0100     | UARTO_RX            | I   | 7'           |       | UARTO RX            |
|           | 0101     | DSP_URXD0           | 1   |              |       |                     |
|           | 0110     | ANT_SEL3            | 0   |              |       | Antenna Select 3    |
|           | 0111     | CM33_GPIO_EINT1     | I   |              |       | CA33 EINT1          |
|           | 0000     | GPIO[43]            | I/O |              |       | GPIO 43             |
|           | 0001     | CM33_RSVD2          | 1   |              |       |                     |
|           | 0010 *   | DBSYS_TDI           | I   |              |       | CM33 JTAG           |
| GPIO_T_2  | 0011     | I2CO_SCL            | I   | ٦,           | PD    | I2C0 clock          |
| GFIO_I_Z  | 0100     | CONN_BGF_UARTO_TXD  | 0   | ] '          | '     |                     |
|           | 0101     | I2C1_SCL            | 1   |              |       | I2C1 clock          |
|           | 0110     | ANT_SEL4            | 0   |              |       | Antenna Select 4    |
|           | 0111     | CM33_GPIO_EINT17    | 1   |              |       | CA33 EINT17         |
|           | 0000     | GPIO[44]            | I/O |              |       | GPIO 44             |
|           | 0001     | CM33_RSDV3          | I/O |              | PD    |                     |
| GPIO_T_3  | 0010 *   | DBSYS_SWDIO_TMS     | I   | ı            |       | CM33 JTAG, CM33_SWD |
|           | 0011     | UART1_TX            | 0   |              |       | UART1 TX            |
|           | 0100     | UARTO_TX            | 0   |              |       | UARTO TX            |

| IO Name    | CR Value | Name                  | Dir Def |     | ılt   | Description       |
|------------|----------|-----------------------|---------|-----|-------|-------------------|
|            | Default* |                       |         | Dir | PU/PD |                   |
|            | 0101     | DSP_UTXD0             | 0       |     |       |                   |
|            | 0110     | ANT_SEL5              | 0       |     |       | Antenna Select 5  |
|            | 0111     | CM33_GPIO_EINT18      | I       |     |       | CA33 EINT18       |
|            | 0000     | GPIO[45]              | I/O     |     |       | GPIO 45           |
|            | 0001     | CM33_RSVD4            | 0       |     |       |                   |
|            | 0010 *   | DBSYS_TDOO            | 0       |     |       | CM33 JTAG         |
| CDIO T 4   | 0011     | I2C1_SDA              | I       |     | Bu    | I2C1 Data         |
| GPIO_T_4   | 0100     | WIFI_TXD              | 0       | 0   | PU    |                   |
|            | 0101     | PWM_0                 | 0       |     |       | PWM0              |
|            | 0110     | ANT_SEL6              | 0       |     |       | Antenna Select 6  |
|            | 0111     | CM33_GPIO_EINT19      | ı       |     |       | CA33 EINT19       |
|            | 0000     | GPIO[46]              | I/O     |     |       | GPIO 46           |
|            | 0001 *   | SPIMO_SCK             | 0       |     |       | SPIMO SCK         |
|            | 0010     | CM33_TRACE_CLK        | 0       | 7   |       |                   |
| CDIO T F   | 0011     | I2C1_SCL              | I       |     | Bu    | I2C1              |
| GPIO_T_5   | 0100     | ONN_WF_MCU_AICE_TCKC  | I       | 0   | PU    |                   |
|            | 0101     | PWM_1                 | 0       |     |       | PWM 1             |
|            | 0110     | ANT_SEL7              | 0       |     |       | Antenna Select 7  |
|            | 0111     |                       |         |     |       |                   |
|            | 0000     | GPIO[47]              | I/O     |     |       | GPIO 47           |
|            | 0001 *   | SPIMO_CS_N            | 0       |     | PU    | SPIM0 CS          |
|            | 0010     | CM33_TRACE_D3         | 0       |     |       |                   |
| 1/DDO14/ 0 | 0011     | KEYPAD_KPROW_0        | I/O     |     |       |                   |
| KPROW_0    | 0100     | CONN_WF_MCU_AICE_TMSC | I/O     | 0   |       |                   |
|            | 0101     | PWM_2                 | 0       |     |       | PWM 2             |
|            | 0110     | ANT_SEL8              | 0       |     |       | Antenna Select 8  |
|            | 0111     | CM33_GPIO_EINT2       | I       |     |       | CA33 EINT2        |
|            | 0000     | GPIO[48]              | I/O     |     |       | GPIO 48           |
|            | 0001 *   | CM33_UART_RX          | 1       |     |       |                   |
|            | 0010     | CM33_TRACE_D2         | 0       |     |       |                   |
| KDDOW 1    | 0011     | KEYPAD_KPROW_1        | I/O     |     | Bu    |                   |
| KPROW_1    | 0100     | DSP_URXD0             | 1       | '   | PU    |                   |
|            | 0101     | PWM_3                 | 0       |     |       | PWM 3             |
|            | 0110     | ANT_SEL9              | 0       |     |       | Antenna Select 9  |
|            | 0111     | AUDIO_DEBUG_IN_0      | 1       |     |       |                   |
|            | 0000     | GPIO[49]              | I/O     |     |       | GPIO 49           |
|            | 0001 *   | CM33_UART_TX          | 0       |     |       |                   |
|            | 0010     | CM33_TRACE_D1         | 0       |     |       |                   |
| KPROW_2    | 0011     | KEYPAD_KPROW_2        | I/O     | 0   | PU    |                   |
| KPRUVV_Z   | 0100     | CONN_BT_TXD           | 0       |     | 100   |                   |
|            | 0101     | PWM_4                 | 0       |     |       | PWM 4             |
|            | 0110     | ANT_SEL10             | 0       |     |       | Antenna Select 10 |
|            | 0111     | AUDIO_DEBUG_IN_1      | I       |     |       |                   |
| KDCOL O    | 0000     | GPIO[50]              | I/O     |     | DII   | GPIO 50           |
| KPCOL_0    | 0001 *   | CM33_UART_TX          | 0       | 0   | PU    |                   |

| IO Name  | CR Value | Name                   | Dir | Defau | ılt   | Description       |
|----------|----------|------------------------|-----|-------|-------|-------------------|
|          | Default* | 1.00.00                |     | Dir   | PU/PD |                   |
|          | 0010     | CM33_TRACE_D0          | 0   |       |       |                   |
|          | 0011     | KEYPAD_KPCOL_0         | ı   |       |       |                   |
|          | 0100     | DSP_UTXD0              | 0   |       |       |                   |
|          | 0101     | PWM_5                  | 0   |       |       | PWM 5             |
|          | 0110     | ANT_SEL11              | 0   |       |       | Antenna Select 11 |
|          | 0111     | AUDIO_DEBUG_IN_2       | ı   |       |       |                   |
|          | 0000     | GPIO[51]               | I/O |       |       | GPIO 51           |
|          | 0001 *   | SPIMO_MISO             | ı   | I     | PD    | SPIMO MISO        |
|          | 0010     | CM33_SWO               | 0   |       |       |                   |
| KPCOL_1  | 0011     | KEYPAD_KPCOL_1         | I   |       |       |                   |
| KPCOL_1  | 0100     | CONN_BGF_MCU_AICE_TCKC | ı   |       |       |                   |
|          | 0101     | PWM_6                  | 0   |       |       | PWM 6             |
|          | 0110     | ANT_SEL12              | 0   |       |       | Antenna Select 12 |
|          | 0111     | AUDIO_DEBUG_IN_3       | I   |       |       |                   |
|          | 0000     | GPIO[52]               | I/O |       |       | GPIO 52           |
|          | 0001 *   | SPIM0_MOSI             | 0   |       |       | SPIM0 MOSI        |
|          | 0010     | CM33_UART_RX           | ı   |       |       | CM33 UART RX      |
| KPCOL 2  | 0011     | KEYPAD_KPCOL_2         | ı   | 0     | PU    |                   |
| KF COL_Z | 0100     | CONN_BGF_MCU_AICE_TCKC | I/O |       | 10    |                   |
|          | 0101     | PWM_7                  | 0   |       |       | PWM 7             |
|          | 0110     | UART1_TX               | 0   |       |       | UART1 TX          |
|          | 0111     | AUDIO_DEBUG_IN_4       | I   | 1     |       |                   |

### 4.7 RTC

The MT7933 HDK features an RTC module. The clock source operates at 32.768-kHz crystal oscillator or an external clock source. The RTC has a built-in accurate timer to wake up the system when the user-defined timer expires. The RTC uses a different power source from the Power Management Unit (PMU). In retention mode, the PMU is turned off while the RTC module remains powered on. The RTC module only consumes  $3\mu$ A in retention mode. The RTC has a dedicated PMU control pin, RTC\_PMU\_EN (pin F12), used to turn the power on when the RTC timer expires and turn the power off to enter the hibernate mode.

### 4.8 FTDI Debug Board

FTDI debug board

By default, MT7933 BGA RFB should connect to an FTDI debug board at U14 (Figure 2). This FTDI debug board (Figure 12) allows UART signal being converted to USB signal. This debug board also provides a Micro-USB connector to connect with your PC with USB cable.



Figure 12. FTDI debug board

### 5 **Appendix**

| Board name                  | Schematic                          |
|-----------------------------|------------------------------------|
| MT7933_BGA_RFB_V22          | IOT_MT7933_BGA<br>_RFB_4L_V22_MTK  |
| MT7933_FTDI_Debug Board_V11 | IOT_MT7933_FTDI<br>_debug_board_4L |

### **Exhibit 1 Terms and Conditions**

Your access to and use of this document and the information contained herein (collectively this "Document") is subject to your (including the corporation or other legal entity you represent, collectively "You") acceptance of the terms and conditions set forth below ("T&C"). By using, accessing or downloading this Document, You are accepting the T&C and agree to be bound by the T&C. If You don't agree to the T&C, You may not use this Document and shall immediately destroy any copy thereof.

This Document contains information that is confidential and proprietary to MediaTek Inc. and/or its affiliates (collectively "MediaTek") or its licensors and is provided solely for Your internal use with MediaTek's chipset(s) described in this Document and shall not be used for any other purposes (including but not limited to identifying or providing evidence to support any potential patent infringement claim against MediaTek or any of MediaTek's suppliers and/or direct or indirect customers). Unauthorized use or disclosure of the information contained herein is prohibited. You agree to indemnify MediaTek for any loss or damages suffered by MediaTek for Your unauthorized use or disclosure of this Document, in whole or in part.

MediaTek and its licensors retain titles and all ownership rights in and to this Document and no license (express or implied, by estoppels or otherwise) to any intellectual propriety rights is granted hereunder. This Document is subject to change without further notification. MediaTek does not assume any responsibility arising out of or in connection with any use of, or reliance on, this Document, and specifically disclaims any and all liability, including, without limitation, consequential or incidental damages.

THIS DOCUMENT AND ANY OTHER MATERIALS OR TECHNICAL SUPPORT PROVIDED BY MEDIATEK IN CONNECTION WITH THIS DOCUMENT, IF ANY, ARE PROVIDED "AS IS" WITHOUT WARRANTY OF ANY KIND, WHETHER EXPRESS, IMPLIED, STATUTORY, OR OTHERWISE. MEDIATEK SPECIFICALLY DISCLAIMS ALL WARRANTIES OF MERCHANTABILITY, NON-INFRINGEMENT, FITNESS FOR A PARTICULAR PURPOSE, COMPLETENESS OR ACCURACY AND ALL WARRANTIES ARISING OUT OF TRADE USAGE OR OUT OF A COURSE OF DEALING OR COURSE OF PERFORMANCE. MEDIATEK SHALL NOT BE RESPONSIBLE FOR ANY MEDIATEK DELIVERABLES MADE TO MEET YOUR SPECIFICATIONS OR TO CONFORM TO A PARTICULAR STANDARD OR OPEN FORUM.

Without limiting the generality of the foregoing, MediaTek makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does MediaTek assume any liability arising out of the application or use of any product, circuit or software. You agree that You are solely responsible for the designing, validating and testing Your product incorporating MediaTek's product and ensure such product meets applicable standards and any safety, security or other requirements.

The above T&C and all acts in connection with the T&C or this Document shall be governed, construed and interpreted in accordance with the laws of Taiwan, without giving effect to the principles of conflicts of law.