

- 9. Which of the following operation creates an overflow if numbers and the result are represented in 8-bit two's complement representation? a.  $11000010_2 + 00111111_2$  b.  $00000010_2 + 00111111_2$ 

  - 10. Using the instruction set of the Table 5.4 and the initial state of CPU and memory, write the content of memory after that the CPU reaches a HALT instruction.



Table 5.4 List of instructions for the simple computer

| Instruction | Code | Operands         |                 |                 | Action                                            |
|-------------|------|------------------|-----------------|-----------------|---------------------------------------------------|
|             | d,   | d <sub>2</sub>   | $d_3$           | d <sub>4</sub>  |                                                   |
| HALT        | 0    |                  |                 |                 | Stops the execution of the program                |
| LOAD        | 1    | R <sub>D</sub>   |                 | Ms              | $R_D \leftarrow M_S$                              |
| STORE       | 2    | M <sub>D</sub> R |                 | R <sub>s</sub>  | $M_D \leftarrow R_S$                              |
| ADDI        | 3    | R <sub>D</sub>   | R <sub>S1</sub> | R <sub>S2</sub> | $R_D \leftarrow R_{S1} + R_{S2}$                  |
| ADDF        | 4    | R <sub>D</sub>   | R <sub>S1</sub> | R <sub>S2</sub> | $R_D \leftarrow R_{S1} + R_{S2}$                  |
| MOVE        | 5    | R <sub>D</sub>   | R <sub>s</sub>  |                 | $R_D \leftarrow R_S$                              |
| NOT         | 6    | R <sub>D</sub>   | R <sub>s</sub>  |                 | $R_D \leftarrow R_S$                              |
| AND         | 7    | R <sub>D</sub>   | R <sub>s1</sub> | R <sub>s2</sub> | $R_D \leftarrow R_{S1} \text{ AND } R_{S2}$       |
| OR          | 8    | R <sub>D</sub>   | R <sub>S1</sub> | R <sub>S2</sub> | $R_D \leftarrow R_{S1} \text{ OR } R_{S2}$        |
| XOR         | 9    | R <sub>D</sub>   | R <sub>S1</sub> | R <sub>S2</sub> | $R_{D} \leftarrow R_{S1} \times ORR_{S2}$         |
| NC          | Α    | R                |                 |                 | R ← R + 1                                         |
| DEC         | В    | R                |                 |                 | R ← R−1                                           |
| ROTATE      | С    | R                | n               | 0 or 1          | Rot <sub>n</sub> R                                |
| IUMP        | D    | R                | n               |                 | IF $R_0 \neq R$ then $PC = n$ , otherwise continu |

Key: R<sub>s</sub>, R<sub>s1</sub>, R<sub>s2</sub>: Hexadecimal address of source registers

R<sub>D</sub>: Hexadecimal address of destination register

M<sub>s</sub>: Hexadecimal address of source memory location
M<sub>p</sub>: Hexadecimal address of destination memory location

n: hexadecimal number

d<sub>1</sub>, d<sub>2</sub>, d<sub>3</sub>, d<sub>4</sub>: First, second, third, and fourth hexadecimal digits