

# **Table of Contents**

| Revision History                       | 6  |
|----------------------------------------|----|
| Introduction                           | 7  |
| About This Tutorial                    | 7  |
| About utut                             | 7  |
| Prerequisites                          | 10 |
| The ALUTB Testbench                    | 11 |
| Lesson 1: Your First Test              | 13 |
| Using the UVM Template Generator       | 13 |
| flist Files                            | 14 |
| Extended from the Base Test            | 14 |
| Changing the Clock Frequency           | 15 |
| Overriding Constraints                 | 15 |
| Conclusion                             | 17 |
| Lesson 2: Class Factories              | 18 |
| Extending the Driver                   | 18 |
| Using The Factory                      |    |
| Conclusion                             |    |
| The ALU Protocol                       | 23 |
| Lesson 3: Creating a Transaction       | 25 |
| Creating a vkit                        | 25 |
| A Sequence Item is a Transaction       |    |
| Typedefs Rule                          | 27 |
| Sequence Item U-Turns                  | 28 |
| Adding Constraints                     | 28 |
| Printing Your Classes                  | 29 |
| Packing and Unpacking                  |    |
| Printing, Comparing, PackingRecording? |    |
| Adding Coverpoints                     |    |
| Adding Time Delays                     |    |
| Conclusion                             |    |
| Lesson 4: Creating an Interface        | 38 |
| The ALU Interface Explained            | 41 |
| Connecting the Interface to the DUT    |    |

| Storing the Interface in the Database  | 42 |
|----------------------------------------|----|
| Conclusion                             |    |
| Lesson 5: Creating an Agent            | 45 |
| Creating Multiple Files                | 45 |
| Objects vs. Components                 |    |
| All About Build Configurations         |    |
| All About The Class Factory            |    |
| Factory Overrides on Non-Components    |    |
| How To See Everything                  |    |
| Conclusion                             |    |
| Lesson 6: TLM Ports, Imps, and Exports | 56 |
| TLM Ports                              | 56 |
| TLM Implementations (Imps)             | 57 |
| Connecting                             | 57 |
| TLM Exports                            | 58 |
| TLM Summary                            | 59 |
| Imp Declarations                       | 59 |
| Compared to TestBuilder                | 60 |
| Many-to-One and One-to-Many            | 61 |
| Broadcasting to a Listener             | 62 |
| Conclusion                             | 64 |
| Lesson 7: Beginning Sequences          | 66 |
| A Simple Generator                     | 66 |
| `uvm_do Macros                         | 68 |
| Getting a Response                     | 69 |
| Response Queue Handler                 | 71 |
| Complex Routines                       | 73 |
| Sequencing other Sequences             | 79 |
| Sequence Hierarchy                     | 81 |
| The Sequencer                          |    |
| Locking and Grabbing                   |    |
| Prediction Encapsulation               |    |
| Conclusion                             | 87 |
| Lesson 8: Drivers and Monitors         | 88 |
| Fetching the Interface                 | 88 |
| Getting the Next Item                  | 90 |

| Driving a Transaction              | 91  |
|------------------------------------|-----|
| Monitoring Activity                | 93  |
| Conclusion                         | 97  |
| Lesson 9: Writing a Predictor      | 98  |
| Monitor Prediction                 |     |
| Scoreboards                        |     |
| PW Scoreboard                      |     |
| Comparators                        |     |
| Prediction Encapsulation           |     |
| Roll-Your-Own                      |     |
| Reference Modeling                 |     |
| Conclusion                         |     |
| Lesson 10: Configuration Registers | 108 |
| Register Organization              |     |
| References for Everyone!           |     |
| Configuring Your Block             |     |
| The kval Test                      |     |
| How It All Works                   |     |
| Fixing Our Predictor               |     |
| Register Callbacks                 |     |
| Built-In Register Sequences        |     |
| Conclusion                         |     |
|                                    |     |
| Lesson 11: Writing Tests           | 118 |
| CFG Classes                        |     |
| Test Overrides                     |     |
| Adding Configurable Time Delays    |     |
| Conclusion                         | 129 |
| Lesson 12: Advanced Sequences I    | 130 |
| Default Sequences                  | 130 |
| Library Sequences                  | 131 |
| Library Sequence Configuration     | 132 |
| Persistent Sequences               | 134 |
| Sequencer References               | 135 |
| Handling Cyclical Dependencies     |     |
| Sequence Configurations            |     |
| Conclusion                         | 144 |

| Lesson 13: A New Testbench             | 145 |
|----------------------------------------|-----|
| The ALU Framer                         | 145 |
| Creating the FRM Testbench             |     |
| UVM New Testbench (untb)               | 146 |
| Lesson 14: Advanced Sequences II       | 150 |
| Virtual Sequences and Sequencers       | 150 |
| Virtual Sequences                      | 153 |
| Adapter Sequences                      | 156 |
| Conclusion                             | 158 |
| Appendix A: Phases and Heartbeats      | 159 |
| Watchdog Timer                         | 159 |
| Phase Objections                       | 159 |
| Deadlock Checking                      | 162 |
| Appendix B: Reset Testing              | 164 |
| Idle Reset Testing                     | 164 |
| Active Reset Testing                   | 165 |
| Multiple Reset Domains                 | 166 |
| Appendix C: Common Recipes             | 169 |
| Implementing a Watchdog                | 169 |
| Forking Multiple Instances of a Method | 169 |
| Phase-Boundary Crossing Tasks          | 170 |
| Handling a Reset                       | 170 |
| Randomizing a Dynamic Array of Objects | 171 |
| Appendix D: Vertical Reuse             | 173 |
| Testbench Chaining Methods             | 173 |
| Passing Meta-Data                      | 178 |
| Appendix E: Self-Testing               | 180 |

Cavium

# **Revision History**

| Version | Author       | Date          | Notes                                                                 |  |
|---------|--------------|---------------|-----------------------------------------------------------------------|--|
| 0.1     | Brian Hunter | Oct. 5, 2011  | Initial release to SPOC working group.                                |  |
| 0.2     | Brian Hunter | Oct. 27, 2011 | Second release to SPOC working group.                                 |  |
| 0.3     | Brian Hunter | Dec. 1, 2011  | All major content complete.                                           |  |
| 0.4     | Brian Hunter | Dec. 30, 2011 | Release for testing.                                                  |  |
| 0.5     | Brian Hunter | Jan. 13, 2012 | Updates after review.                                                 |  |
| 0.6     | Brian Hunter | Feb. 7, 2012  | Added appendices for vertical reuse, reset testing, and self-testing. |  |

## Introduction

Welcome to Cavium's UVM Tutorial. In these lessons, you will learn the key concepts of UVM and how to use it with SystemVerilog for verification within Cavium's environment.

To get the source code associated with this tutorial, use the utut script described below.

### **About This Tutorial**

This tutorial walks you through the process of adding to an existing testbench. It takes a dive-right-in approach. Each lesson introduces one or more concepts and presents problems that you are expected to attempt to solve. *Some of these problems are intentionally difficult*. The objective of the problems is to challenge you to find the correct answers through trial-and-error, in order to better familiarize yourself with what works, what doesn't, and where to find the answers.

If you need help solving the problems, your best courses of action are to:

- read through the existing UVM code that comprises the testbench;
- refer to the UVM reference manual and user's guide, the SystemVerilog Language Reference Manual, or;
- visit <a href="http://www.uvmworld.org">http://www.uvmworld.org</a>.

If you are unable to solve a problem, a solution is presented on the following page.

### **About utut**

utut is a script that is located in \$CAD\_DIR/common/bin. Use this script to deploy a working area of the UVM tutorial codebase, to synchronize your working area with the lessons, and various other operations.

#### **Get PDF**

If you already have this document, you may have already run this command. It will copy the latest version of the UVM Tutorial to your current working directory.

```
mydir> utut get_pdf
++ Copying /nfs/cadv2/cacadtools/common/bin/uvm_tutorial/v0.5/UVM_Tutorial.pdf to current working
directory.
```

#### Create

Use this command to create a working branch of the UVM tutorial codebase in which **you can modify files and check in without affecting anyone else's branch**. Give it the name of the directory you would like to create:

```
> utut create mydir
```

#### Code

Many code snippets presented in this tutorial are preceded by a small number. Using the utut script as follows will print out the code that you can then cut-and-paste into your own files. This example prints out code snippet #17:

```
mydir/verif/alutb> utut code 17
```

#### Lesson

Each lesson throughout this tutorial has a checkpoint file available. You can run the following command to update your working copy to be identical to the solutions.

```
mydir/verif> utut lesson 3
```

Using this command allows you to start at (or skip) any lesson you wish and still be able to continue with the rest of the tutorial. However this will delete any modifications that currently exist in your working directory.

### Cleanup

Whenever you want to remove any working branches that you have created with utut, you can run the cleanup command. This command will allow you to remove one or all of the working branches associated with the user. It will not delete any working directories on your system.

```
mydir> utut cleanup
++ Looking for branches for user username
++ Found these branches:

0: uvmtut_username_mytut/
1: uvmtut_username_mytut2/

Select branches to be deleted [0-1 or all]: 0
Removing these branches:
['uvmtut_username_mytut/']
++ Running 'rs4 rm -m RemoveBranchesFor:username svn+ssh://masvn/svn/o68/branches/
uvmtut_username_mytut/' in directory mydir
```

Cavium

### **Revisions**

To select a different revision of the UVM Tutorial to work with, for all of the above commands you can specify the revision with -r:

mydir> utut get\_pdf -r v0.4
++ Copying /nfs/cadv2/cacadtools/common/bin/uvm\_tutorial/v0.4/UVM\_Tutorial.pdf to current working directory.

# **Prerequisites**

Before beginning the UVM Tutorial, you should already be quite familiar with SystemVerilog's verification components, including but not limited to these chapters of specification:

- Classes and Inheritance
- Constrained Random Value Generation
- Processes
- Functional Coverage Collection
- Data Types and Aggregate Data Types
- Interfaces, Modports, and Clocking Blocks
- Interprocess Synchronization and Communication

Also, you should have the **SystemVerilog 1800-2009** specification handy for your reference.

While this is a tutorial on Cavium's usage of UVM, it assumes at least a nascent knowledge of UVM. Therefore, it is helpful for you to read through the **UVM User's Guide 1.1** and familiarize yourself with the concepts it lays out.

It is also helpful to keep the **UVM 1.1 Class Reference** handy.

You should definitely familiarize yourself with our company's **SV Guidelines** on our internal wiki. This document describes coding guidelines, naming conventions, testbench organization, and generally preferred best practices. It also points you to the **NaturalDocs website**, which describes how code should be documented to work with this documentation generator.

All of these aforementioned documents are linked <u>here</u>.

## The ALUTB Testbench

The ALU testbench (verif/alutb) is a pure UVM testbench created for the purposes of this tutorial. The Device Under Test (DUT) is a block called alu (rtl/alu). This block is not a real RTL block in the chip. It has CSRs on the NCB interface, and has a simple interface to perform math computation requests. In this tutorial, you will be responsible for creating UVM testbench code to test this device (and find bugs!).

The top-level hierarchy of the current ALUTB testbench approximates the following diagram. In this document, solid-line objects represent instantiations, and dashed lines represent handles or references. Also, colorful objects represent the environment, while black and grey is for the RTL.



We'll discuss these particulars in more detail later. But first note that the top-level of the environment hierarchy is the test itself. This is a radical departure from TestBuilder. Also notice that each testbench instantiates a global\_env, which is a container for functionality that is needed by every UVM testbench.

Feel free to read some of the SystemVerilog code that is already present in this testbench, and familiarize yourself with its layout and style. The code is located in these directories:

- verif/alutb Contains this testbench and all of its tests.
- verif/vkits/alutb Contains the alutb *vkit* (verification code that can be reused in a higher level testbench).

- verif/vkits/ncb Contains the NCB vkit.
- verif/vkits/global Contains the global *vkit* and things that live in the global environment.
- verif/vkits/cn A vkit containing miscellaneous Cavium-specific utility functions, macros, message customizations, and components.
- verif/vkits/uvm/1 1 Contains the UVM 1.1 library itself.

If you enter the verif/alutb directory and run the following, you should get a test to run and PASS.

verif/alutb> cnmake sim

If your simulation fails, proceed no further and seek some help.

## **Lesson 1: Your First Test**

In this lesson, you will learn to use the UVM Template Generator to write a test in the alutb testbench.

## **Using the UVM Template Generator**

The first objective is to write a test that speeds up the clock frequency.

The template generator automates the creation of UVM files and classes. You should use it all the time because it saves you a considerable amount of typing. It also creates files and classes with a consistent look and feel, which encourages readability.

The first thing to do is go into the alutb/tests directory and create a new test. The script is called utg and it takes as its argument the name of a template. You also give it the name of the file/class to create:

```
verif/alutb/tests> utg test -n fast clk
++ Creating fast clk.sv
fast clk test: Enter substitution for <description>: A test that makes the clock go super fast!
//-*- mode: Verilog; verilog-indent-level: 3; indent-tabs-mode: nil; tab-width: 1 -*-
// * CAVIUM CONFIDENTIAL
// *
                           PROPRIETARY NOTE
// * This software contains information confidential and proprietary to
// * Cavium, Inc. It shall not be reproduced in whole or in part, or
// * transferred to other documents, or disclosed to third parties, or
// * used for any purpose other than that for which it was obtained,
// * without the prior written consent of Cavium, Inc.
// * (c) 2011, Cavium, Inc. All rights reserved.
// * (utg v0.5.1)
                    ***************
// File: fast clk.sv
// Author: username
/* About: A test that makes the clock go super fast!
`ifndef FAST CLK SV
   define FAST CLK SV
   `include "base test.sv"
// (`includes go here)
// class: fast clk test c
// (Describe me)
class fast clk test c extends base test c;
   uvm_component_utils_begin(fast_clk test c)
```

Because we did not add -f to the command-line, utg just printed its output to the screen.

As you can see, utg chose to name the class fast\_clk\_test\_c, even though we asked it to be named fast\_clk. This is because according to our coding guidelines, tests must

have the word test as a suffix [Rule 2.6-1], and all classes must end in \_c [Rule 2.5-1]. Some of our internal tools expect these conventions to be followed, and it's much easier to tell what kind of class it is, isn't it? It also created lots of (nearly) empty tasks and functions for you, to save you some typing. If you don't need these, you can leave them there for future expansion, or you can delete them if you like smaller files [Rec 4.2-1].

utg also asked you to fill in a description. The templates have tagged identifiers in them, and if utg doesn't know what to put in there, it will ask you. In order to skip these requests and just have utg leave the tags in the document, add -q to the command-line. Note that some tags are not within comments, and will break the compile if they remain.

You can cut and paste this into a file, or you can use this technique to make sure that utg will do what you want it to do. Instead, lets just have utg pipe this directly into the file called fast clk.sv, and we'll have it leave the tags in the resultant file:

```
verif/alutb/tests> utg test -n fast_clk -f -q
++ Creating fast clk.sv
```

Now you have a file called fast\_clk.sv in the tests directory and it's time to actually do something with it.

### flist Files

But before we go much further, there's one bit of housecleaning we need to do. The cnmake script relies upon files called flists to help it know what SystemVerilog files to compile and what order to compile them in. Edit the file verif/alutb/alutb.flist and add your new test file to it, so that it looks like this:

```
1. verif/alutb/flist

+incdir+../../verif/common

+incdir+../../verif/twm_common

+incdir+../../verif/hdl

+incdir+../../verif/alutb/tests

../../verif/alutb/alutb_tb_top.sv

../../verif/alutb/alu_wrapper.sv

../../verif/alutb/tests/basic.sv

../../verif/alutb/tests/base_test.sv

../../verif/alutb/tests/fast_clk.sv
```

We've marked the change you need to make in **bold**. Each directory has an flist file in it, but as you'll see later you won't need to do this all the time.

#### **Extended from the Base Test**

Now, take a look at your new test, fast\_clk.sv. Pretty, isn't it? You'll notice that it extends from the class called base\_test\_c. In fact, all tests descend from this test, but it's not a test at all. Well, it is, but it's not one that does any testing.

Actually, base\_test\_c will be the tippy-top of the component hierarchy in every simulation you run. It's the one that instantiates all of the same components that (most) tests will share, so they don't have to do the same thing over and over.

Go ahead and take a gander at base\_test.sv. It looks a lot like fast\_clk\_test\_c, except it has *stuff* in it. As the coding guidelines say, it has all of its fields at the top, and all of its methods at the bottom [Rec 4.2-1]. The phase methods are declared in the order that they will run. Each section has a Group: comment, each field has a var: comment, and each method has a func: comment. These are parsed by the documentation generator to make all that pretty documentation [Rule 2.8-1].

## **Changing the Clock Frequency**

You're probably eager to actually write some code, so let's get to it. In base\_test\_c, look for the instantiation of the clock driver, tb\_clk\_drv, in the build\_phase function. This driver is a component, and so can be configured directly through the uvm\_config\_db::set function. As you can see in the line just before it is instantiated, the base test has configured the period of the clock driver to be 2,000ps. Let's get it going faster in our new test.

Back in our fast\_clk\_test\_c class, modify its build\_phase() function to look like this:

```
verif/alutb/tests/fast_clk.sv
virtual function void build_phase(uvm_phase phase);
super.build_phase(phase);
uvm_config_db#(int)::set(this, "tb_clk_drv", "period_ps", 1800);
endfunction : build_phase
```

This will re-configure the clock driver's period to be 1800ps. A detailed explanation of how this works will be given in <u>Lesson 5</u>. For now, know that it's important that these configuration calls happen during a component's build phase, and that they happen after you call super.build\_phase().

Now go ahead and simulate, and you should see a period of 1.8ns. Here's the command-line, which you'll execute from the verif/alutb directory:

```
verif/alutb> cnmake sim TEST=fast_clk
```

See cnmake's help function for more information on how to use that tool.

# **Overriding Constraints**

That's great, you say, but what if I want more randomness? What if I want a clock period between 1.8ns and 2ns?

Well, that's what constraints are great for. A component is a SystemVerilog class, and the period\_ps field is a rand int, so it can be randomized anytime after it is new'ed. So, let's change our fast clk test c::build phase to this instead:

```
verif/alutb/tests/fast clk.sv
virtual function void build_phase(uvm_phase phase);
super.build_phase(phase);
tb_clk_drv.randomize(period_ps) with {
    period_ps inside {[1800:1999]};
};
cn_info(("Selected a period of %0dps", tb_clk_drv.period_ps))
endfunction : build_phase
```

Note our first use of the Cavium-specific messaging macro `cn\_info. These work just like their corresponding macros in TestBuilder, but you need to use two sets of parentheses because the argument will be sent directly to \$scanf. Also, you are advised **not** to put a semi-colon at the end of any macro calls [**Rec. 3.6-8**] because depending on its location within the code and the macro definition (both of which may change over time), it may not behave as you expect.

Go ahead and run that, but add NOBLD=lib to your command-line. **This prevents cnmake from re-compiling the C code**, which hasn't changed at all:

```
verif/alutb> cnmake sim TEST=fast_clk NOBLD=lib
```

Also you can tell cnmake to create waves for DVE by adding WAVE=VPD on the command-line, or Verdi with FSDB=1.

#### Question

If you take a look at the resultant wave file, you'll find that it didn't work. Instead, you got a period of 2,000ps, which is what the base test specified.

Do you know why? Do you know how to fix it?

For the answer, see the next page.

#### **Answer**

Here's what happens:

1. The base test's build phase stuffs a period of 2,000ps into the resource database.

- 2. It then creates the tb\_clk\_drv component.
- 3. Then, we randomize the tb clk drv component and get a nice random value.
- 4. Later, the tb\_clk\_drv component's build phase runs, fetches the value of 2,000ps, and assigns it to the period.

So how do we fix it? Simple: we randomize it in a later phase. Either the connect, end\_of\_elaboration, or start\_of\_simulation phases will do, since they run after the build\_phase.

You can move your randomize call from build\_phase to end\_of\_elaboration\_phase instead. Re-simulate and check your results.

### Conclusion

This was a dive-right-in lesson that familiarized you with the UVM template generator, flist files, writing a little bit of SystemVerilog, and running using cnmake.

### **Lesson 2: Class Factories**

In this lesson, you will learn to create a derived driver class and use the factory to instantiate it instead of the base class.

## **Extending the Driver**

The goal of this lesson is to create a clock driver that has a 75/25 duty cycle. The generic clock driver, located in <code>verif/vkits/cn/cn\_clk\_drv.sv</code>, has lots of optional but complex functionality such as jitter and drift that we will not need. Instead, we want to create a simple clock driver that has a '1' for 75% of its period and a '0' for the remaining 25%.

To start, head over to the verif/alutb directory and create a generic component using utg:

```
verif/alutb> utg component -n clk_duty_cycle -f -q
++ Creating clk_duty_cycle.sv
```

This doesn't precisely do what you want. When you open the file, you'll see that there are still template variables all around because we specified utg to run quietly (-q). It also didn't know that we wanted to extend from an existing driver. But, using utg is still much faster than writing all of this boilerplate code. And, since we're creating this driver in the testbench itself, there is no package to reference. So you also need to get rid of all <pkg\_name> things.

You'll want to extend this not from uvm\_component but from the generic clock driver instead, which being in a separate package will need the scope operator (cn\_pkg::).

#### Problem 2-1

Do your best to modify the clk\_duty\_cycle\_c to drive a clock with a 75/25 duty cycle. Consider the variables period\_ps, init\_delay, init\_value, and init\_x as defined in the base class in your algorithm.

You won't be able to simulate it just yet.

(See answer on the following page).

#### Solution

Here is one possible solution:

```
4. verif/alutb/cik_ducy__v__
// class: clk_duty_cycle_c
      verif/alutb/clk_duty_cycle.sv
// A clock with a duty cycle of 75/25.
class clk_duty_cycle_c extends cn_pkg::clk_drv_c;
   `uvm component utils(clk duty cycle c)
   // Group: Methods
   function new(string name="clk duty cycle",
              uvm component parent=null);
     super.new(name, parent);
   endfunction : new
   // func: run phase
  virtual task run phase (uvm phase phase);
      int uptime = 3*period ps / 4;
      int downtime = period_ps - uptime;
      // set to initial value
      clk_vi.clk = (init_x)? 'bx : init_value;
      #(init delay ps * 1ps);
      forever begin
        clk vi.clk = 1;
        # (uptime * 1ps);
        clk vi.clk = 0;
        # (downtime * 1ps);
  endtask : run phase
endclass : clk duty cycle c
```

Note that all of the empty methods have been deleted. You could keep them there in case you need them later, with no effect on performance. However, one method that you can never remove is the constructor function, new. This function must always be present in derived UVM classes.

# **Using The Factory**

The base test creates the testbench clock driver (tb\_clk\_drv) using the factory overridable create method:

```
// Create the clock driver
uvm_config_db#(string)::set(this, "tb_clk_drv", "intf_name", "tb_clk_vi");
uvm_config_db#(int)::set(this, "tb_clk_drv", "period_ps", 2000);
tb_clk_drv = cn_pkg::clk_drv_c::type_id::create("tb_clk_drv", this);
```

This is essentially the same as calling new(), but if there were earlier factory overrides, then they would be used. It is usually best to never call new() on a UVM object, but to call create() instead, as it provides this flexibility for free [Rec 10.5-3].

Cavium

### **Problem 2-2**

Create a test called duty\_cycle\_test\_c that overrides the generic clock driver with your new clock driver. Run this test and see your new duty cycle.

### Hint:

See  $\operatorname{set\_type\_override\_by\_type}()$  in the UVM Reference.

#### **Solution**

If you were successful, the signal alutb\_tb\_top.tb\_clk should now have the new duty cycle. This is one possible solution:

```
5. verif/alutb/tests/duty_cycle.sv
ifndef __DUTY_CYCLE_SV_
   `define DUTY CYCLE SV
   `include "base test.sv"
   `include "clk duty cycle.sv"
// class: duty cycle test c
// Run using the clk_duty_cycle_c instead of cn_pkg::clk_drv_c
class duty cycle test c extends base test c;
   `uvm component utils(duty_cycle_test_c)
   // Group: Methods
   function new(string name="duty cycle test",
              uvm component parent=null);
     super.new(name, parent);
   endfunction : new
   // func: build phase
  virtual function void build phase (uvm phase phase);
     set_type_override_by_type(cn_pkg::clk_drv_c::get_type(),
                               clk_duty_cycle_c::get_type(), .replace(1));
     super.build_phase(phase);
  endfunction : build phase
endclass : duty cycle test c
`endif // DUTY CYCLE SV
```

There are two keys here. The first is that the <code>clk\_duty\_cycle.sv</code> file must be included by this file, because it is a dependency [Rule 3.4.2.1-1]. The second is that the <code>set\_type\_override\_by\_type</code> function call must precede the call to <code>super.build()</code>. Do you know why?

You could also use set\_type\_override\_by\_name instead when you want to override a specifically named clock.

#### Problem 2-3

How could you run the earlier fast\_clk test that you wrote with your new clock driver but *without* needing to modify any code at all?

#### Hint:

You can add runtime options to your cnmake command-line with:

```
verif/alutb> cnmake sim SIMOPTS+=+MY_PLUSARG=1
```

Cavium

### **Solution**

UVM offers a set of options that allow you to perform a set\_type\_override from the command-line. Running your fast\_clk test with this command-line will do it:

6.

verif/alutb> cnmake sim TEST=fast\_clk SIMOPTS+=+uvm\_set\_type\_override=clk\_drv\_c,clk\_duty\_cycle\_c

### **Conclusion**

This lesson introduced what class factories are capable of and had you write a smattering of SystemVerilog. Up next, you will start doing some real work on the ALU testbench.

## The ALU Protocol

The ALU module operates as a simple arithmetic logic unit. It has a 1-bit control signal, an 8-bit data input interface, and a 32-bit data output interface with a 1-bit output ready signal:

Input data and control are sampled on the rising edge of sclk. The first cycle in an input transaction contains the 8bit operation on alu dat[7:0] and the alu ctl signal is high. alu ctl is held low for the remainder of the transaction and may not go high again to signal a new transaction until after



the alu ready output signal has been

sampled high. The alu dat[7:0] lines contain the remaining operands based on the ten operation types as per this chart:

| Operation | Cycle 0 | Cycle 1 | Cycle 2 | Cycle 3 | Cycle 4 | Formula          | Notes                         |
|-----------|---------|---------|---------|---------|---------|------------------|-------------------------------|
| ADD_A_B   | 8'h0    | a[15:8] | a[7:0]  | b[15:8] | b[7:0]  | k * (a+b) + c    |                               |
| SUB_A_B   | 8'h1    | a[15:8] | a[7:0]  | b[15:8] | b[7:0]  | k * (a-b) + c    | a > b                         |
| SUB_B_A   | 8'h2    | a[15:8] | a[7:0]  | b[15:8] | b[7:0]  | k * (b-a) + c    | b > a                         |
| MUL_A_B   | 8'h3    | a[15:8] | a[7:0]  | b[15:8] | b[7:0]  | k * (a*b) + c    |                               |
| DIV_A_B   | 8'h4    | a[15:8] | a[7:0]  | b[15:8] | b[7:0]  | k * (a/b) + c    | b != 0                        |
| DIV_B_A   | 8'h5    | a[15:8] | a[7:0]  | b[15:8] | b[7:0]  | k * (b/a) + c    | a != 0                        |
| INC_A     | 8'h6    | a[15:8] | a[7:0]  | N/A     | N/A     | k * (a+1) + c    |                               |
| INC_B     | 8'h7    | b[15:8] | b[7:0]  | N/A     | N/A     | k * (b+1) + c    |                               |
| CLR_RES   | 8'h8    | N/A     | N/A     | N/A     | N/A     | 0                | Sets previous result to zero  |
| ACCUM     | 8'h9    | a[15:8] | a[7:0]  | N/A     | N/A     | k*(a+result) + c | Uses previous<br>result value |

As you can see, some transactions take fewer cycles than others. The result is valid on the assertion of the ready signal, and the number of cycles that takes also depends on the operation chosen.

The k and c values are the 8-bit values programmed into the CSR named ALU CONST. The sum of all results since it was last read should be in the CSR ALU RESULT[SOR], which is a read-clear CSR.

Cavium

Your job in future lessons will be to verify this simple sub-module using an agent that you create, collect functional coverage, and maybe even find a bug or two.

| ALU_CONST = 0x7E8 |               |      |       |                                                                                                                  |
|-------------------|---------------|------|-------|------------------------------------------------------------------------------------------------------------------|
| Bit               | Field<br>Name | Туре | Reset | Description                                                                                                      |
| <63:16>           | NS            | RAZ  | NS    | Reserved                                                                                                         |
| <15:8>            | K_VAL         | R/W  | 1     | The constant value that is first multiplied to the results of all ALU computations before the C_VAL is added in. |
| <7:0>             | C_VAL         | R/W  | 0     | The constant value that is added to the results of all ALU computations.                                         |

| ALU_RESULT = 0x7F0 |               |      |       |                                |  |
|--------------------|---------------|------|-------|--------------------------------|--|
| Bit                | Field<br>Name | Туре | Reset | Description                    |  |
| <63:32>            | NS            | RAZ  | NS    | Reserved                       |  |
| <31:0>             | SOR           | RC   | 0     | The sum of all results so far. |  |

# **Lesson 3: Creating a Transaction**

It is often considered good OOP practice to begin with figuring out what the data should look like. We'll create a transaction that can be generated randomly by a sequence, sent to the driver via a sequencer, and monitored by a monitor. The predictor will also be able to receive these transaction classes. It would also be nice to be able to pack and unpack these transactions off the wire.

We will put all of our ALU-related code in a separate *vkit*, because it's possible that the ALU interface is common to multiple blocks. A *vkit* is composed of any reusable code, if any other testbenches wanted to use just the ALU agent, this might be appropriate. If not, then putting this code in the ALUTB *vkit* would be correct.

With these goals in mind, let's get started.

## **Creating a vkit**

A *vkit* is meant to be a single reusable package that can be compiled with the help of other *vkits*. For a detailed discussion on what a *vkit* is and what it isn't, see the <u>SV Coding</u> Guidelines on the wiki.

To create a *vkit*, you can again use utg in the verif/vkits directory:

```
verif/vkits> utg vkit -n alu
++ Creating alu_pkg.sv
++ Created vkit alu
++ Exiting.
```

This creates the alu directory, the alu\_pkg.sv package file, and an alu.flist file for you. Other *vkits* that this package relies upon will be placed ahead of this one in the build order. Then, the files needed to create the ALU package will be `included inside the package file. You will not need to touch the alu.flist file at this time.

To incorporate this new *vkit* into the ALUTB testbench, you need to modify the alutb/Makefile and add the path to this *vkit's* flist file to the FLISTS variable. **The order in which it is added is important based on this** *vkit's* **dependencies on other** *vkits***. This** *vkit* **will depend upon uvm, cn, and global flists, so add it after those. The alutb testbench depends upon this** *vkit***, so it needs to be added before that flist as well.** 

The FLIST variable in the file alutb/Makefile should now be set as follows:

```
7. verif/alutb/Makefile

FLISTS= verif/vkits/cn/cn.flist \
    verif/vkits/global/global.flist \
    verif/vkits/reg/reg.flist \
    verif/vkits/ncb/ncb.flist \
    verif/vkits/alu/alu.flist \
```

```
verif/vkits/alutb/alutb.flist \
  verif/alutb/alutb.flist \
  verif/alutb/rtl.flist
```

### A Sequence Item is a Transaction

The class uvm\_sequence\_item derives directly from uvm\_transaction, but has the additional property of being able to be driven by a sequence through a sequencer and on to a driver, which are components that we'll discuss in the near future. It is a rule that we must derive our new class from uvm sequence item [Rule 10.6-1].

Create the sequence item file by specifying the item template. Call it 'item', and have it saved to the file named alu\_item.sv:

```
8.
    verif/vkits/alu> utg item -n item --filename alu_item.sv -q
++ Creating alu_item.sv
```

# Don't forget to `include it into the ALU package located in verif/vkits/alu/alu pkg.sv.

The first field in our transaction is the operation, which is a good place for an enumerated type. Enumerated types need to be specified before the call to `uvm\_field\_enum, so put the following at the very top of the class [Rec 4.2-1]:

Notice that we declared it with the bit [7:0] syntax to tell SystemVerilog how wide it should be. This will be useful when we pack and unpack this transaction. Also notice that we provided the suffix of \_e to help identify it as an enumerated type, as required in the <u>SV Coding Guidelines</u> [Rule 2.5-1].

Now, we add it to the list of fields with the `uvm\_field\_enum macro:

```
10. verif/vkits/alu/alu_item.sv

`uvm_object_utils_begin(alu_pkg::item_c)

`uvm_field_enum(operation_e, operation, UVM_ALL_ON)

`uvm_object_utils_end
```

We chose to give it the flag UVM\_ALL\_ON because we want UVM to pack it, print it, and all the other fancy stuff that UVM provides for free.

Now, we need to declare the operation as a member field of the class. Put this in the Fields group:

```
11. verif/vkits/alu/alu_item.sv

//------
// Group: Fields
// var: operation
rand operation_e operation;
```

We declared it as a random field because we're going to want to produce lots of random transactions later on.

Now, let's do what we need to do for variables a and b:

```
12. verif/vkits/alu/alu_item.sv

'uvm_object_utils_begin(alu_pkg::item_c)

'uvm_field_enum(operation_e, operation, UVM_ALL_ON)

'uvm_field_int (alpha, UVM_ALL_ON | UVM_NOPACK)

'uvm_field_int (beta, UVM_ALL_ON | UVM_NOPACK)

'uvm_object_utils_end
```

We chose to call them alpha and beta because a and b are not very good variable names. We also specified that they are not to be packed. This, as you'll see later, is important when we go to pack and unpack these transactions, because A and B do not appear in all operation types.

Declare the alpha and beta fields as rand bit [15:0].

# **Typedefs Rule**

At some point in the life of this ALU, somebody's going to want to make a bus wider. Or narrower. Or they're going to add a square root operation. Or they're going to turn it into a router that sorts packets by size. Whatever happens, it will almost certainly change somehow at some point. And when it does, you're going to have to change it in a *lot* of places. Using constants would require you to only make the change in one place. And, defining constants is much safer because it prevents typos from creating a nightmare debugging session.

However, defining constants for bus widths using `defines are so passé. Instead, we're going to create a typedef for the result type. All typedefs end with t [Rule 2.5-1]:

```
13. verif/vkits/alu/alu_pkg.sv
typedef logic [31:0] result_t;
```

That will also be much easier to type all over the place than this would:

```
logic [`RESULT_WIDTH-1:0] result;
```

You can place your typedefs in the *vkit's* package (above all of the included files that depend on it), or you can create an alu types.sv file and `include it in any file that

needs it. The choice is yours. Either way, the type will be local to the *vkit's* package, so there's no concern for namespace pollution.

Create typedefs for any type that will be commonly used within a package, including enumerated types. The <code>operation\_e</code> enumerated type was placed in the <code>item\_c</code> class, but it could just as easily have been placed in the package. You may also, for example, create types for the operands <code>alpha</code> and <code>beta</code>.

### **Sequence Item U-Turns**

We're also going to put the result field in the transaction, like so:

```
14. verif/vkit/alu/alu_item.sv
    // var: result
    // This is the result of the operation, filled in by the driver and sent back with the response result_t result;
```



When the transaction is sent to the driver by the sequencer, the driver will (eventually) send a response back. Sometimes, a block gives no response (for one-way communications, for example). In cases such as those, it is common for the driver to send the same request item back to the sequencer after the transaction has been completely driven.

In our case, there is a response. But it's just a 32-bit integer. Both request and response types have to be derived from <code>uvm\_sequence\_item</code>, to ensure that they have all the functionality that the sequencer needs to track them. So, our design will simply have the driver put the result back into the request transaction and send it back once it's been received.

## **Adding Constraints**

You can't divide by zero. And the transaction rules don't allow for negative numbers during subtractions, either. Constraints are the way to do this. Fortunately, SystemVerilog really shines in this department.

#### **Problem 3-1**

Exercise your SystemVerilog muscles to add constraints such that all randomized transactions follow the protocol.

#### **Solution**

There are several ways you can approach this, but this is probably the clearest and most concise way:

```
15. verif/vkits/alu/alu_item.sv

// ensure that all operands have legal values

constraint protocol_cnstr {
    (operation == DIV_A_B) -> beta != 0;
    (operation == DIV_B_A) -> alpha != 0;
    (operation == SUB_A_B) -> alpha > beta;
    (operation == SUB_B_A) -> beta > alpha;
}
```

Note that all constraint blocks need a name, and they should end in \_cnstr [Rule 2.5-1]. Also, you should put your constraints near the field declarations themselves, in the Fields group.

### **Printing Your Classes**

Printing your UVM classes to a logfile is something you'll want to do all over the place. All UVM classes have a method that returns the class as a string--sprint. This function takes an optional argument of type uvm\_printer which you can use to define what you want your string to look like. This class is called a policy class, and they are sprinkled all over UVM. You then pass this string to one of the `cn messaging macros, `cn\_info, `cn\_dbg, `cn\_warn, `cn\_err, or `cn\_fatal.

#### **Table Format**

Table format is the default, so you don't need to provide a printer class to the sprint function. The following code snippet will produce the table format of a class:

```
`cn info(("Monitored:\n%s", item.sprint()))
```

And the results are shown below:

| %I-( alu_mon.sv: 14 | 0) [alutb_env.alu_agent.mon | ] { 38597ns} Monitored: |
|---------------------|-----------------------------|-------------------------|
| Name                | Туре                        | Size Value              |
| mon item            | alu pkg::item c             | - @6203                 |
| operation           | operation e                 | 8 DIV A B               |
| alpha               | integral                    | 16 'hc6eb               |
| beta                | integral                    | 16 'h8a74               |

By default, your printed class uses the table printer, which prints your class in a nice, easy-to-read format. However, it is expensive in simulation time. For the thrifty, consider using the tree format instead.

#### **Tree Format**

To print in the tree format, use the following instead.

```
`cn_info(("Monitored:\n%s", item.sprint(uvm_default_tree_printer)))
```

And it appears like this in the logfile:

```
%I-( alu_mon.sv: 142) [alutb_env.alu_agent.mon ] { 38573ns} Monitored:
mon_item: (alu_pkg::item_c@6195) {
   operation: DIV_A_B
   alpha: 'hcc3d
   beta: 'h38de
}
```

The uvm\_default\_\*\_printer objects are globally scoped instances of the uvm\_printer policy classes that can be used when you don't want to type too much. Alternatively, you can create your own tree printer instance and use it over and over again:

The benefit of this approach is that you can tweak a variety of printer knobs to get your class just as pretty as you like. The variety of knobs available is impressive. See the UVM reference manual's description of the uvm\_printer\_knobs class for details.

The same approach can be used for the table and line printer classes, too.

#### **Line Format**

The cheapest formatting is the line printer:

```
`cn info(("Monitored:\n%s", item.sprint(uvm default line printer)))
```

And its appearance is as shown here:

```
%I-( alu mon.sv: 142) [alutb_env.alu_agent.mon ] { 38597ns} Monitored:
mon_item: (alu_pkg::item_c@6203) { operation: DIV_A_B alpha: 'hc6eb beta: 'h8a74 }
```

### **Convert2String**

It's very handy to single-line print things--especially small transactions like these. But UVM's standard uvm\_line\_printer format is not terribly readable. The convert2string() function is defined by UVM as an empty function and is Cavium's place to do this [Rec 10.4-1], and \$psprintf is the right tool for the job:

You can optionally make your function fancier by not printing out the A and B operands for operations that don't use them, but this will suffice for now. Now, your transaction will print out nice and neat and just the way you like it:

```
%I-( alu_drv.sv: 107) [alutb_env.alu_agent.drv ] { 890ns} Monitored: DIV_A_B A:C6EB B:8A74
```

## **Packing and Unpacking**

There are many routes that will get us to our end goal, but this is a great opportunity to learn about how to pack and unpack in UVM. Later, the driver will be able to pack this transaction down to the bytes that it will put on the wire, and the monitor will be able to collect the bytes and unpack them.

When you call the pack function on a transaction, it will automatically pack all of the fields that are marked by the flags in the macros as packable. Because the alpha and beta fields will not always be used, though, we'll need to *conditionally* pack them. To add this functionality to a UVM object, you override the function do\_pack:

We've chosen to use SystemVerilog's handy inside operator to conditionally pack these into as 16-bit values.

Like the sprint function, the pack and unpack functions take an optional policy class called uvm\_packer. Here, we let the policy class do the work for us, in case the caller of pack or unpack chose to modify the default policy to handle things different.

The following example shows how the user can pack into a list of bytes in little-endian format instead of the default big-endian format:

```
uvm_packer little_endian = new();
byte unsigned stream[];

little_endian.big_endian = 0;
item.pack_bytes(stream, little_endian);
```

Cavium

# Problem 3-2

With the do\_pack method as a boilerplate, write the corresponding do\_unpack method.

#### **Solution**

The solution should look very familiar:

#### **Problem 3-3**

Let's now fill in the test <code>basic\_test\_c</code> such that during the <code>main\_phase</code> it creates a stream of 50 random ALU transactions, prints them out, and packs them into a list of unsigned bytes. Then, unpack this list of bytes into another transaction, and print it out. Finally, compare the two transactions and print an error if they do not compare.

Use `cn\_info and `cn\_err to print informational messages and error messages, respectively. You can also use the function cn\_pkg::print\_ubyte\_array() to print out your byte array (or print\_byte\_array if you used signed bytes), to aid in debugging your work.

What happens?

#### Hint:

See do\_compare in the UVM reference.

#### **Solution**

Here is one possible solution:

```
verif/alutb/tests/basic.sv
class basic test c extends base test c;
   `uvm component utils(basic test c)
  // Group: Methods
  function new(string name="test",
               uvm component parent=null);
     super.new(name, parent);
  endfunction : new
   // func: main_phase
  virtual task main phase (uvm phase phase);
     byte unsigned stream[];
     alu_pkg::item_c item;
     alu pkg::item c unp item = alu pkg::item c::type id::create("unp item");;
     phase.raise objection(this);
     repeat(50) begin
        item = alu pkg::item c::type id::create("item");
        item.randomize();
         `cn info(("Created ALU transaction: %s", item.convert2string()))
        item.pack bytes(stream);
         cn info(("Bytes: %s", cn_pkg::print_ubyte_array(stream)))
        unp item.unpack bytes(stream);
         `cn_info(("Unpacked: %s", unp_item.convert2string()))
        if (\overline{i}tem.compare (unp item) == \overline{0})
            cn err(("Miscompare!"))
     phase.drop objection(this);
  endtask : main phase
endclass : basic test c
```

Your test will almost certainly fail for the increment operations. But why?

Well, we're both randomizing and comparing the alpha and the beta fields unconditionally, yet these fields will be neither packed nor unpacked, so will be different for the increment operations which do not use them all.

#### **Problem 3-4**

This problem can be solved by overriding the do\_compare() method, in the same manner as the do pack() and do unpack() methods. What else do you need to do?

#### **Solution**

You'll need to add the flag UVM\_NOCOMPARE to the alpha and beta field macro calls. If everything worked correctly, your test should PASS. Notice that the do\_compare function must first \$cast the object passed to it to the type item\_c before you can look at its alpha or beta member fields.

The complete class looks like this:

```
20. verif/vkits/
// class: item_c
     verif/vkits/alu/alu_item.sv
// An ALU Transaction as a sequence item
class item c extends uvm sequence item;
   // Group: Types
   typedef enum bit [7:0] {
                                ADD_A_B = 0,
                                SUB A B = 1,
                                SUB B A = 2,
                                MUL_AB = 3,
                                DIV_A_B = 4,
DIV_B_A = 5,
                                INC_A = 6,
INC_B = 7,
CLR_RES = 8,
                                \overline{ACCUM} = 9
                                } operation e;
    `uvm object utils begin(alu pkg::item c)
        `uvm field enum(operation e, operation, UVM ALL ON)
       `uvm_field_int (alpha, `uvm_field_int (beta,
                                                       UVM_ALL_ON | UVM_NOPACK | UVM_NOCOMPARE)
UVM_ALL_ON | UVM_NOPACK | UVM_NOCOMPARE)
    `uvm object utils end
   // Group: Fields
   // var: operation
   rand operation e operation;
   // var: A variable
   rand bit [15:0] alpha;
   // var: B variable
   rand bit [15:0] beta;
   // ensure that all operands have legal values
   constraint protocol_cnstr {
  (operation == DIV_A_B) -> beta != 0;
  (operation == DIV_B_A) -> alpha != 0;
       (operation == SUB_A_B) -> alpha > beta;
       (operation == SUB B A) -> beta > alpha;
   // This is the result of the operation, filled in by the driver and sent back with the response
   result t result;
   // Group: Methods
   function new(string name="item");
      super.new(name);
   endfunction : new
```

```
// func: convert2string
  // Single-line printing
  virtual function string convert2string();
    convert2string = $psprintf("%s A:%04X B:%04X", operation, alpha, beta);
  endfunction : convert2string
  // func: do pack
  virtual function void do_pack(uvm_packer packer);
     super.do pack(packer);
     if(operation inside {[ADD_A_B : INC_A], ACCUM})
        packer.pack field int(alpha, 16);
     if(operation inside {[ADD A B : DIV B A], INC B})
       packer.pack field int (beta, 16);
  endfunction : do pack
  // func: do unpack
  virtual function void do unpack (uvm packer packer);
     super.do unpack(packer);
     if(operation inside {[ADD A B : INC A], ACCUM})
        alpha = packer.unpack field int(16);
     if(operation inside {[ADD A B : DIV B A], INC B})
        beta = packer.unpack_field_int(16);
  endfunction : do unpack
  // func: do compare
  virtual function bit do_compare(uvm_object rhs,
                               uvm comparer comparer);
     item_c _rhs;
$cast(_rhs, rhs);
     do compare = super.do compare(rhs, comparer);
     if(operation inside {[ADD A B : INC A], ACCUM})
        do compare &= comparer.compare field int("alpha", alpha, rhs.alpha, 16);
     if(operation inside {[ADD_A_B : DIV B A], INC B})
        do_compare &= comparer.compare_field_int("beta", beta, _rhs.beta, 16);
  endfunction : do compare
endclass : item c
```

# Printing, Comparing, Packing...Recording?

You've already figured out how to customize a UVM object's comparison mechanism by overriding the do\_compare function. You'll note that it, too, takes an optional policy class. As you've seen, UVM uses these policy classes together with the do\_\* functions and the UVM field flags such as UVM\_NOCOMPARE to customize your classes to operate exactly the way you want them to.

UVM also includes a recording mechanism, but what does it do? The UVM reference says that it's "vendor-specific." In fact, it can be used by the simulation tool, the waveform dumper, or any other third-party tool that might come along. You could override it to write itself to a database for further analysis, for example.

## **Adding Coverpoints**

In a coverage driven verification environment, *now*--when you've just created the transaction--is the time to create coverpoints. Start collecting functional coverage early in the project, and collect it often. Creating metrics to chart the progress of the verification environment as early as possible is very beneficial to long-term planning. Plus, you may later be pleasantly surprised at what you're already covering now that you won't have to write a test for someday.

Because this is a UVM tutorial, though, we will not be going over how to create covergroups and coverpoints.

## **Adding Time Delays**

To ensure that your items aren't all driven into the DUT as quickly as possible, another typical field to add to your sequence items is a time delay. You would specify the number of clocks for the driver to wait either before or after driving the sequence item in the item itself. Putting this random delay here allows you to add constraints based on other factors in the item--such as the operation.

However, we're going to hold off on adding a field to do this just now. In <u>Lesson 11</u>, you'll see another place you can create a random delay.

#### **Conclusion**

In this lesson, we created a transaction object that represents an ALU request, and we derived it from <code>uvm\_sequence\_item</code>, for reasons we'll explore later. We also briefly touched on how to customize the packing, printing, comparing, and recording of any UVM object. The level of customization that UVM provides for this is deep, and you should refer to the UVM Reference Manual when you next want to pursue these topics.

# **Lesson 4: Creating an Interface**

A few fun facts about interfaces that you may have missed during your SystemVerilog 101 training:

- Interfaces are *not* just a bundle of wires. They are really more like classes or modules. This is because they can contain their own tasks and functions, their own member fields, assertions, procedural blocks (initial and always statements), assignments, checkers, enumerated types...the list of things you can stuff into an interface is very long. *And* they can be passed between RTL modules as a synthesizable construct (that bundle of wires analogy). Unlike classes, though, they are not dynamically created at runtime, but statically created as part of the RTL hierarchy just as modules, regs, and wires are.
- Interfaces cannot be defined in a package. As much as you'd like to define your ALU interface in your ALU package, the language won't allow it. Instead, the interface must be `included and *known* to the compiler before it compiles any packages that depend on it because...
- Testbench code (i.e. that which lives in the <code>verif/alutb</code> directory) can access hard-coded paths such as <code>alutb\_tb\_top.ncb\_i.inb.src[7:0]</code>. Packages--such as those which reside in <code>vkit</code> directories--cannot. Doing so would break the reusability aspect of a <code>vkit</code> because in the full-chip testbench, the path <code>alutb\_tb\_top</code> does not exist. Instead, <code>all</code> signals accessed by testbench code within a package must come via a <code>virtual interface</code>.
- The UVM method of getting a class in a package to see a testbench interface is to put a reference to the interface in the UVM resource database. This reference is placed in the RTL-side of the testbench and is then pulled out of the database by the UVM class's build phase.
- An interface may have input (or output) signals, typically a clock and a reset signal. These signals are not specific to the interface itself, because they may be shared with other devices (i.e. sclk, srst\_n). If a signal is specific to the interface (i.e. pcie\_clk, srio\_clk, etc.) then it should be a member of that interface.
- Interfaces may contain other interfaces. If a single interface has 4 separate 'channels', then it is often convenient to create a single channel interface, and repeat it 4 times in a container interface. The rsl\_intf defined in verif/vkits/rsl/rsl\_intf.sv is an example of such a hierarchy.

• Clocking blocks offer you the ability in one place to specify the clock edge on which signals will be sampled or driven. By using different clocking blocks for each component that will access a given signal, you can easily change these edges in one place.

- Clocking blocks also solve race conditions between the RTL and the verification environment that were previously solved in SystemVerilog by the program/endprogram constructs.
- Modports offer access protection against modules, drivers, and monitors from touching signals that they shouldn't. In a way, they act like protected access in C++. Given that an interface can have a task or function that accesses signals, it could be easy for a monitor that shouldn't touch any signals to accidentally start affecting things.
- You don't *need* to use clocking blocks and modports, as they add additional typing when accessing signals. You'll have to judge whether their benefits outweigh this additional overhead. We'll use both of them in our example just so you can see how they're used.

#### **Problem 4-1**

Take a stab at creating an interface for the ALU signals. Use the utg template intf. The filename should be alu\_intf.sv, and it should reside in the verif/vkits/alu directory. The interface itself should be named alu\_intf. Write a reset() function that sets the control and input data signals to zero. A clock and an active-low reset signal should be inputs to the interface.

You can use the files verif/vkits/rsl/rsl\_intf.sv or verif/vkits/ncb/ncb intf.sv to help you.

#### **Extra credit:**

Add assertions that ensure that there are no X's when there shouldn't be. The `cn\_err macro cannot be used in an interface (it can only be used in verification environment code that derives from uvm\_object because these macros call the get\_full\_name function). You must use the `cn\_err\_intf macros instead.

#### **Solution**

Admittedly this one was probably a lot to ask you for, and you don't yet have a way to simulate it to see if you're right. But hopefully the effort was worthwhile:

```
21. verif/vkits/alu/alu_intf.sv
// class: alu intf
interface alu intf(input logic clk,
                   input logic rst n);
   // Group: Signals
   // Asserted only on the first cycle of a new transaction, while dat contains the operation
   // var: dat
   \ensuremath{//} The input data nibble that contains the operation and operands
   logic [7:0] dat;
   // var: ready
   // The output of the ALU that indicates when the result data is valid
   logic
              ready;
   // var: result
   // The 32-bit result data
   logic [31:0] result;
   // Group: Clocking blocks
   // var: drv cb
   //\ \mbox{A} clocking block that represents how the environment's driver sees the interface
   clocking drv cb @(posedge clk);
     output ctl; output dat;
      input ready;
      input result;
input rst_n;
   endclocking : drv cb
   // var: mon cb
   ^- // A clocking block that represents how the environment's monitor sees the interface
   clocking mon cb @(posedge clk);
      input ctl;
input dat;
      input
      input aat; input ready;
      input result;
input rst n;
   endclocking : mon cb
   // Group: Modports
   modport drv mp(clocking drv cb,
                  import reset);
   modport mon_mp(clocking mon_cb);
   // Group: Methods
   // func: reset
   // Convenience function for the driver to reset its outputs
   function void reset();
     ctl = 0;
      dat = 8'b0;
```

### The ALU Interface Explained

- Interface signals should be declared as logic, not wire or reg. The reason SystemVerilog needed to create the logic type was for this very reason: these signals could be driven either by a continuous assignment (like a wire) or with a procedural assignment (like a reg), depending upon the implementation to which it is connected. Thus the need for this new data type.
- We created 2 different types of clocking blocks and 2 modports: one for a monitor that drives no signals, and one for an environment driver that drives the ctl and dat signals. Only the driver will be allowed to call the reset function to clear the ctl or dat signals. If the RTL uses interfaces to wire itself up, more clocking blocks and modports might be added, too.

## Connecting the Interface to the DUT

Now that you've defined the interface, you need to let the simulator see it. This is accomplished by adding the file to the <code>vkits/alu/alu.flist</code> file. It must be added before the ALU environment package, because the package depends on the interface, not the other way around:

```
22. verif/vkits/alu/alu.flist
+incdir+../../verif/vkits/alu
../../verif/vkits/alu/alu_intf.sv
../../verif/vkits/alu/alu_pkg.sv
```

Now, we will instantiate a single ALU interface in the alutb\_tb\_top module after the NCB interface, and reset it at time zero so that we do not trip our assertions:

```
23. verif/alutb/alutb tb top.sv

// obj: alu_i

// The <alu_intf> instance
    alu_intf alu_i(.clk(tb_clk), .rst_n(tb_rst_n));
    initial
        alu_i.reset();
```

You probably look at all the extra documentation comments as being unnecessary, and for such a simple testbench they probably are. But when things get more complicated or are written by others, you will appreciate having pretty documentation to look at [Rec 2.8-2]. These comments help create that documentation.

In this testbench, the alu DUT is instantiated in the alu\_wrapper module. Add this interface as an argument to that module as the other interfaces are:

Strictly speaking, the wrapper module is not *necessary*. The purpose of this wrapper module is to consolidate the instantiation of the DUT and all of the wiring that is necessary such that the top-level testbench can be more easily read and understood.

In the future, perhaps our RTL modules will just accept the SystemVerilog interfaces. But this one doesn't. Instead, you need to wire up each signal to the interface directly. Fortunately, emacs' verilog-mode makes this easy with the AUTO\_TEMPLATE. You can either wire up each signal explicitly, or you can use the regular expression trick that the NCB interface makes use of, like this:

```
25. verif/alutb/alu wrapper.sv
.alu \(.*\) (alu i.\1[]),
```

Now, hitting C-c C-a wires everything up for you. You will need to do the same in the alutb\_tb\_top. You are using emacs, aren't you?

Assuming you've done everything correctly, you may now run one of your tests as a sanity check. Everything should still PASS because hooking the interface up to the DUT is (theoretically) innocuous.

## Storing the Interface in the Database

The pre\_run\_test() function must appear in all testbenches [Rule 5.1-2], because it will be called by the code that sits in the verif/hdl/tbv\_common.v file to ensure that all interfaces are *set* in the resource database before any agents try to *get* them. As you can see in the alutb\_tb\_top testbench, several interfaces have already been set into the database.

You'll want to put an instance of the driver and the monitor modports (drv\_mp and mon\_mp, respectively) into the resource database so that the driver and monitor that will be written later can get them. You will also want to virtualize these interfaces with the virtual keyword, because that is what the classes will use.

The name for the interfaces here must match the name of the interfaces that the driver and monitor use to get them. As you'll see later, making that name a configuration field of those components will allow you to attach different instances of components to different interfaces, all on a configurable basis.

#### **Problem 4-2**

Put virtual driver and monitor modports into the resource database in the alutb\_tb\_top.pre\_run\_test() function, using the other examples as models. Name the resource for both alu\_pkg::alu\_intf, and name the interfaces drv\_vi and mon\_vi, respectively. See [Rule 5.3.1-3].

#### **Solution**

This should do the trick:

```
uvm_resource_db#(virtual alu_intf.drv_mp)::set("alu_pkg::alu_intf", "drv_vi", alu_i.drv_mp);
uvm_resource_db#(virtual alu_intf.mon_mp)::set("alu_pkg::alu_intf", "mon_vi", alu_i.mon_mp);
```

However, these handy macros simplify the process somewhat [Sug 5.3-2]:

```
26. verif/alutb/alutb_tb_top.sv

`cn_set_intf(virtual alu_intf.drv_mp, "alu_pkg::alu_intf", "drv_vi", alu_i.drv_mp)

`cn_set_intf(virtual alu_intf.mon_mp, "alu_pkg::alu_intf", "mon_vi", alu_i.mon_mp)
```

#### **Conclusion**

In SystemVerilog, testbench-related code is capable of reaching down into the hierarchy and peeking and poking at signals. All reusable components, though, are kept in packages that have no notion of the hierarchy. The bundle of signals that they can see and affect must be kept in an interface. As we'll see later, components in the environment can easily attach to a named interface via the resource database settings we just completed.

# **Lesson 5: Creating an Agent**

In this lesson, we're going to create the ALU agent, driver, monitor, and sequencer. We will learn about the purpose of each of these types of components, and we will discuss in detail how all that configuration *magic* actually works.

## **Creating Multiple Files**

Again, utg makes it a snap to create all of these files at one time:

```
verif/vkits/alu> utg agent drv mon sqr -n alu -f -q
++ Creating alu_agent.sv
++ Creating alu_drv.sv
++ Creating alu_mon.sv
++ Creating alu_sqr.sv
```

You'll want to add these files as `includes to the package [Rec 3.4.1.3-1]. The order in which these files are included is inconsequential. In fact, you can do it in alphabetical order or in chronological order. What matters most is that each file's dependencies are `included [Rule 3.4.2.1-1], that you use `include guards [Rule 3.4.2.1-2], and that you manage any cyclical dependencies (which we'll see later). If you follow these rules of order, you should never have any build ordering issues.

## **Objects vs. Components**

Let's review a few terms and what the purpose of each of these things is before going forward:

## **Objects**

Everything is a uvm\_object, because it is the root class of all other UVM-based classes. But when we specifically refer to something as an object, we usually mean it is something that is not also a component. It is dynamic in nature, being created and destroyed onthe-fly (like a transaction or a packet).

#### Component

A component derives from uvm\_object, but is quasi-static in nature. While the simulator considers them to be dynamically created (as opposed to, say, modules, wires, and registers), they are created by UVM at time zero and live throughout the lifetime of the simulation.

#### **Phases**

Components have phases. First, they run their <code>new()</code> function as soon as they are created, as all classes do. Later, they run the <code>build\_phase</code>, the <code>connect\_phase</code>, the <code>end\_of\_elaboration\_phase</code>, and the <code>start\_of\_simulation\_phase</code>. All of these phases happen in zero time at time zero. Then, the <code>run\_phase</code> happens, which has numerous task-based sub-phases, which consume time. See more about phases in <code>Appendix A</code>.

Objects that are *not* components do *not* have phases.

#### **Driver**

The driver is a component that receives transactions from the sequencer and wiggles the wires of an interface to stimulate the DUT, following the protocol of the interface it attaches to. It also re-routes responses to transactions back to the sequencer. Ideally, it's purpose should be kept to that, and to that only.

#### **Monitor**

The monitor is a component that watches the interface it is attached to and reports what happens, checking the interface for protocol violations. It collects activity on the interface in the form of transactions and pushes them out an analysis port. It is agnostic in nature, in that it monitors both the driver and the DUT looking for errors and reporting activity.

### Sequencer

A sequencer is a component that arbitrates among multiple streams of stimulus (sequences), sends sequence items to a driver one at a time, and re-routes responses back to the original sequence.

### Agent

An agent is merely a container class that holds the sequencer, driver, and monitor. It's primary purpose is to provide a single configurable, re-usable component that you can plop down into your testbench, without having to deal with multiple components. It may hold other components as well, but serves no other specific purpose. It usually features TLM ports and imps (see <u>Lesson 6</u>) that send and receive transactions to other agents or components.

With those definitions in mind, let's take a look at what utg created for us. The file verif/vkits/alu/alu\_agent.sv is already chock full of most of the stuff we need. It has one configuration field, is\_active, which instantiates the driver and sequencer when set to UVM\_ACTIVE. Otherwise, the agent is UVM\_PASSIVE, in which case only the monitor is operating. This is typical for block-level agents that monitor interfaces in the full-chip testbench, but never actually drive stimulus. The build phase is where this all happens:

```
virtual function void build_phase(uvm_phase phase);
    super.build_phase(phase);

mon = mon_c::type_id::create("mon", this);
    if(is_active) begin
        drv = drv_c::type_id::create("drv", this);
        sqr = sqr_c::type_id::create("sqr", this);
    end
endfunction : build phase
```

A monitor might perform all of the checking for the agent on-the-fly. But agents *sometimes* do not contain scoreboards or more complex predictors, because they might inhibit their reusability. A block-level agent might be reusable from one chip design to the next, but the prediction algorithm might change. Instead, agents might push monitored traffic out of TLM ports and on to other listeners, be they scoreboards, functional coverage collectors, or other agents. We'll discuss prediction more in <u>Lesson 9</u>.

Sequencers communicate stimulus sequence items and responses to the driver via the seq\_item\_port of the driver and the seq\_item\_export of the sequencer. utg has already made this connection for you:

```
virtual function void connect_phase(uvm_phase phase);
    super.connect_phase(phase);
    if(is_active)
        drv.seq_item_port.connect(sqr.seq_item_export);
    endfunction : connect_phase
```

We'll talk about these ports and exports in the next lesson, but you should be aware that the ports, the driver, and the sequencer, are all parameterized classes. They need to know what kinds of stimulus item (called the request) that the sequencer will be sending to the driver, and what kind of response item the driver will send back to the sequencer. Sometimes, a driver won't have a data item to send back, if for example the interface has one-way communication. In such a case, the driver will often just send back the request itself once it has completed sending it. Other times, the response will be embedded into the transaction. You'll recall that we added the result field to our transaction for just such a purpose.

So, the driver and sequencer need to be parameterized with our transaction item (the <code>item\_c</code> you created in the last lesson), and a <code>result\_t</code> type that represents the result. Since we ran <code>utg</code> above with <code>-q</code>, <code>utg</code> did not prompt us for the <code>reqType</code> and <code>rspType</code> interactively, so we'll have to fill those in ourselves.

Cavium

### Problem 5-1

Modify the driver and sequencer declarations to have the correct request and response pair. After doing so, you should be able to compile successfully.

#### **Solution**

The request and response types are the same thing for both the driver and sequencer: item\_c. The base class uvm\_driver sets the default response type to be the same as the request type (like a default argument):

```
class uvm_driver #(
   type REQ = uvm_sequence_item,
   type RSP = REQ
) extends uvm_component;
```

So, you only need to provide the request type and the response type is automatically filled in:

```
27. verif/vkits/alu/alu_drv.sv

class drv c extends uvm driver#(item c);
```

And likewise in the sequencer:

```
28. verif/vkits/alu/alu_sqr.sv
class sqr_c extends uvm_sequencer#(item_c);
```

You also may have run into the fact that the alu\_item.sv needs to be `included in both the sequencer and driver files. This is because they now reference item\_c, which is now a dependency.

#### Problem 5-2

Instantiate the ALU agent in the alutb\_pkg::env\_c. Compile and simulate to ensure you did it correctly.

#### **Solution**

Instantiating the ALU agent in the ALUTB environment first requires that you added the alu.flist file before the alutb.flist file in your Makefile, because of the ALUTB's dependency on the ALU package.

Then, instantiate an ALU agent in the Fields group:

```
29. verif/vkits/alutb/alutb_env.sv

// var: alu_agent

// The ALU agent

alu pkg::agent c alu agent;
```

Then, add the following to its build phase:

```
30. verif/vkits/alutb/alutb_env.sv

// create the ALU agent

uvm_config_db#(int)::set(this, "alu_agent", "is_active", is_active);

alu_agent = alu_pkg::agent c::type_id::create("alu_agent", this);
```

We have configured the ALU's is\_active to match the one in the ALUTB environment. It's now time to learn about how configurations from the resource database trickle down to children components.

### **All About Build Configurations**

In the following example, it's important to distinguish between the parent-child relationship of objects within the component hierarchy (i.e., an agent is the parent of a driver) versus the parent-child relationship of class inheritance (i.e., <code>basic\_test\_c</code> derives from <code>base\_test\_c</code>). To help make this clear, we'll refer to descendants and ancestors to discuss class inheritance, versus parents and children when discussing component hierarchy.

When a UVM component calls <code>super.build\_phase()</code>, it calls its ancestor's <code>build\_phase()</code> function. And that ancestor calls its ancestor's <code>build\_phase()</code> function, and so on, until the ancestor is the base class <code>uvm\_component</code>. There, the <code>build\_phase</code> function looks in the resource database for all of the fields defined by the <code>`uvm\_field</code> macros. It uses the component's full-name in the hierarchy and the field's name and type to match against items in the database. The field will eventually be set to the matching entry that was placed by the <code>highest</code> in the component hierarchy.

The following example hierarchy shows the order in which the functions are executed. At Step 1, only the test instance has been created and newed, and all other components do not exist yet.



- 1. When UVM enters the build phase, the test's build\_phase function runs and it calls super.build phase().
- 2. The test then puts a value in a resource table that lives in the test that will later match against the field in the driver, and gives it a value of 7.
- 3. The test then creates the env instance, which gets newed. All of its fields are set to default values and its new() function runs. Its parent is a reference to the test. By creating the env component, UVM adds this instance to a list of components that still need to run their build phase.
- 4. Later, UVM runs the env's build\_phase function and it also calls super.build phase().
- 5. The env creates the agent instance.
- 6. Later still, the agent's build\_phase() function runs and it, too, calls super.build\_phase().
- 7. The agent puts a value of 6 in its resource table that will match the driver's field.
- 8. The driver is created.

9. Upon creation, the field is given the default value of 5, and the driver's new() function is then run.

10. Finally, the driver's build phase runs and it, too, calls <code>super.build\_phase()</code>. Again, this is the <code>uvm\_component::build\_phase()</code> function, and this is where all the work happens. It calls the <code>apply\_config\_settings()</code> function, which is instructed by the <code>`uvm\_field\_int(field, UVM\_ALL\_ON)</code> macro to traverse upwards to find matching settings. The first one it finds will be the value of 6 supplied by its own parent, the agent. It then checks the agent's parent, <code>env</code>, to see if it has a matching entry. It doesn't, so it keeps going up to the test component, where it finds yet another matching entry which changes the value of the field to 7. Because the test has no parents, that will be the field's final value.

In addition to what was shown in this example is the power of using glob-style or regular expressions for either the hierarchy or the field name. Instead of specifying that the driver's field gets a value of 7, the test could have specified that any components within the agent (including the monitor and sequencer) which also have a field named 'field' will also get the value of 7.

This is accomplished instead with this call:

```
uvm_config_db#(int)::set(this, "env.agent.*", "field", 7);
```

Or, it could say that any integers in the env with a field name starting with "fi" will get a value of 7:

```
uvm_config_db#(int)::set(this, "env.*", "fi*", 7);
```

As you'll see in <u>Lesson 10</u>, this is how the base test distributes the cfg and reg\_block instances to *all* components within the hierarchy that asks for them:

```
// push the register block and the configurations to all blocks that ask for it
uvm_config_db#(uvm_object)::set(this, "*", "reg_block", reg_block);
uvm_config_db#(uvm_object)::set(this, "*", "cfg", cfg, );
```

Care must be exercised, though, if you start instantiating other people's components and they also happen to use field names that have names like cfg or reg\_block, but do not correspond to your testbench's notion of what these objects represent. UVM offers some protection against this by also matching on a field's type, but accidents are still possible.

## **All About The Class Factory**

In <u>Lesson 2</u>, you used the class factory to replace the standard clock driver instance with one of your own. The process is similar to the configuration example above. To replace components, you call one of the four available functions (shown below) to submit a class override to the factory, and later when any sub-component tries to <code>create()</code> a class of the base type, the factory searches its database and replaces it with the descendant class you specified.

| Component Factory Functions | Purpose                                                                              |
|-----------------------------|--------------------------------------------------------------------------------------|
| set_type_override_by_type   | Replace all classes of the base type with the descendant type.                       |
| set_inst_override_by_type   | Replace only classes whose name matches a wildcard pattern.                          |
| set_type_override           | The same function as set_type_override_by_type, but use strings for the class names. |
| set_inst_override           | The same function as set_inst_override_by_type, but use strings for the class names  |

To replace components, you would call these functions during the build phase of a parent component requesting the override. One important difference between the configuration example, however, is that you may need to call the override function *before* calling super.build\_phase().

For example, if you wanted to override the default clock driver from your base test, it stands to reason that **you must request the override before creating the clock driver**:

```
set_type_override_by_type(cn_pkg::clk_drv_c::get_type(), clk_duty_cycle_c::get_type(), .replace(1));
tb_clk_drv = cn_pkg::clk_drv_c::type_id::create("tb_clk_drv", this);
```

However, if you want to cause the override in a sub-class of base-test, such as duty\_cycle\_test\_c, you must perform the override before super.build\_phase(), as we did in <a href="Lesson 2">Lesson 2</a>. This is because calling super.build\_phase() calls base\_test\_c::build\_phase(), which will create the clock driver.

```
set_type_override_by_type(cn_pkg::clk_drv_c::get_type(), clk_duty_cycle_c::get_type(), .replace(1));
super.build_phase(phase); // <-- calls_base_test_c::build_phase and creates the clock driver.</pre>
```

If you called it after super.build\_phase(), the clock driver would have already been created and your factory override request would be too late.

## **Factory Overrides on Non-Components**

Class factory overrides are not limited to just components, though. They do not rely on phases to work properly. You can create your class overrides on transactions, sequences, or any other UVM object. You can even do them after time zero. For example, you could enable sending corrupted CSR transactions after the configuration phase.

So long as the factory override request is made before the create call, the override will hold.

## **How To See Everything**

At some point in your UVM career, you might want to do something with every single component. Or, you might want to print out all of the drivers named "Fred". Whatever your strange inclinations, UVM offers a way to see everything in the component hierarchy.

uvm\_top is the globally visible instance of uvm\_root. No, UVM does not adhere to our clever \_c naming conventions (let them wallow in their ignorance!). But, because uvm\_top is globally visible, you can refer to it from anywhere in the codebase. This is awfully nice, because it offers some nifty functions for perusing the hierarchy:

The find method will return a handle to the uvm\_component with the matching hierarchical name:

```
function uvm component find(string comp match);
```

The find\_all method populates a list of components that match your query, and allows for . and ? wildcards.

Finally, the function <code>print\_topology</code> can be used to print out the entire hierarchy to the logfile, starting from <code>uvm\_top</code>. This is a handy thing to do at the start of simulation, after everything has been created. Because it's such a good idea, the <code>global\_env</code> will do it for you, so long as your debug level is non-zero. You can use the cnmake command-line option <code>TOPO</code> to specify the depth of the tree to print, with the default being 4.

```
verif/alutb> cnmake sim DBG=10 TOPO=8
```

This is essentially the same as printing out all of the configuration classes in TestBuilder, except that you don't have to write any cnPrint functions.

Cavium

### **Conclusion**

In this lesson, we learned all about components, their quasi-static nature, the component hierarchy, and how configurations trickle down from the top of the hierarchy. We also learned what goes into an agent and the purpose of all the different types of components. Finally, we discussed the class factory in more detail and a means to access or print all components.

Next, it's time to learn how components *talk* to one another, using Transaction Level Modeling.

# **Lesson 6: TLM Ports, Imps, and Exports**

TLM 1.0 is the UVM equivalent of registered interfaces that were used in TestBuilder. Compared to registered interfaces, it's a more formalized method of passing pointers to classes to call their functions. TLM ports simulate having hierarchical connections between components.

Some of TLM's important features are:

- A TLM port is always the *initiator* of the function call.
- A TLM imp (implementation) is always the target of the function call.
- A TLM export provides pass-through functionality, to traverse different levels of hierarchy.
- TLM provides one-to-one, many-to-one, or one-to-many calls.
- TLM initiators can perform a get or a put.
- Calls can be blocking (time-consuming tasks) or non-blocking (zero-time functions).
- Analysis ports provide a one-to-many functionality.

#### **TLM Ports**

A TLM port is instantiated as a parameterized class. Like all classes, they must be new'ed. It's unlikely that we'll ever override these classes with the factory, but if you prefer the safety of calling ::create, that's ok, too. Then, to put a transaction into the port, you call the port's put () function.

```
class producer_c extends uvm_component;
   `uvm_component_utils(producer_c)

uvm_blocking_put_port #(item_c) put_port;

function new(string name, uvm_component parent);
   super.new(name, this);
   put_port = new("put_port", this);
   endfunction : new

task run();
   item_c my_item;
   forever begin
        (#50ns) my_item = new("my_item");
        put_port.put(my_item);
   end
   endtask : run

endclass : producer_c
```

UVM uses squares in component diagrams to represent ports:



## **TLM Implementations (Imps)**

The imp is the target of the put. You must instantiate the imp just as you did the port, and you must write the implementation function:

```
class consumer_c extends owm_component;
    `uvm_component_utils(consumer_c)

uvm_blocking_put_imp #(item_c, consumer_c) put_imp;

function new(string name, uvm_component parent);
    super.new(name, this);
    put_imp = new("put_imp", this);
    endfunction : new

task put(item_c_item);
    // do something with _item
    endtask : put
endclass : consumer c
```

The imp class is parameterized not only with the item type, but also with the class's type, so that the imp knows which class contains the target implementation function.

Imps are represented with circles:



## **Connecting**

Ports are connected to imps at a higher level of the hierarchy during the connect\_phase. The reason this happens during the connect phase instead of during the build phase is

because the two components you're trying to connect may not have yet run their build phases. And if that's the case, then they may not have created their ports or imps yet.

This is the whole reason for having these separate phases at time zero: all components in the system are *guaranteed* to have run all prior phases.

```
class env_c extends uvm_env;
   `uvm_component_utils(env_c)
   producer_c producer;
   consumer_c consumer;

virtual function void build();
   super.build();
   producer = producer_c::type_id::create("producer", this);
   consumer = producer_c::type_id::create("consumer", this);
   endfunction : build

virtual function void connect();
   super.connect();
   producer.put_port.connect(consumer.put_imp);
   endfunction : connect

endclass : env c
```

Connect calls are always called on the initiator's port, with the receiving imp, port, or export as the argument. This completes the diagram and allows the producer to call another class's put function with a single argument, item\_c.



## **TLM Exports**

TLM Exports promote an implementation to a higher level in the hierarchy. From another component's point of view, they look exactly like an imp, but the real imp is buried someplace within the hierarchy. With exports, the external component need not know anything about the lower-level hierarchy.

In the example diagram below, comp2 and subcomp2 both have exports that promote the imp which is buried within leaf2. The env which makes the connection between comp1 and comp2 need not know the inner workings of either component.

## **TLM Summary**

#### To summarize:

- TLM has unidirectional interfaces of many forms.
- Blocking ports allow time-consuming tasks to be called.
- Non-blocking ports make zero-time function calls.
- The flow of information may be from the port (put), or to the port (get).
- The port is *always* the initiator, and the imp is *always* the target.

### Unidirectional Interfaces



## **Imp Declarations**

You may have noticed something flawed about the consumer class example above. The presence of the uvm\_blocking\_put\_imp requires that a task called put, accepting an argument of type item\_c, be present within the class. Astute observers would note that this precludes the class from having any other put imps. Surely UVM doesn't think we could live on one imp alone!

Fortunately, they don't. And there is a way around this. As usual, UVM chooses macros to solve the problem:

```
`uvm_put_imp_decl(_monitored)
`uvm_put_imp_decl(_driven)

class consumer_c extends uvm_component;
    uvm_put_imp_monitored#(item_c) monitored_imp;
    uvm_put_imp_driven#(item_c) driven_imp;

function void put_monitored (item_c t);
    // receives puts coming into monitored_imp endfunction

function void put_driven(item_c t);
    // receives puts coming into driven_imp endfunction
endclass: consumer c
```

The `uvm\_put\_imp\_decl(\_something) macro creates a new class called uvm\_put\_imp\_something that allows you to create a function called put\_something(). This gives you the freedom to create all the imps you need. Preceding the argument with an underscore (\_) allows you to avoid having to create the poorly-named function putsomething().

The `uvm\_\*\_imp\_decl macros actually do create a new class for you. You're probably tempted to use the macro just above your class definition, as in this example. However, there may be more than one class in your package that needs to implement a put, get, or write for your given transaction. Using the macro twice, though, just won't do, because the compiler gets understandably cranky when a class is defined more than once. Coming up with a new name each time may not be suitable, either.

Rather than use the macros in only one class file and depend on the build order working out for you, it is advisable to instead place these declarations in the package file.

## **Compared to TestBuilder**

Compared to registered interfaces in C++/TestBuilder, TLM seems to fall short somewhat. Recall that a registered interface permitted a pointer to a pure virtual interface class to be placed in another class. This permitted the other class to call *any* functions that were part of the pure virtual interface class. These functions could have as many parameters as you wished.

On the other hand, multiple inheritance made it fairly straightforward to abuse the registered interface system and put too much functionality into the interface, such that the lines between the two classes could blur and create spaghetti code. TLM, while less convenient, may result in a cleaner separation of architectures.

## Many-to-One and One-to-Many

Ports and imps implicitly support many-to-one. That's because multiple ports can be connected to a single imp.

When you hear analysis port, think broadcast. Analysis ports permit one-to-many communication and in diagrams are represented with a diamond. These are often the ports and imps of choice for broadcasting information to an indeterminate number

of listeners. We haven't even set up our monitor yet, but we will want for it to broadcast all monitored transactions and

result values that it sees to the rest of the world. So, the mon\_c class will need an analysis port, and the agent should also get one, too. This allows listeners to connect directly to the agent's analysis port without having to dig into the implementation to find out what component broadcasts stuff and what they're called. Providing a clean and consistent API from the agent helps to promote reuse.

#### Problem 6-1

Create separate analysis ports in the monitor and the agent to broadcast transactions and results to the rest of the world. Connect them together. You don't have any code to test them yet, but make sure you can compile it.

#### **Solution**

In the monitor, first declare the ports:

Bonus points if you placed these in the TLM Ports group and used a name that ended in port, to comply with the coding standards.

Then, in the build phase:

```
32. verif/vkits/alu/alu_mon.sv
    monitored_item_port = new("monitored_item_port", this);
    monitored_result_port = new("monitored_result_port", this);
```

You can put the exact same lines in the agent. You also would need to remember to `include the alu\_item.sv file as it is now a dependency of these two files (just like with the driver and sequencer earlier).

Finally, in the connect\_phase of the agent, you make the connection unconditionally (not dependent on is\_active), because the monitor will be present in all types of testbenches:

```
33.     verif/vkits/alu/alu_agent.sv
     // connect to the monitor's analysis ports
     mon.monitored_item_port.connect(monitored_item_port);
     mon.monitored result_port.connect(monitored result port);
```

## **Broadcasting to a Listener**

Now let's write something out of the analysis port and create something to listen for it. Take your test code from <code>verif/alu/tests/basic.sv</code> and move it to the <code>main\_phase</code> of the ALU monitor. After creating a transaction, call the port's <code>write()</code> function with the transaction as the argument. This will send it out the analysis port.

```
34. verif/vkits/alu/alu_mon.sv
virtual task main_phase(uvm_phase phase);
byte unsigned stream[];
alu_pkg::item_c item;
alu_pkg::item_c unp_item;

phase.raise_objection(this);

repeat(50) begin
   item = alu_pkg::item_c::type_id::create("item");
```

```
item.randomize();
    monitored_item_port.write(item);
    `cn_info(("Created ALU transaction: %s", item.convert2string()))
    item.pack_bytes(stream);
    `cn_info(("Bytes: %s", cn_pkg::print_ubyte_array(stream)))
    unp_item = alu_pkg::item_c::type_id::create("unp_item");;
    unp_item.unpack_bytes(stream);
    `cn_info(("Unpacked: %s", unp_item.convert2string()))
    if(item.compare(unp_item) == 0)
        `cn_err(("Miscompare!"))
    end

    phase.drop_objection(this);
endtask : main phase
```

In the ALUTB environment, where the ALU agent is instantiated, create a uvm\_subscriber using utg, naming it alu\_item\_subscriber. A subscriber is a specialized UVM parameterizable component that comes pre-packaged with an analysis\_imp that can accept whatever object it is parameterized for. All you need to do is fill in the write() function.

Here is how you create the subscriber component with utg:

```
verif/vkits/alutb> utg subscriber -n alu_item_subscriber -f
++ Creating alutb_alu_item_subscriber.sv
alu_item_subscriber subscriber: Enter substitution for <description>: Listens for all monitored ALU transactions.
alu_item_subscriber subscriber: Enter substitution for <subscription_type>: alu_pkg::item_c
```

Take special note that we used the scope operator to specify that the transaction is coming from the alu\_pkg, because this component will be a member of the alutb\_pkg.

#### Problem 6-2

Modify the alu\_item\_subscriber to print out the transactions that are written to it. Then, instantiate the component in the ALUTB environment and connect it to the ALU agent's transaction analysis port. Simulate and see that your subscriber is seeing all of the transactions. The subscriber uses an export called analysis\_export that you will connect to.

#### **Solution**

Monitors don't often generate transactions, but this is just a temporary self-test. After removing some boilerplate code, the whole alu\_item\_subscriber\_c class would look like this:

```
verif/vkits/alutb/alutb_alu_item_subscriber.sv
// class: alu item subscriber c
// Print out all ALU transactions.
class alu item subscriber c extends uvm subscriber#(alu pkg::item c);
   `uvm component utils(alutb pkg::alu item subscriber c)
   // Group: Methods
  function new(string name="alu_item_subscriber",
            uvm component parent=null);
     super.new(name, parent);
  endfunction : new
   // func: write
  // Receives the alu pkg::item c
  virtual function void write(alu_pkg::item_c t);
      cn info(("Received this ALU transaction: %s", t.convert2string()))
  endfunction : write
endclass : alu item subscriber c
```

And the ALUTB environment would also need to `include the alutb\_alu\_item\_subscriber.sv file, instantiate and create the class as before, and then connect it during the connect\_phase like this:

```
37. verif/vkits/alutb/alutb_env.sv
    alu_agent.monitored_item_port.connect(alu_item_subscriber.analysis_export);
```

If everything was done correctly, you should see your subscriber happily printing all the transactions it sees.

Leave it in there for now, but **remove the generated transactions from the monitor**, since up next we're going to write the real stimulus sequences.

#### **Conclusion**

In this lesson we learned all about how different UVM components *talk* to one another with ports, imps, and exports. We learned how to instantiate these TLM objects and how to connect them up. We also created a subscriber that can act as a benign listener.

There are two other interesting aspects of TLM that were not covered here:

• TLM can be used to bridge across different languages. Thus, an analysis port can send out all monitored transactions to a UVM subscriber, to a TestBuilder TVM, or to a SystemC implementation...all without having to change the UVM source code.

Cavium

• TLM2 is new to UVM, but not new to the rest of the world. TLM2 offers ports that are bidirectional--called sockets. It also provides a way to generically model memory transactions using the uvm\_tlm\_generic\_payload class. While the rest of UVM does not use TLM2 (yet!), later revisions of UVM will likely be driving towards it.

# **Lesson 7: Beginning Sequences**

Sequences are intended to drive the stimulus items to the driver. They are dynamic objects that are created and destroyed (as opposed to components, which are quasi-static). They can act as generators to create new stimulus items. They can create other sequences and form a protocol stack. They can last only a short amount of time to perform a few operations. Or, they can be procedural blocks like an interrupt handler that last the whole life of the simulation.

The number and variety of use cases for sequences is fairly large, and their complexity may at first seem daunting to new users. This lesson is only the first lesson on sequences, to keep the topic more digestible. In <u>Lessons 12</u> and <u>14</u>, you will learn more details about sequences and sequencers.

## **A Simple Generator**

Let's create a simple sequence to generate some random transactions. **Be sure to first** remove the generator code we placed in the monitor's run phase.

Most sequences are short pieces of code. And as we'll see later in <u>Lesson 12</u> you can create a special library sequence that mixes and matches all (or some) of the sequences you write. For this purpose, it is often handy to put all of these sequences in one file called a sequence library file. Other sequences that you write may be larger and more specialized and may live in their own file.

Create a sequence library with utg. Sequences expect to eventually propagate sequence items (like our item\_c class) as requests to a driver, and to optionally receive sequence items as responses. Since we unified our result data into the transaction class, it's ok if they're one and the same:

```
verif/vkits/alu> utg seq_lib -n alu -f
++ Creating alu_seq_lib.sv
alu seq_lib: Enter substitution for <description>:
alu seq_lib: Enter substitution for <reqType>: item_c
alu seq_lib: Enter substitution for <repType>: item_c
```

Your sequence library now contains two pre-made classes for you. The first is a generic sequence called alu\_seq\_c, and the second is a sequence "library" sequence called lib\_seq\_c. This special library sequence is an exerciser that randomly picks a sequence that is registered to it and drives it. We won't need that for now, so comment it out.

A sequence is a class with a special time-consuming task called a body(). Technically, it has a pre\_body() task as well as a post\_body() task, but right now we'll just use the body() task to drive in a transaction:

Step-by-step, this is what this task does:

- Create a new transaction.
- Call start\_item. This does a few things, but primarily waits until the sequencer is ready to send it.
- Now, randomize it. By randomizing after we've waited for the sequencer to accept it, we've achieved *late binding*. This allows us to add additional constraints, for example, based on the current conditions.
- Call finish\_item. This pushes it to the sequencer that this sequence is operating on.

To see that the sequence is being driven to the driver, change the run phase of your ALU driver to get the next item, print it out, and then tell the sequencer that it's done:

Now, only one last thing remains. You have to create the sequence and *start* it on the sequencer. There are multiple ways of doing this, but putting it in the basic test's main\_phase is the most straightforward for now:

Be sure to delete the original code that had previously been in the main phase.

Running the basic test should produce the desired results. When a sequence's start task is called, it will bind itself to the sequencer specified in its argument, and then call its pre\_start, pre\_body, body, post\_body, and finally it's post\_start tasks.

At this point, you're probably a bit underwhelmed. After all, that's an awful lot of code to write just to send one measly transaction. But things will get more interesting soon.

### `uvm\_do Macros

For one thing, we can clean up our sequence a little bit. UVM provides a set of macros to create, randomize, and perform a sequence or sequence item from another sequence. These are the `uvm\_do macros, and it's very important to know what each of them does before using them. But first, let's shorten our alu\_seq\_c body a bit:

```
41. verif/vkits/alu/alu_seq_lib.sv

virtual task body();
   item_c item;
   `uvm_do(item)
   endtask : body
```

Much shorter. `uvm\_do does pretty much everything we had before. Sometimes, you want to randomize your sequence item with constraints. In this case:

```
42. verif/vkits/alu/alu_seq_lib.sv

`uvm_do_with(item, { operation = MUL A B; alpha == 7; beta == 5; })
```

`uvm\_do\_with takes a constraint block and applies it during the randomization call. Try running this code to ensure you get the correct results.

Other times, you want to simply create the transaction, set it precisely, and then send it:

```
43. verif/vkits/alu/alu_seq lib.sv

'uvm_create(item)

item.operation = item_c::MUL_A_B;

item.alpha = 7;

item.beta = 5;

'uvm_send(item)
```

This is less concise than the `uvm\_do\_with call, but it's more efficient because the transaction doesn't go through the randomization process.

UVM has other macro facilities to send things with a higher priority, to send them on a different sequencer (for sequences attached to virtual sequencers, to be discussed later), for randomizing and sending, and for combinations of all the above. **These macros can only be called from a sequence, not from within the component hierarchy.** 

Learn what macros are available from the table below and use the right one.

Cavium

| Macro                   | Purpose                                                                                                          |
|-------------------------|------------------------------------------------------------------------------------------------------------------|
| `uvm_create             | Calls ::create on the given sequence, assigning it to this sequence's sequencer.                                 |
| `uvm_do                 | Creates, starts, randomizes, and finishes the given sequence, on this sequence's sequencer.                      |
| `uvm_do_pri             | The same as `uvm_do, but assigns a priority.                                                                     |
| `uvm_do_with            | The same as `uvm_do, but randomizes with the given constraint block.                                             |
| `uvm_do_pri_with        | The same as `uvm_do, but assigns a priority and randomizes with the given constraint block.                      |
| `uvm_create_on          | Calls ::create on the given sequence, assigning it to this given sequencer.                                      |
| `uvm_do_on              | Creates, starts, randomizes, and finishes the given sequence, on the given sequencer.                            |
| `uvm_do_on_pri          | The same as `uvm_do_on, but assigns a priority.                                                                  |
| `uvm_do_on_with         | The same as `uvm_do_on, but randomizes with the given constraint block.                                          |
| `uvm_do_on_pri_with     | The same as `uvm_do_on, but assigns a priority and randomizes with the given constraint block.                   |
| `uvm_send               | Calls start and finish on a previously created sequence, without randomization.                                  |
| `uvm_send_pri           | Calls start and finish on a previously created sequence, without randomization, but with the specified priority. |
| `uvm_rand_send          | Calls start, randomize, and finish on a previously created sequence.                                             |
| `uvm_rand_send_pri      | The same as `uvm_rand_send, but with the specified priority.                                                     |
| `uvm_rand_send_with     | The same as `uvm_rand_send, but randomizes with the given constraint block.                                      |
| `uvm_rand_send_pri_with | The same as `uvm_rand_send_with, but with the specified priority.                                                |

# **Getting a Response**

Our driver doesn't do much with it yet, but it will soon enough. For the sake of our future examples, though, let's talk about how the driver would send back a response.

The response that the driver sends back to the sequencer will end up in the sequence that called it when the sequence calls its get response function:

```
verif/vkits/alu/alu_seq_lib.sv

virtual task body();
   item_c item;
   `uvm_create(item)
   item.operation = item_c::MUL_A_B;
   item.alpha = 7;
   item.beta = 5;
   `uvm_send(item);
   get_response(rsp);
   `cn_info(("Got response result: %08X", rsp.result))
   endtask : body
```

What is rsp? Well, a sequence has two pre-defined variables in its base class--req and rsp--which are of the request and response types, respectively. In our case, they're both transactions of type item\_c. Let's modify the ALU driver's run\_phase to send back a real result whenever it sees a multiply operation:

```
forever begin
    seq_item_port.get_next_item(req);
    `cn_info(("Driving: %s", req.convert2string()))
    if(req.operation == item_c::MUL_A_B)
        req.result = result_t' (req.alpha * req.beta);
    seq_item_port.item_done(req);
    end
```

Again, in our ALU example, our response is just the request with the result field filled in. This is a common application, but other cases may be different. A response might be a different packet or transaction. But it must be of type <code>uvm\_sequence\_item</code>, and there's no sense in creating a new one just to hold a 32-bit unsigned integer.

With any luck, you should see your sequence returns the number 0x23:

```
%I-(alu_seq_lib.sv: 51) [alutb_env.alu_agent.sqr.basic_seq] { 78ns} Got response result: 00000023
```

#### Problem 7-1

Spice things up a bit by adding a random count variable to your sequence. Constrain it to between 1 and 100, and perform that many random transactions, getting each one's response. Also, rename your sequence to <code>exer\_seq\_c</code>, since <code>alu\_seq\_c</code> isn't very descriptive. In addition to renaming it in <code>basic\_test\_c</code>, you'll also need to randomize it before calling its <code>start</code> function.

What happens if you don't call get\_response()?

#### **Solution**

```
verif/vkits/alu/alu_seq_lib.sv
46. verii/valua,______// class: exer_seq_c
// Runs <count> transactions
class exer_seq_c extends uvm_sequence #(item_c, item_c);
   `uvm object utils begin(alu pkg::exer seq c)
    `uvm field int(count, UVM ALL ON | UVM DEC)
   `uvm object utils end
  //----
  // Group: Fields
  // var: count
  // The number of random transactions to perform
  rand int count:
  constraint reasonable cnstr { count inside {[1:100]}; }
  // Group: Methods
  function new(string name="alu seq");
     super.new(name);
  endfunction : new
  // func: body
  virtual task body();
     item c item;
     repeat(count) begin
         `uvm do(item)
        get response (rsp);
         `cn info(("Got response result: %08X", rsp.result))
  endtask
endclass : exer seq c
```

If you do not fetch the responses, the sequence fills up with responses and starts complaining about a response queue overflow. You can manage the depth of your sequence's response queue by calling <code>set\_response\_queue\_depth</code> and <code>get\_response\_queue\_depth</code>, or you can turn off the error reporting with <code>set\_response\_queue\_error\_report\_disabled</code>. Most often, though, it's prudent to just get the responses.

## **Response Queue Handler**

Sequences can also launch multiple requests at a time:

```
fork
    `uvm_do(item1)
    `uvm_do(item2)
    join
```

In this case, the response for item2 could come before the response for item1. Or, depending your architecture, responses can come out-of-order by their very nature. As an alternative to calling get\_response(rsp) for each request, you can set up a response handler.

To do so, you create the function response\_handler that will be called whenever a response comes in. Because this is a virtual function from the base sequence class, which doesn't know what type of response to expect, the function will receive a generic uvm\_sequence\_item, which you can then \$cast to your own response type. To enable this function to be called, you call use\_response\_handler with a value of 1. You can enable or disable this setting on-the-fly, although this may not be a good idea.

#### For example:

```
class my seq c extends uvm sequence#(item c);
   `uvm object utils(my seq c)
   // Group: Fields
   // var: outstanding requests
   // An assoc. array of all pending requests
  item_c outstanding_requests[int];
   // Group: Methods
   function new(string name="my seq");
     super.new(name);
     use_response_handler(1);
   endfunction : new
   // func: response_handler
   // Matches ID of each oustanding request
  virtual function void response_handler(uvm_sequence_item response);
     item c resp, request;
      // cast the response to our transaction type
      $cast(resp, response);
      // look it up and compare
     request = outstanding_requests[resp.id];
      if(!request || !request.compare(resp))
         cn err(("Response miscompare!"))
        outstanding_requests.delete(resp.id];
   endfunction : response handler
   // func: body
   // Launch 5 transactions
   task body();
     item c item[5] = new[5];
        foreach(item[x])
           fork
              automatic item c this item = item[x];
               `uvm do(this item)
              outstanding requests[this item.get sequence id()] = this item;
           join_none
     join
  endtask : body
endclass : my seq c
```

There are some interesting SystemVerilog constructs above that you may not have seen before:

```
item_c outstanding_requests[int];
```

This declares an associative array (or hash, map, or dictionary, if you prefer) of transactions, keyed by an integer.

```
use_response_handler(1);
```

This tells the sequence that its response\_handler function should be called for each response that is received.

Sequence items come built-in with a unique id field. The first line above gets the request from the associative array, using the id. The second line uses the short-circuit condition of the OR operator. It first checks to see if it was found and if not it prints an error. Otherwise, it checks to see if it mis-compares. The last line deletes the outstanding request from the associative array.

```
fork
    foreach(item[x])
        fork
            automatic item_c this_item = item[x];
            `uvm_do(this_item)
            outstanding_requests[this_item.get_sequence_id()] = this_item;
            join_none
            join
```

This seemingly complicated bit of code sends 5 transactions in parallel, pushing each one to the outstanding\_requests hash by its sequence id, which is a unique value that UVM sequencers assign to sequences to assist in their routing. The nested fork-join construct is explained in more detail in <u>Appendix C</u>.

# **Complex Routines**

At this point, sequences must seem pretty boring. But sequences get interesting when they do more than just one transaction. Our little ALU isn't capable of too many exotic functions, but there's enough there that we can do something more complicated.

#### **Factorials**

Let's create a sequence that performs the operation:

```
f(x) = x! = 1 * 2 * 3 * \cdots * x
```

The first thing to do is create a new sequence. With -c, utg will just give you the sequence without the file header and you can cut-and-paste it into your alu\_seq\_lib.sv file:

```
verif/vkits/alu> utg seq -n factorial -c
factorial seq: Enter substitution for <reqType>: item_c
factorial seq: Enter substitution for <rspType>: item_c
class factorial_seq_c extends uvm_sequence #(item_c, item_c);
    `uvm_object_utils_begin(alu_pkg::factorial_seq_c)
    `uvm_object_utils_end
```

Our factorial sequence should have one random field, operand, which is the number that we want to compute the factorial of. Then, we'll loop from 1 to operand, collecting the result response each time, and present the final answer. We should also squirrel away the answer in the class as a member field, so that the basic test can then print the final result.

Here is the final sequence:

```
verif/vkits/alu/alu_seq_lib.sv
class factorial_seq_c extends uvm_sequence #(item_c, item_c);
   `uvm object utils begin(alu_pkg::factorial_seq_c)
       uvm field int (operand, UVM ALL ON)
      `uvm field_int(result, UVM_ALL_ON)
   `uvm object utils end
   // Group: Fields
   // var: operand
   \ensuremath{//} The value to perform the factorial on
   rand bit [15:0] operand;
   constraint operand cnstr { operand <= 9; }</pre>
   // var: answer
   // The final result
   result t answer = 1;
   // Group: Methods
   function new(string name="factorial seq");
     super.new(name);
   endfunction : new
   // func: body
   // Loop from 1..operand and multiply all the numbers together
   virtual task body();
      item c item;
     byte num;
      for(num = 1; num <= operand; num++) begin</pre>
         `uvm_do_with(item, { operation == MUL_A_B; alpha == num; beta == answer[15:0]; })
         get response (rsp);
         answer = rsp.result;
          `cn info(("num=%0d, answer=%0d", num, answer))
       `cn info(("%0d! = %0d", operand, answer))
   endtask : body
endclass : factorial seq c
```

If you're a math whiz, you've already figured out that our ALU has a bit of a limitation. Since it can only take 16-bit operands, our largest factorial operand is a meager 9. And the result we keep must be constrained to those 16 bits. Nonetheless, it's a good example of how sequences can be used to convert multiple transactions into one larger transaction.

Cavium

### Problem 7-2

Modify your basic\_test\_c to create and send in a factorial sequence with an operand of 9, and print the result.

Instead of the variable name answer in factorial\_seq\_c, change the name of the variable to result instead. What happens? How do you solve this problem?

#### **Solution**

The first part of this should have been straightforward:

The problem with naming the answer result instead is that it will conflict with the local name result in the transaction. When the constraint is applied, it is local to the <code>item\_c</code> class, which already has a result field. Thus, the <code>beta == result</code>; constraint refers to the transaction's version of result. Worse, because we left result uninitialized, VCS will complain that there are X's or Z's in a constraint value.

You might be tempted to use beta == this.result; to distinguish the two, but since the constraint block is in the item\_c scope, this also refers to the transaction and not the sequence.

Fortunately, the architects of SystemVerilog anticipated this problem and created the **local:: scope operator**. This does exactly what you want:

```
49. verif/vkits/alu/alu_seq_lib.sv

`uvm do with(item, { operation == MUL A B; alpha == num; beta == local::result; })
```

#### Problem 7-3

Write a sequence, summation seq c, that performs this operation, and prints the results:

$$\sum_{k=-\infty}^{y} k = x + (x+1) + (x+2) + \dots (y-1) + y$$

Drive this from your basic test. So things don't get too crazy, constrain its *x* and *y* variables to be between 1 and 20.

#### Solution

You could use the ADD A B operation, but this solution uses the ACCUM operation.

```
verif/vkits/alu/alu_seq_lib.sv
// class: summation seq c
// Sends in ALU transactions that add up the values from op x to op y, storing the final answer in
// result
class summation seq c extends uvm sequence #(item c, item c);
   `uvm_object_utils_begin(alu_pkg::summation_seq_c)
      `uvm_field_int(op_x, UVM_ALL_ON | UVM_DEC)
      `uvm_field_int(op_y, UVM_ALL_ON | UVM_DEC)
`uvm_field_int(result, UVM_ALL_ON | UVM_DEC)
   `uvm object utils end
   // Group: Fields
   // vars: op_x, op_y
// Operands for this summation function
   rand bit [15:0] op x;
   rand bit [15:0] op_y;
   constraint operands_cnstr { op_x < op_y; }</pre>
   constraint reasonable_cnstr {
      op x inside {[1:20]};
      op_y inside {[1:20]};
   // var: result
   // The final result
   result t result = 0;
   // Group: Methods
   function new(string name="summation seq");
     super.new(name);
   endfunction : new
   // func: body
   // Loop from x...y, adding them up
   virtual task body();
      item c item;
      byte num;
       `uvm do with(item, { operation == CLR RES; })
      get response (rsp);
      for(num = op x; num <= op_y; num++) begin
          `uvm_do_with(item, {
            operation == ACCUM;
            alpha == num;
         })
         get response(rsp);
      result = rsp.result;
   endtask : body
endclass : summation seq c
```

You also would need to change your driver to provide a result when the operations are either ACCUM or CLR RES:

```
51. verif/vkits/alu/alu_drv.sv

virtual task run_phase(uvm_phase phase);
    result_t prev_result;

// constantly poll for new transactions, printing them out
```

```
forever begin
    seq_item_port.get_next_item(req);
    `cn_info(("Driving: %s", req.convert2string()))
    case(req.operation)
        item_c::MUL_A_B: req.result = result_t'(req.alpha * req.beta);
        item_c::ACCUM : req.result = result_t'(prev_result + req.alpha);
        item_c::CLR_RES: req.result = 0;
        endcase
        prev_result = req.result;
        seq_item_port.item_done(req);
        end
        endtask : run phase
```

You may have missed that you'll want to send in a CLR\_RES transaction first, to make sure the ALU does not already contain a result. However, as you'll see soon, when other sequences start interfering this will become a small problem.

#### Problem 7-4

Let's write one more, just to make sure you've got the hang of it. This sequence will create a random array of words and add them up. We'll call it sum\_array\_seq\_c. To create a randomly sized array, it's always important to constrain the array's size to a reasonable value, otherwise it will probably randomize itself to an extremely large number and crash the simulator.

```
52. verif/vkits/alu/alu_seq_lib.sv

// var: data
// An array of words to be summed
rand bit [15:0] data[];

// keep it to a reasonable size
constraint data cnstr { data.size() inside {[1:50]}; }
```

Now, when we randomize our sequence, it will create a randomly sized array of random 16-bit words. To declare our data array as a UVM configuration field, we use the following macro:

```
53. verif/vkits/alu/alu_seq_lib.sv
`uvm_field_array_int(data, UVM_ALL_ON | UVM_DEC)
```

This line declares an array of *numbers*. UVM's field macros just lump all numbers as ints, they do not distinguish between bytes, ints, or 42-bit values. Declaring this field allows you to pack, unpack, and print it correctly (if you wanted to).

Write the body() task of the sum\_array\_seq\_c sequence to send transactions into the ALU that will sum the data array.

Also, add the result as a field of the sequence:

```
54. verif/vkits/alu/alu_seq_lib.sv
// var: result
// The final answer
result t result;
```

#### **Solution**

Just like in our last sequence, we'll need to first clear the result state, and then push in each piece of data in turn. Be sure to modify your basic\_test\_c class to randomize your new sequence and send it.

```
55.    verif/vkits/alu/alu_seq lib.sv

virtual task body();
    item_c item;

    `uvm_do_with(item, { operation == CLR_RES; })
    get_response(rsp);
    foreach(data[x]) begin
        `uvm_do_with(item, { operation == ACCUM; alpha == data[x]; })
        get_response(rsp);
    end
    result = rsp.result;
    `cn_info(("Sum of this array = %0x", result))
    endtask : body
```

We've also used SystemVerilog's handy foreach construct. This neatly replaces iterators from C++ and creates two implicit variables: x and data[x]. These implicit variables are local in scope only to the foreach block.

### **Sequencing other Sequences**

So far, our little sequences have just been producing sequence items of our transaction type, item\_c. But, the uvm\_sequence class is derived from uvm\_sequence\_item. Therefore, sequences can also do other sequences. This allows you to have layers of sequences.

When you call `uvm\_do (or any of its variants) on a sequence, things are just a little bit different. First of all, you don't need to (in fact, you shouldn't) call <code>get\_response</code>. That's because the `uvm\_do macros recognize that you are using a sequence and they call their start tasks, instead of <code>start\_item</code>. When `uvm\_do completes, your sequence is already done, and whatever response data that's stored in the sequence is available for your inspection.

### Problem 7-5

With everything you've learned so far, this next one should present some fresh challenges. Use our factorial\_seq\_c and our sum\_array\_seq\_c to provide a sum of factorials seq c that solves this equation:

$$\sum_{k=x}^{y} k = x! + (x+1)! + (x+2)! + ...(y-1)! + y!$$

#### **Solution**

Here is an implementation of the sum-of-factorials equation using the sum\_array\_seq\_c sequence. Hopefully yours looks similar:

```
56. verif/vkits/alu/alu_seq lib.sv
class sum of factorials seq c extends uvm sequence #(item c);
   `uvm object utils begin(alu pkg::sum of factorials seq c)
      `uvm_field_int(op_x, UVM_ALL_ON | UVM_DEC)
`uvm_field_int(op_y, UVM_ALL_ON | UVM_DEC)
      `uvm field int(result, UVM ALL ON | UVM DEC)
   `uvm object utils end
   // Group: Fields
   // vars: op_x, op_y
   // Operands for this summation function
   rand bit [15:0] op_x;
   rand bit [15:0] op y;
   constraint operands_cnstr {
     op_x < op_y;
op_x inside {[1:8]};
      op y inside {[1:8]};
   // var: result
   // The final result
   result t result;
   // Group: Methods
   function new(string name="sum of factorials array seq");
     super.new(name);
   endfunction : new
   // func: body
   virtual task body();
     int num;
     bit [15:0] data[];
      factorial seq c fact seq;
      sum_array_seq_c sum_seq;
      int idx;
      // fill the data array with all the factorials
      data = new[(op_y - op_x + 1)];
      idx = 0;
      for(num = op_x; num <= op_y; num++) begin</pre>
         `uvm do with(fact seq, { operand == num; })
         data[idx] = fact seq.result;
         idx++;
      end
      // now sum the array
      `uvm create(sum seq)
      sum_seq.data = data;
      `uvm_send(sum_seq)
      result = sum_seq.result;
       `cn info(("The sum of factorials from %0d to %0d is %0d.",
               op_x, op_y, result))
   endtask : body
endclass : sum of factorials seq c
```

A few important notes about this implementation:

```
data = new[(op_y - op_x + 1)];
```

This is how you size a dynamic array--by newing it with the number of entries. Using a queue would be a nice alternative, but the <code>sum\_array\_seq\_c</code> expects a dynamic array of unsigned bytes, so that's what we'll give it.

```
`uvm_create(sum_seq)
sum_seq.data = data;
`uvm send(sum seq)
```

We do not want to create a random sequence with random data. We want to use a very specific array, therefore we cannot use `uvm\_do. Instead, we call `uvm\_create to perform both the new operation and to wait for the sequencer to accept it. Then, we assign the data array to our local array. Because it's an array, this is merely copying a reference and so doesn't have the overhead of copying each byte at a time. Finally, we call `uvm\_send to send it to the sequencer. When this call returns, the sequence has completed and we can fetch the answer.

### **Sequence Hierarchy**

Allowing sequences to 'do' other sequences is the basis of a sequence hierarchy. More complex examples might involve a complete protocol hierarchy. A hefty example is an independent TCP or UDP session, living inside IPv4 packets, driven into a device using SRIO messages, all for the sake of performing a compression operation.

What's the point of all this? The point is that the compression sequence does not need to know anything about the underlying sequences, which interface it went over, or how it was broken up into many packets over a long period of time. It just deals with sending in a compression request, and when it's done, it has the compression result.



# The Sequencer

Take a look at your alu\_sqr.sv sequencer file. Note that there's really nothing in it. It's actually doing quite a bit, though. Where sequencers really rock is when they're handling multiple streams of stimulus at once. So far, we've been sending it one sequence at a time. Pretty boring. Let's instead use fork..join to start multiple sequences at the same time. Change your basic test's main\_phase to something more like this:

```
57. verif/alutb/tests/basic.sv
virtual task main_phase(uvm_phase phase);
      alu_pkg::sum_of_factorials_seq_c sof_seq = new("sof");
      alu pkg::sum array seq c sum array seq = new("sum array");
      alu_pkg::exer_seq_c exer_seq = new("exer_seq");
      phase.raise objection(this);
      fork
         begin
            sof seq.randomize();
             `cn info(("Starting:\n%s", sof seq.sprint()))
            sof_seq.start(alutb_env.alu_agent.sqr);
             `cn info(("The sum-of-factorials from %0d to %0d is %d",
                      sof_seq.op_x, sof_seq.op_y, sof_seq.result))
         end
         begin
            sum array seq.randomize() with {data.size() > 8; };
             `cn info(("Starting:\n%s", sum_array_seq.sprint()))
             sum_array_seq.start(alutb_env.alu_agent.sqr);
             `cn info(("The sum is %0d", sum array seq.result))
         begin
             exer seq.randomize();
            exer seq.start(alutb env.alu agent.sqr);
             `cn info(("exer sequence completed after %0d transactions.", exer seq.count))
            alu pkg::factorial seq c fact seq = new("fact seq");
            fact_seq.randomize();
             fact seq.start(alutb env.alu agent.sqr);
         end
      join
      phase.drop objection(this);
   endtask : main phase
```

The fork..join concept is one you'll soon use a lot of. Here, we've spawned four separate threads that will start four separate randomized sequences on the alutb\_env.alu\_agent.sqr at the same time. The sequencer now has four sequence threads arbitrating for its attention. It has a built-in arbitrator that has several different modes of operation:

| Arbitration Type      | Purpose                                                                                                                                  |
|-----------------------|------------------------------------------------------------------------------------------------------------------------------------------|
| SEQ_ARB_FIFO          | Requests are granted in FIFO order (default)                                                                                             |
| SEQ_ARB_WEIGHTED      | Requests are granted randomly by weight                                                                                                  |
| SEQ_ARB_RANDOM        | Requests are granted randomly                                                                                                            |
| SEQ_ARB_STRICT_FIFO   | Requests at highest priority granted in fifo order                                                                                       |
| SEQ_ARB_STRICT_RANDOM | Requests at highest priority granted in randomly                                                                                         |
| SEQ_ARB_USER          | Arbitration is delegated to the user-defined function, user_priority_arbitration. That function will specify the next sequence to grant. |

The sequencer chooses to arbitrate among the sequences when the currently chosen sequence either waits for a delay or sends an item. When the sequence calls <code>start\_item()</code>, it puts its hat in the ring to try to win the next arbitration, and the item's priority and other factors will determine the winner. The arbitration occurs when the driver calls <code>get\_next\_item()</code>. If the sequence is chosen, then the <code>start\_item()</code> task finishes and the sequence's thread takes over, performing randomization on the item, or whatever else you wish, and eventually sending it along to the driver.

This interleaving of sequence items is the whole point of sequences and sequencers. While they have other benefits, this is what turns generic operations into a tangled web of stimulus that is better at finding bugs than directed test cases are.

Below is a more complex example of how sequencers and their sequences can be viewed. On the left is a hierarchy of independent sequences, each one minding its own business and doing its own thing. They can each *do* lower-level sequences. In the middle, the sequencer performs the arbitration and interleaving. On the rightmost edge is the random stream of transactions themselves.



And it does it all for free, which actually has two benefits:

• First, you don't have to write this complex arbitrator yourself, for every testbench, and for every transaction type.

• Second, these sequences essentially operate in a vacuum. They effectively separate the generation of stimulus from the underlying implementation, allowing you to focus on one thing at a time. Creating a sum-of-factorials sequence does not need to take into account how the factorial sequence was implemented. As we'll see later, this can lead down the path of *prediction encapsulation*.

# **Locking and Grabbing**

If you now run your test, you'll find that all your sequences are quite jumbled together. However, if you used your calculator to verify the output in the logfile, you'll see this leads to a problem. In order to sum an array of values using the clear and accumulate operations, these sequences need to be atomic. Otherwise, the stored result value in the ALU will become mixed up with all the other calculations.

However, a sequence can get exclusive access to its sequencer via lock or grab. When a sequence locks its sequencer, it first waits for it to win arbitration, and then it blocks other sequences until it calls unlock. Calling grab does the same thing, but it prioritizes the lock so that it will win arbitration next so long as other sequences do not already have exclusivity on the sequencer. You would use grab instead of lock for higher priority sequences--such as an interrupt handler.

### Problem 7-6

Change the two sequence bodies of summation\_seq\_c and sum\_array\_seq\_c to lock the sequencer before doing the CLR\_RES operation and to unlock it after the last ACCUM operation. Verify that your results are now correct.

#### **Solution**

The body of your summation seq c should now look something like this:

```
verif/wkits/alu/alu_seq lib.sv

virtual task body();
   item_c item;
   byte num;

lock();
   `uwm_do_with(item, { operation == CLR_RES; })
   get_response(rsp);
   for(num = op_x; num <= op_y; num++) begin
   `uvm_do_with(item, {
      operation == ACCUM;
      alpha == num;
    })
   get_response(rsp);
   end
   result = rsp.result;
   unlock();
   endtask : body</pre>
```

And your sum array seq c will have this in its body task:

```
59. verif/vkits/alu/alu seq lib.sv

virtual task body();
   item_c item;

lock();
   `uvm_do_with(item, { operation == CLR_RES; })
   get_response(rsp);
   foreach(data[x]) begin
    `uvm_do_with(item, { operation == ACCUM; alpha == data[x]; })
    get_response(rsp);
   end
   unlock();
   result = rsp.result;
   `cm_info(("Sum of this array = %0x:", result))
   endtask : body
```

# **Prediction Encapsulation**

One of the most complex tasks in creating a testbench is prediction. The RTL does what it does with this jumble of stimulus we've created, and the predictor has the enormous task of determining if it's correct or not.

We will later write a predictor that sees each individual transaction and determines if the ALU generated the correct result. This is a fairly straightforward mechanism that should work, for such a simple design. But how do we know that larger operations are succeeding?

Take, for example, our sequence that calculates the sum of an array. Relying only on our basic predictor, the testbench would presume that since each of the accumulate operations gave the correct result that the entire operation is correct. But before locking the sequencer, both your summation sequences were getting the wrong answer. The testbench would not have found this.

The sequence itself, though, has all the facilities to reach the correct value and check the result, because it has all the data right there and it receives the final answer. By encapsulating a predictor right in the sequence, our sequence becomes self-checking. What's more, our sequence knows nothing of all the other traffic flying around. Imagine writing the scoreboard that has to identify which operations went with which. You might have to embed a tag or some other identifier within each transaction so that the predictor can determine where they all go.

Just as a demonstration of how prediction encapsulation can work, let's use the sum\_array\_seq\_c as an example.

```
verif/vkits/alu/alu_seq_lib.sv
virtual task body();
  item c item;
  result t exp result = data.sum();
   `uvm do with(item, { operation == CLR RES; })
   get response (rsp);
   foreach(data[x]) begin
      `uvm do with(item, { operation == ACCUM; alpha == data[x]; })
     get response(rsp);
   end
  unlock();
   result = rsp.result;
   `cn info(("Sum of this array = %0x:", result))
   if(result != exp result)
      `cn err(("The result %0x did not match the expected value %0x.", result,
              exp result))
endtask : body
```

We've embedded a checker to ensure that the entire operation completes successfully, and we've used SystemVerilog's handy sum() function on a dynamic array to quickly calculate the answer. This will ensure that the DUT can correctly calculate the sums of an array.

Have we achieved *prediction nirvana?!?* 

Well, maybe yes and maybe no. For one thing, not all sequences will be re-usable at a higher level of abstraction, like in the full-chip testbench. If you are not able to carry a complex prediction algorithm forward to other testbenches, then that's not a good place to put it.

For another, a great many things can happen to your transactions along their journey that this sequence might not be privy to. These circumstances may or may not be manageable. For example, what would happen if a reset occurred in the middle of this sequence? While this situation may be manageable, others may not be so simple.

How would you check this answer *without* embedding the prediction into the sequence? The long and involved answer may lead you to believe that this could be the better approach.

Cavium

# **Conclusion**

Sequences and sequencers offer dramatically more features than presented here. You'll see more of them later. What we know now should suffice to provide enough interesting stimulus for the driver we're about to write.

# **Lesson 8: Drivers and Monitors**

We already created the empty driver class way back in <u>Lesson 5</u>. In this lesson, we're going to hook it up to the interface we created in <u>Lesson 4</u>, receive requests from the sequencer, drive the transactions, collect the results, and send them back to the sequencer. Then, we'll create a monitor in the same way, and use analysis ports to announce what happens on the interface.

# **Fetching the Interface**

You'll recall that during <u>Lesson 4</u> we instantiated the alu\_intf in the top-level testbench and pushed virtual references to its modports into the resource configuration database with the names alu::drv\_vi and alu::mon\_vi. The suffix \_vi indicates that it's a virtual interface [Rule 2.5-1].

Well, we're trying to make a reusable agent, and the interfaces won't always have those names, so let's create a configuration string in the driver called intf\_name:

As you can see, we have used the macro `uvm\_field\_string to declare this configuration field, so that it will auto-populate itself when its super.build() is called. If no other classes have added this configuration to the database for this driver, then it will take the default name of "drv\_vi," which is what we want in the first place. This is how you give a configuration its default value.

Next, we need to declare the virtual interface as a field in the driver, so that it can access the signals:

We've placed this definition in the fields group, to let readers know that this is not something they'll be touching. All they need to do is set the intf\_name string correctly.

Also, the type of drv\_vi must match **exactly** what was used to store this interface in the database in alutb\_tb\_top:

```
`cn_set_intf(virtual alu_intf.drv_mp, "alu_pkg::alu_intf", "drv_vi" , alu_i.drv_mp);
```

This will give us access to the driver modport of this interface. Now, it needs to be fetched from the interface.

### **Problem 8-1**

Fetch the interface from the resource database and assign it to drv\_vi. In the driver's run\_phase, call the interface's reset() function at the start of time, but keep the fake driver code that was there previously.

You can also **remove** the call to reset () that we left in the testbench earlier:

```
initial
alu_i.reset();
```

Afterwards, you should be able to simulate successfully.

#### **Solution**

Like the `cn\_set\_intf macro that was used earlier, there is a corresponding `cn\_get\_intf:

The macro unrolls to this:

Note that it's important to flag a fatal error if the interface is not found, because that would indicate a configuration error, and there is no purpose in continuing. The call to get the interface must take place after the call to super.build\_phase() because if it happened before then the intf\_name variable would not have been updated by the database.

Your run\_phase should now look like this to ensure that the assertions in the interface do not fire.

```
64. verif/vkits/alu/alu_drv.sv

virtual task run_phase(uvm_phase phase);
    result_t prev_result;

drv_vi.reset();

    // constantly poll for new transactions, printing them out
    forever begin
        seq item port.get next item(reg);
```

# **Getting the Next Item**

As you saw in Lesson 7, drivers have a built-in port called seq\_item\_port through which the sequencer pushes uvm\_sequence\_items. It's a special port of type uvm\_seq\_item\_pull\_port that is parameterized to your request and response types. Like the sequences, the driver also has built-in fields req and rsp corresponding to its current request and response.

To get the next request, you call a blocking task:

```
seq item port.get next item(req);
```

It will return when the next request is available. Or, you can call the function try\_next\_item(req) to see if one is available in zero-time.

Our ALU design operates in a pull-mode. The driver attempts to fetch the next item from the sequencer, and the sequencer's arbitration scheme selects a sequence, and so on. Both driver and sequencer are also offered in push-mode, where the sequencer pushes sequence items to the driver.

### **Driving a Transaction**

There are myriad approaches to doing this, but we went through the exercise of learning how to pack and unpack transactions, so we might as well use that method.

UVM's current packing algorithms are offered in three flavors: give me a list of bits, give me a list of bytes, and give me a list of ints (32-bit numbers). Since this is the fun part, you can do it.

#### **Problem 8-2**

Write a task in the driver called to fetch and drive transactions. Name it driver, and change the run\_phase task to reset the interface and to call this task.

#### Hint:

You can use the following algorithm:

- Call the interface's reset function, to ensure that X's do not get into the design.
- Run forever.
  - Get the next transaction.
  - Pack the transaction into an array of bytes.
  - For each byte:
    - Wait 1 clock cycle on the interface.
    - Assert the ctl line only if this is the very first cycle.
    - Drive the byte of data.
  - Wait 1 clock, then clear the bus.
  - Wait for the ready line to go high, then wait 1 clock.
  - Fetch the result from the result bus.
  - Assign the result to the original request's result field.
  - Call item done and send back the original request.

#### Solution

The challenge here was probably dealing with the clocking block. While it may make for extra typing here, clocking blocks are worth the effort if the clock edges may change or if you later want to add sampling delays. Clocking blocks in an interface define what the sampling clock edge is, so the notion of @ (posedge clk) has been abstracted away. If an interface suddenly became a dual-data rate interface, the only place you would need to change any code would be in the clocking block.

```
verif/vkits/alu/alu_drv.sv
// func: driver
// Drive transactions by packing into an array of bytes, then sending two 4-bit cycles
// for each byte. Then wait for the response and send it back.
task driver();
  byte unsigned stream[];
   @(posedge drv_vi.drv_cb.rst_n);
   forever begin
      seq item port.get next item(req);
      req.pack bytes(stream);
      foreach(stream[x]) begin
         @(drv_vi.drv_cb);
         drv \ vi.drv \ cb.ctl <= (x == 0)? \ 1'b1 : 1'b0;
         drv_vi.drv_cb.dat <= stream[x];</pre>
      // wait 1 clock, then clear the bus
      @(drv vi.drv cb);
      drv vi.reset();
      // wait for result
      @(posedge drv vi.drv cb.ready);
      @(drv_vi.drv_cb);
      req.result = drv vi.drv cb.result;
     seq_item_port.item done(req);
endtask : driver
```

If you happened to leave the checker in the sum\_array\_seq\_c, then hopefully the test still passes.

A few notes on the above design:

```
@(drv_vi.drv_cb);
```

Because of the clocking block, the method to wait 1 clock is to just wait on the clocking block.

```
drv_vi.drv_cb.ctl <= (x == 0)? 1'b1 : 1'b0;
drv_vi.drv_cb.dat <= stream[x];</pre>
```

The virtual interface that the driver has is a modport of an existing interface. Recall that this modport, drv\_mp, has only two features: drv\_cb and the reset task:

Therefore, all signal accesses (both read and write) must take place through the clocking block, which also specifies the direction (input or output) that the driver is permitted to access. There is no such signal as <code>drv\_vi.dat</code>. There is only <code>drv\_vi.drv\_cb.dat</code>. The same can be said for <code>rst n</code>.

# **Monitoring Activity**

As its name implies, the monitor is a component that watches the interface. It checks for any protocol violations and collects all activity it sees, broadcasting these as transactions to all listeners through an analysis port. Unlike the driver and the sequencer, a monitor is always present in an agent whether it is active or not.

The monitor in this agent will look very much like the driver, except the exact opposite. Instead of watching the drv\_cb clocking block, it will watch the mon\_cb. Instead of getting transactions from the sequencer, it will broadcast the ones that it sees. And instead of packing and driving transactions, it will collect data and unpack into a transaction.

#### **Problem 8-3**

Write the ALU monitor. Use the hints below if you need to.

#### Hint:

As with the driver, we must start by making sure we get the interface. Then, set up the run\_phase to launch two tasks: monitor\_item and monitor\_result. Use the fork..join any construct so that the tasks are disabled on reset.

The monitor\_result task should be straightforward: constantly wait for the rising edge of the ready signal, and broadcast the result bus out the monitored result port by calling its write() function.

The monitor\_item task is a little bit trickier. Because the protocol offers no end-of-transaction signal, it must be inferred from the operation. Wait for the rising edge of ctl, grab the data, and based on the operation that's being driven, collect the correct number of data cycles in a dynamic array of bytes. Report an error if the ctl signal goes high on any cycle other than the first one.

When that's done, you should be able to create a new transaction, unpack those bytes into it, and write it out of the monitored\_item\_port. You might also want to add debug messages to see what it's doing.

#### **Solution**

Here is one possible implementation of the ALU monitor, with some explanations following:

```
66. verif/vkits/alu/alu_mon.sv
include "alu_item.sv"
// class: mon c
// Monitors an ALU bus and reports activity.
class mon c extends uvm monitor;
   `uvm_component_utils_begin(alu_pkg::mon_c)
     `uvm field string(intf name, UVM ALL ON)
   `uvm_component_utils_end
   // Group: Configuration Fields
   // var: intf_name
   // The name \stackrel{-}{\text{of}} the virtual interface that we'll hook up to
  string intf name = "mon vi";
   // Group: TLM Ports
   // var: monitored item port
   // All monitored transactions go out here
  uvm analysis port #(item c) monitored item port;
   // var: monitored result port
   // All monitored results go out here
  uvm analysis port #(result t) monitored result port;
   // Group: Fields
   // var: mon vi
   // Virtual interface to monitor
  virtual alu intf.mon mp mon vi;
   // Group: Methods
   function new(string name="mon",
               uvm_component parent=null);
      super.new(name, parent);
  endfunction : new
   // func: build phase
  virtual function void build phase (uvm phase phase);
      super.build phase(phase);
      // get the interface
      `cn get intf(virtual alu intf.mon mp, "alu pkg::alu intf", intf name, mon vi)
     monitored item port = new("monitored item port", this);
      monitored result port = new("monitored result port", this);
  endfunction : build phase
   // func: run_phase
  virtual task run phase (uvm phase phase);
      forever begin
         @(posedge mon vi.mon cb.rst n);
         fork
           monitor item();
```

```
monitor result();
            @(negedge mon_vi.mon_cb.rst_n);
         join any
         `cn info(("Stopping monitor due to reset."))
        disable fork;
     end
  endtask : run phase
  // func: monitor item
  // Watch and broadcast the transactions on the bus
  virtual task monitor item();
     int num clocks;
     byte unsigned data[];
     item c item;
      forever begin
         // wait for the rising edge of the control
        @(posedge mon_vi.mon_cb.ctl);
         // determine how many clocks are in this itemaction
        case(mon vi.mon cb.dat)
            // 5-cycle transactions
            item c::ADD A B, item c::SUB A B, item c::SUB B A,
item c::MUL A B, item c::DIV A B, item c::DIV B A :
               num clocks = 5;
            // 3-cycle transactions
            item_c::INC_A, item_c::INC_B, item_c::ACCUM :
               num clocks = 3;
            // 1-cycle transactions
            item c::CLR RES :
               num\_clocks = 1;
            default:
               `cn_err(("Unknown operation type: %02X", mon_vi.mon_cb.dat))
         // collect the data for each cycle
         data = new[num_clocks];
         for(int clk=0; clk < num clocks; clk++) begin
            data[clk] = mon vi.mon cb.dat;
            @ (mon vi.mon_cb);
            if (mon vi.mon cb.ctl == 1)
               `cn err(("The CTL signal is high during a transaction that should have been %0d
clocks.", num clocks))
        end
         // create the transaction, unpack into it, and write it out the monitored item port
         item = item_c::type_id::create("mon_item");
         item.unpack bytes(data);
         `cn info(("Monitored: %s", item.convert2string()))
        monitored_item_port.write(item);
  endtask : monitor_item
  // func: monitor result
  // Monitor the ready and result signal and broadcast it out the monitored result port
  virtual task monitor_result();
      forever begin
        @(posedge mon vi.mon cb.ready);
         `cn info(("Monitored Result: %08X", mon_vi.mon_cb.result))
        monitored result port.write(mon vi.mon cb.result);
     end
  endtask : monitor result
endclass : mon c
```

A few explanations may be in order:

```
@(posedge mon_vi.mon_cb.ctl);
```

Here, we are waiting for the positive edge of the ctl signal. Because of the clocking-block, there is no concern that this event will be triggered on the rising edge of ctl but before the DUT drives the dat lines. Why is that? Because the event will sample on the clock specified by the clocking block--in this case, the positive edge of clk. If the clocking block had specified the negative edge of clk, you would find that the posedge event triggers on the negative edge of the clk, even though the ctl signal is driven on the rising edge.

```
`cn_err(("Unknown operation type: %02X", mon_vi.mon_cb.dat))
```

A key element to any monitor is protocol checking. The interface itself already checks for X's. Here, we ensure that only legal values are specified on the first cycle. Later, we check that the ctl signal does not go high any other time during the transaction. And, at the end of the transaction, we guarantee that the data collected has a legal format because it can successfully unpack. If the unpack were to fail, it would report an error for us.

```
data = new[num clocks];
```

If you're coming from a C/C++ background, you might be wary by this line, because there are no free or delete operators. And this sits in a forever loop. This looks like a memory leak, but it's not. SytemVerilog has automatic garbage-collection, so when nobody else is referencing this data, it gets freed automatically. As it happens, this data is local in scope to this task, and it's copied byte-by-byte into the transaction during the unpack operation. Therefore, the bytes pointed to by the data variable will have zero references the next time the data variable is newed.

```
item = item c::type id::create("mon item");
```

Like the data variable, the item variable is local in scope to the task, and we keep creating new ones. Are these also garbage-collected when the item variable creates a new one? Well, yes and no. If nobody were listening on the analysis port, then they would be garbage collected. In this testbench, though, we have the monitor broadcasting to the agent, which broadcasts to the alu\_item\_subscriber\_c class we implemented in Lesson 6. This subscriber doesn't hold onto the transaction, though. It merely prints it out, so these transactions will be garbage collected. Other subscribers may store them in a scoreboard, or some other temporary location, and their reference count will not go to zero, so they will not be freed.

```
item.unpack bytes(data);
```

The unpack\_bytes function is used in the same manner as the pack\_bytes function we used in the driver. The unpack\_bytes function will report an error on its own if it is

unsuccessful, and it returns an int which is the number of bits that were unpacked. We don't need this information, though, so we don't look at it.

```
monitored_item_port.write(item);
```

Here we are writing that transaction out of the analysis port. Elsewhere, we write the result value out of the other analysis port. Since these are connected to the agent's analysis ports, they will likewise be broadcast out of the agent.

This version of the run phase uses the "Handling a Reset" recipe from <u>Appendix C</u> that isolates the monitor from the reset being asserted. Because the data that collects items is local to the tasks themselves, there is no cleanup () function necessary.

### **Conclusion**

Drivers and monitors are a snap in SystemVerilog because of all the built-in constructs like events, queues, dynamic and associative arrays, and easy signal access. Hooking them up the UVM way wasn't too difficult, either.

It's probably time we got around to checking that the ALU is actually doing some math, though.

# **Lesson 9: Writing a Predictor**

We've been so focused on creating, driving, and monitoring the stimulus that we haven't bothered to check if it's correct or not. We'll be getting to reading and writing CSRs in Lesson 10, so for now consider the K and C values to be 1 and 0 respectively.

UVM offers a variety of options when constructing your predictor. Some are more appropriate than others, depending on the nature of the prediction being made.

But first, some definitions:

### **Intra-Agent Prediction**

Refers to the prediction within a single agent, requiring only one monitor to perceive all necessary information.

### **Inter-Agent Prediction**

Predictions of DUT activity between different agents. Multiple agents are required to stimulate and monitor the traffic conditions.

A block-level testbench may have only one or both of these. The ALU agent is an example of a testbench that requires only one intra-agent predictor, because one monitor is sufficient to monitor both the transactions and the results.

A PCIE agent might also have an intra-agent predictor, tracking requests and responses within the PCIE framework. But that agent will likely communicate to an outside predictor that coordinates with another agent to check traffic at a higher level of abstraction.

### **Monitor Prediction**

For such a small testbench, you're probably tempted to put all of the prediction in the monitor. And for something this simple, that decision is probably justified. Typically, though, this is not such a great idea. Separating the low-level pin details and interface protocol checking from the higher-level prediction algorithms is often considered the best practice.

### **Scoreboards**

UVM provides a uvm\_scoreboard class, but it might interest you to know that in UVM 1.1 that class is just an empty component and serves no useful purpose. (As a matter of fact, so are the agent, environment, test, and a variety of other UVM classes). The reasons these "empty" classes exist are that they help identify the purpose of the derived class

you're creating and they serve as placeholders for future functionality that may come along someday.

Meantime, if the nature of your prediction algorithm requires a scoreboard, this is the component you should create. Pipe monitored requests and responses into the scoreboard component via TLM interfaces and use some of SystemVerilog's handy data types such as queues or associative arrays and away you go.

#### **PW Scoreboard**

The folks at Paradigm Works, Inc., created and released a more fully-functional open source scoreboard that appears in the *vkits* directory as pw\_scoreboard. They are lobbying for UVM to adopt it as the standard uvm\_scoreboard class, and it does have some compelling features.

It's a parameterized component that you can drop in with the transaction types you hope to check, and it automatically instantiates the analysis exports for you. The API is described in more detail in its User's Guide.

### **Comparators**

UVM offers several built-in comparator components that operate as simplistic versions of the PW scoreboard. The uvm\_in\_order\_comparator, uvm\_in\_order\_built\_in\_comparator, and uvm\_in\_order\_class\_comparator all compare two streams of data objects, both of the same type. This may be useful in situations where what goes in must come out, but for most applications probably will not be sufficient.

One place where these comparators can be useful is as an agent *self-check*. Placing a comparator in the agent between the driver and the monitor ensures that both components are in sync with one another.



The uvm\_algorithmic\_comparator offers similar functionality, but is parameterized to work with different transaction classes as the two streams and also takes a class that is used to transform the first class into the predicted second class.

This sounds perfect for our ALU, which would have transaction sequences going in one port, and results

going in the other, with a simple math function in between to predict expected results. What could be easier?

Unfortunately, the class that UVM 1.1 offers has one small bug--it cannot take an integer type as one of the streams. We would have to enclose the result value into a separate results class containing just a 32-bit value. Not an overwhelming limitation, though.

# **Prediction Encapsulation**

In <u>Lesson 7</u>, we saw how the sequences themselves could perform their own prediction, under the right circumstances. This was great for checking the result of a longer computation because it isolated the prediction from the interleaved traffic that is common on interfaces.

### **Roll-Your-Own**

Creating your own predictor component will often be the avenue of choice, and it's the one we'll choose here, though not because it's the most prudent. Rather, we'll roll our own because it's the situation you'll most often find yourself in. Also, it will later provide us with the ability to demonstrate using your predictor as a reference model in place of the real RTL.

This one should be a piece of cake for you.

### **Problem 9-1**

Instantiate an ALU predictor (pred\_c) that derives from uvm\_component in the ALU agent and provide it with two analysis imps, one taking an item\_c and the other taking a result\_t value. Use the `uvm\_analysis\_imp\_decl macros to permit you to create both write() functions.

Hook up the predictor's imps to the monitors ports as shown in the following diagram and fire away.



#### **Solution**

Hopefully this was not too challenging for you. As discussed in <u>Lesson 6</u>, these can be placed in the alu pkg.sv file:

It's not too distressing if you placed them in the same file as the predictor, but it's a good habit to always put them in the package so they are declared for all classes.

```
verif/vkits/alu/alu pred.sv
`include "alu item.sv"
class pred c extends uvm component;
    `uvm_component_utils(pred_c)
   // Group: TLM Ports
   // var: monitored item imp
   uvm_analysis_imp_item #(item_c, pred_c) monitored_item_imp;
   // var: monitored result imp
   uvm_analysis_imp_result #(result_t, pred_c) monitored_result_imp;
   // Group: Fields
   // The result of the monitored transaction is stored here and checked with the received result
   result t result = 0;
   // Group: Methods
   function new(string name="pred",
                  uvm component parent=null);
       super.new(name, parent);
   endfunction : new
   // func: build phase
   function void build phase (uvm_phase phase);
       super.build phase(phase);
       monitored item imp = new("monitored item imp", this);
       monitored result imp = new("monitored result imp", this);
   endfunction : build phase
   // func: write item
   // Accepts ALU transactions and sets the next expected result
   virtual function void write_item(item_c _item);
       case( item.operation)
          se(_item.operation)
item_c::ADD_AB: result = _item.alpha + _item.beta;
item_c::SUB_AB: result = _item.alpha - _item.beta;
item_c::SUB_BA: result = _item.beta - _item.alpha;
item_c::MUL_AB: result = _item.alpha * _item.beta;
item_c::DIV_AB: result = _item.alpha / _item.beta;
item_c::DIV_BA: result = _item.beta / _item.alpha;
item_c::INC_A: result = _item.alpha + 1;
item_c::INC_B: result = _item.beta + 1;
```

Perhaps by now your only real challenge was having multiple imps appear in a component. This required the declaration macros, the new uvm\_analysis\_imp types that these macros created, and the naming of your implementation functions write\_item and write\_result.

### **Reference Modeling**

It won't always be the case, but sometimes your predictor behaves very much like the DUT itself. Sometimes it's a C or SystemC reference model; or the RTL hasn't actually been written yet and you'd like something to test against; or you want to try some early performance modeling to prove the architecture; or you want to run very fast sims without the RTL to test that your functional coverage is adequate.

Whatever your reasoning, sometimes you want a *reference model*. The predictor designed above is an excellent candidate for that.

In order to create a reference model, we need to conditionally change the architecture of the ALU agent to something more like this diagram:



We could modify our predictor to contain a seq\_item\_port just like the driver, so that it can accept transactions. Then, in the main or run phase, we could have it get the next

item, calculate the result just as it was doing before, and send it back to the sequencer as a response. We would also want to add analysis ports that broadcast the transactions and results as if a monitor were present. And we could have it wait for a computational delay that models the real hardware.

The rest of the verification environment is completely isolated from this change, and for all intents and purposes the RTL might as well be present.

How much practical use this method would be is a matter of debate. But in this testbench, it is so easy that it begs to be written.

#### **Problem 9-2**

Modify the ALU predictor to behave like a reference model when a configuration field ref\_model is set. Modify the ALU agent to connect itself like a reference model when its ref\_model field is set.

Create a new test, ref model test c, that turns these bits on.

You may need to reset the ALU interface at time zero in the testbench to avoid its x-checkers.

#### **Solution**

The alu agent c modifications are fairly straightforward:

In the build phase, ensure that the predictor's value of ref\_model matches the agent's by default. This way, the test(s) only have to modify the agent.

Also, don't create either the driver or the monitor when in reference model mode:

```
71. verif/vkits/slu/alu_agent.sv

if (!ref_model)
    mon = mon_c::type_id::create("mon", this);

if (is_active) begin
    if (!ref_model)
        drv = drv_c::type_id::create("drv", this);
        sqr = sqr_c::type_id::create("sqr", this);
    end
```

The connect phase should match the TLM connections of the diagram.

```
verif/vkits/alu/alu_agent.sv

virtual function void connect_phase(uvm_phase phase);
    super.connect_phase(phase);

if(!ref_model) begin
    // the same connections as before
    end else begin
    // as a reference model
    pred.seq_item_port.connect(sqr.seq_item_export);
    pred.monitored_item_port.connect(monitored_item_port);
    pred.monitored_result_port.connect(monitored_result_port);
    end
endfunction : connect phase
```

The changes needed to the predictor are shown below in boldface:

```
73. verif/vkits/alu/alu_pred.sv

class pred_c extends uvm_component;
    `uvm_component_utils_begin(pred_c)
    `uvm_field_int(ref_model, UVM_ALL_ON)
    `uvm_component_utils_end

//------// Group: Configuration Fields

// var: ref_model
// When set, operates in reference model mode
bit ref_model = 0;
```

```
// Group: TLM Ports
// var: monitored item imp
uvm analysis imp item #(item c, pred c) monitored item imp;
// var: monitored result imp
uvm_analysis_imp_result #(result_t, pred_c) monitored_result_imp;
// var: seq item port
// As a reference model, pulls transactions from the sequencer
uvm seq item pull port #(item c) seq item port;
// var: monitored_item_port
// As a reference model, drives out the transactions that were "driven"
uvm analysis_port #(item_c) monitored_item_port;
// var: monitored_result_port
// As a reference model, drives out the results that were "seen"
uvm_analysis_port #(result_t) monitored_result_port;
// Group: Fields
// var: result
^{\prime\prime} The result of the monitored transaction is stored here and checked with the received result
result t result = 0;
// var:
// Group: Methods
function new(string name="pred",
            uvm component parent=null);
   super.new(name, parent);
endfunction : new
// func: build_phase
function void build phase (uvm phase phase);
   super.build phase(phase);
   if(ref model) begin
     seq_item_port = new("seq_item_port", this);
     monitored_item_port = new("monitored_item_port", this);
     monitored_result_port = new("monitored_result_port", this);
   end else begin
     monitored item imp = new("monitored item imp", this);
     monitored result imp = new("monitored result imp", this);
endfunction : build phase
// func: main_phase
task main_phase(uvm_phase phase);
   item c item;
   if(ref_model) begin
      forever begin
         seq_item_port.get_next_item(item);
         `cn_dbg(30, ("REF_MODEL: %s", item.convert2string()))
         // create a delay that models the transmission of the transaction
         #5ns;
        monitored item port.write(item);
         // calculate result
        write_item(item);
```

The big change is the main\_phase, which now looks similar to the one in the driver. We could modify it to choose different delays based on the transaction type. Or, we could pull in the virtual interface that the driver uses and wait on clock edges instead.

You already know how to create the test, but just in case you've forgotten, it's here:

```
verif/alutb/tests/ref_model.sv
include "basic.sv"
// class: ref model test c
// Test the ALU using the predictor as a reference model
class ref model test c extends basic test c;
   `uvm component utils(ref model test c)
  // Group: Methods
  function new(string name="test",
               uvm component parent=null);
     super.new(name, parent);
  endfunction : new
  // func: build phase
  virtual function void build phase (uvm phase phase);
     super.build phase(phase);
     uvm config db#(int)::set(this, "alutb env.alu agent", "ref model", 1);
     // reset the interface to avoid x-checkers
     alutb_tb_top.alu_i.reset();
  endfunction : build phase
endclass : ref model test c
```

Note that we are able to reset the interface directly from the test because tests do not live in packages. The testbench is global in scope and signals or interfaces may be peeked or poked in tests as much as you wish.

An alternative to this approach would be to leave the ALU agent largely the same, but disconnect the RTL from the interface. Allow the driver to drive the transaction onto the interface and the monitor to see it. Then, when the monitor tells the predictor that a transaction occurred, have the predictor drive the result directly onto the interface some time later. This approach leads to fewer changes to the code, but incurs the overhead of having a driver and monitor and dissociates itself from operating only at the transaction level.

Cavium

### **Conclusion**

UVM offers a variety of choices for simple prediction schemes. TLM interfaces provide a lot of flexibility and can allow you to run without RTL at all, provided you plan ahead. Ultimately, though, prediction algorithms will be simple because of the rich set of aggregate data types and other functions that are available in the SystemVerilog language.

# **Lesson 10: Configuration Registers**

The CSRs that are specific to this testbench are described in the file rtl/alu/alu.csr. In there, you'll find a CSR titled ALU\_CONST, and it contains a read/writable field called K\_VAL. Let's write a test that specifically configures that CSR field to a value between 9 and 20.

# **Register Organization**

Let's first understand where this register is in the hierarchy. Here is a picture of the testbench hierarchy that gets you to that field.

This picture shows that the test component instantiates two objects, cfg and reg\_block. *Cfg* classes will be described in more detail in <u>Lesson 11</u>. The test then



has the *cfg* class's instance of reg\_block *reference* the one in the test (dashed lines represent handle assignments). Because it's a reference, there is only one instance of the reg\_block in the simulation, and no extra memory is consumed. This is accomplished with the following code in alutb/tests/base\_test.sv:

```
// create the random configurations
cfg = alutb_pkg::cfg_c::type_id::create("cfg");

// create reg_block
if(reg_block == null) begin
    reg_block = alu_csr_pkg::alu_ncb_reg_block_c::type_id::create("reg_block", this);
    reg_block.configure(null, "alutb_tb_top.dut_wrapper.dut");
    reg_block.build();
    reg_block.lock_model();
end

// set configuration's reference to reg_block
cfg.reg_block = reg_block;
```

The reg\_block is derived from uvm\_reg\_block and inside of this lives the registers and/ or register files. To understand this better, let's observe the following definitions from the UVM 1.1 Reference Manual:

### **Register Block**

A register block represents a design hierarchy. It can contain registers, register files, memories and sub-blocks. A block has one or more address maps, each corresponding to a physical interface on the block.

### **Register Address Map**

An address map is a collection of registers and memories accessible via a specific physical interface. Address maps can be composed into higher-level address maps.

### **Register File**

A register file is a collection of register files and/or registers used to create regular repeated structures. Register files are usually instantiated as arrays.

### Register

A register represents a set of fields that are accessible as a single entity. A register may be mapped to one or more address maps, each with different access rights and policy.

### **Register Adapter**

This class defines an interface for converting between the generic register operation (uvm\_reg\_bus\_op) and a specific bus transaction.

In short, when you hear "Register Block" think design hierarchy (such as MIO, IOB, or GMX). When you hear "Address Map" think interface (such as NCB, RSL, or PCIE). When you hear "Register File" think of repeatable structures such as per-port statistics registers, or physical and virtual functions.

In our simple testbench, the register block created by the CSR generation scripts contains the registers in the alu block. The register block is auto-generated and located in <code>vkits/reg/obj/unit/regs\_alu.sv</code>. It contains the register classes and the register block associated with the NCB address map. In other blocks, it may be the case that multiple different interfaces can access registers, in which case they would have more than one map. They may also have register files when sets of registers are arrayed.

# **References for Everyone!**

As is usually the case, many different components and objects will want to be able to access the CSRs and the testbench's configuration class. As we saw in <u>Lesson 5</u>, UVM's

configuration and resource database gives us a way to push references with minimal code. We accomplish this in the following manner:

- 1. Push the register block into the resource database with the field name "reg\_block." Push it to all components by setting the inst\_name argument to "\*". Obviously, if you have more than one register block in your testbench, then you may have to be more targeted.
- 2. For any component that needs access to the register block, instantiate a field of that type with the name "reg\_block." Use the `uvm\_field macros to declare this field as a member of this component.
- 3. Each component will get a reference to this one instance when it calls super.build\_phase().

The base test uses this method to push both its cfg field and the reg\_block field to any component that wishes to see them with this bit of code:

```
// push the register block and the configurations to all blocks that ask for it
uvm_config_db#(uvm_object)::set(this, "*", "reg_block", reg_block);
uvm_config_db#(uvm_object)::set(this, "*", "cfg", cfg);
```

# **Configuring Your Block**

You'd be excused if you missed it while flipping through the reference manual, but UVM's register block class contains a nice little function called update(). What this function does is perform the *minimum* number of CSR writes to get the CSRs in the DUT to match the testbench's register block. So, the process to randomize and configure a block's CSRs is straightforward:

- 1. Randomize the register block. The CSR script has declared all registers as rand member fields, and all register fields as rand member fields, so randomizing the entire block will randomize all of the register fields.
- 2. Call reg block.update(), preferably during the configure phase.

That was easy. Maybe too easy. It turns out that UVM will write the CSRs in address order. Maybe that's what works for your block (it works great for the alu). But it might require a more complicated configuration routine than that.

In that case, you can add modify the configure\_phase of a component, and you can organize the register writes in whatever manner you choose. The registers themselves also have a task called update(), and by calling this it will perform the CSR write (if and only if one is needed).

Register blocks and registers both also have a corresponding task called mirror(), which will perform CSR reads to get the environment's version of the registers to match the one in the DUT.

### The kval Test

Let's put all of this together and try to accomplish the goals of this lesson. Then we'll take a look at how all of it worked.

Create a test class called kval\_test\_c and extend it from the basic\_test\_c class. In it, add this constraint:

```
75. verif/alutb/tests/kval.sv

constraint kval_cnstr {
   reg_block.ALU_CONST.K_VAL.value inside {[9:20]};
}
```

Up until now the CSRs have contained their innocuous values, due to this constraint in the alutb\_pkg::cfg\_c class:

```
// Constrain K_VAL and C_VAL to both be innocuous
constraint innocuous_cnstr {
   reg_block.ALU_CONST.K_VAL.value == 1;
   reg_block.ALU_CONST.C_VAL.value == 0;
}
```

If we were to run this test now, there would be a conflict in the constraints that the simulator would be unable to solve. Go ahead and try it.

#### Problem 10-1

You could eliminate this problem by removing this constraint altogether. How could you fix it *without* removing the constraint or altering the configuration class?

Naturally, **your test will fail** because your predictor doesn't know anything about the K or C configurations, yet. We'll deal with that in a little bit.

#### **Solution**

Your first instinct might have been to use the factory. In that case, you could derive a class from alutb\_pkg::cfg\_c, and in its new function set the constraint\_mode of the innocuous cnstr to zero.

However, the cfg instance is accessible from the test. So long as you turn off the constraint mode before the configuration class is randomized, then the constraint will not be applied. How you do that, though, is the hard part.

```
virtual function void build_phase(uvm_phase);
    cfg.innocuous_cnstr.constraint_mode(0);
    super.build();
endfunction : build_phase
```

If you do this, you'll find that the cfg instance hasn't been created yet, so you're trying to access a NULL object.

```
virtual function void build_phase(uvm_phase);
    super.build();
    cfg.innocuous_cnstr.constraint_mode(0);
    endfunction : build_phase
```

If you do this, you'll find that the base test's build phase has already randomized the knob. This cannot be moved to the connect or end of elaboration phases, because it's necessary to randomize it in the build phase so that the rest of the components will build based on any configurations that might appear in cfg.

Fortunately, the base test was designed to solve this problem. The cfg randomization takes place in a virtual function called randomize\_cfg, which you can override to do something before or after the randomization. So, in the kval\_test\_c class:

### **How It All Works**

How did the register block know how to create NCB stores and loads for us? How does it know that the register isn't on the RSL interface instead?

The answer to these questions lie in the register block, the register maps, and the register adapters.

Investigate the alu\_csr\_pkg::alu\_ncb\_reg\_block\_c::build() function (in verif/vkits/reg/obj/unit/regs\_\_alu.v), which configures and builds each of the CSRs and builds the NCB address map. The address map will be assigned a reference to the NCB sequencer and the NCB register adapter by the testbench.

This happens in the base\_test\_c::connect\_phase function. It will be these classes that turn generic read and write transactions that the UVM register model knows about into the NCB stores and loads that we need.

The UVM 1.1 Class Reference and the User's Guide (section 5.5) have lots more detail on all of these.

### Question

Why couldn't the register adapter have been specified in the register block instead of in the base test?

#### Answer

Associating a CSR with an interface is a testbench function. In the full-chip testbench, these CSRs would not use the NCB to be written because that is an internal interface. Thus, this code does not belong in the *vkit*, which is meant for code that can be re-used at higher levels.

# **Fixing Our Predictor**

Fixing the predictor to be CSR aware should be straightforward, as the predictor just needs to be aware of the CSR values at the time it makes the prediction. So, we can instantiate the register block in alu pred c and make it a configurable reference:

We chose to provide it with the macro flag UVM\_REFERENCE, which will ensure that the object is populated by reference. It also means that the whole register file will not be printed out if we ever sprint() this predictor.

#### Problem 10-2

Now, modify the write\_item function to consider both the K and C values that are present in the register block.

Your kval test should now PASS.

#### **Solution**

Take special note of the fact that we get the current values from uvm\_reg\_field objects by looking at their value field.

```
78. verif/vkits/alu/alu pred.sy

Virtual function void write_item(item_c _item);

bit [7:0] k_val = reg_block.ALU_CONST.K_VAL.value;

bit [7:0] c_val = reg_block.ALU_CONST.C_VAL.value;

case(_item.operation)

    item_c::ADD_A_B : result = k_val * (_item.alpha + _item.beta) + c_val;
    item_c::SUB_A_B : result = k_val * (_item.alpha - _item.beta) + c_val;
    item_c::SUB_B_A : result = k_val * (_item.beta - _item.alpha) + c_val;
    item_c::MUL_A_B : result = k_val * (_item.alpha * _item.beta) + c_val;
    item_c::DIV_A_B : result = k_val * (_item.alpha / _item.beta) + c_val;
    item_c::DIV_B_A : result = k_val * (_item.beta / _item.alpha) + c_val;
    item_c::INC_A : result = k_val * (_item.alpha + _i) + c_val;
    item_c::INC_B : result = k_val * (_item.alpha + _i) + c_val;
    item_c::CLR_RES : result = 0;
    item_c::ACCUM : result += _item.alpha;
    endcase

    `cn_dbg(30, ("Calculated result %08X on item: %s", result, _item.convert2string()))
    endfunction : write_item
```

Also note that when this function runs, it will fetch the predicted values based on the most recently completed CSR write. If a field is marked as being volatile, it means that it may change values between accesses (like a status register or a statistics counter).

# **Register Callbacks**

There are many scenarios where you would want the environment to be alerted whenever a read or write occurs on a CSR. Here are just a few:

- Aliased registers. When one register is written, another register takes a new value.
- Expecting interrupts. When a CSR is written to, the write may conditionally cause an interrupt that needs to be expected.
- Soft resets. Writing a CSR causes a software reset, and some agents and predictors must be reset, too.
- Writes to the registers on-the-fly cause predictions to shift accordingly.

For cases such as these, you want to use a register callback. Register callbacks follow the same pattern that other callbacks in UVM follow:

- 1. Derive a class from uvm reg cbs.
- 2. Fill in the tasks and/or functions that supply the code you want to run.

- 3. Instantiate your callback class somewhere in the environment.
- 4. Register your callback class on the CSR(s) that it should apply to.

You may register multiple callback classes or multiple instances of a callback class on a given CSR.

The following is an example of a callback that prints the read value anytime the ALU RESULT[SOR] field is read from.

Then, the callback class is created and registered with the ALU\_RESULT CSR anyplace and at any time in the environment.

```
alu_result_reg_cb_c alu_result_reg_cb = new("alu_result_reg_cb");
uvm_reg_cb::add(reg_block.ALU_RESULT, alu_result_reg_cb);
```

# **Built-In Register Sequences**

For free, UVM's register package includes a variety of register test sequences to completely exercise the CSR and memory space. These sequences can be the basis of your very first tests of a block to ensure that all CSR bugs are discovered and fixed. What's more, the sequences will automatically adapt to changes to the CSRs over time without any need to be modified.

The sequences available test the DUT's ability to withstand resets, bit-bashing, shared accesses (registers that can be accessed by more than one interface), memory walking patterns, and back-door HDL accesses.

Each sequence can be configured via the UVM resource database to turn on or turn off testing of specific CSRs or blocks.

Cavium

# **Conclusion**

UVM's register package offers significantly more functionality than what is presented here. UVM also has backdoor accesses, FIFO-like CSRs, memories, indirect registers, and more. But the information presented in this Lesson should provide a baseline for future lessons where these CSRs will be used.

# **Lesson 11: Writing Tests**

When an environment is written properly, writing tests to hit specific regions of the design or areas of concern is merely a matter of adjusting a few knobs, tweaking a few configurations, or creating a few factory overrides. The base test instantiates everything, but all of the other tests should be easy to write.

In our environment, there are two types of configurations: testbench build configurations and random knob configurations.

### **Testbench Build Configurations**

Many components have configuration fields that can be set by higher-level components. These configuration fields are determined and set (using uvm\_config\_db::set calls) at time zero and are used to control the build process.

### **Random Knob Configurations**

These may be set at time zero or randomized dynamically during the simulation. They are used to control stimulus or component behaviors and to configure the DUT during the simulation.

We have been using the first type all along. When we told the predictor to act as a reference model, we used this call:

```
uvm config db#(int)::set(this, "alutb env.alu agent", "ref model", 1);
```

ref\_model is a configuration field of an ALU agent that trickles down to the same configuration field in its predictor.

Since this model is so familiar by now, we're not going to spend the rest of this chapter discussing it. But suffice to say, testbench build configurations are one way that you can write a test that manipulates the environment to help achieve the test's goals.

The rest of this chapter will discuss random knob configurations.

### **CFG Classes**

There are myriad classes in a *vkit* where you can put random variables. Transactions, drivers, agents, sequences...all of the classes we've discussed so far can have random variables that change how they behave from one run to the next. And that's part of the problem: if you're writing a predictor that needs to be aware of all of these different values,

then the predictor must have references to each of these components to have visibility into these values.

The solution is that a *vkit* defines a *cfg* class which contains all of its knobs, and each component within that *vkit* needing access holds a handle to it. The *cfg* class is created and randomized by the base test before the environment is built so that the random configurations can subsequently influence the testbench configuration.



(Note in the diagram above that dashed lines represent handles, or references, to the solid line objects instantiated elsewhere.)

The base test then doles out the handles to the cfg class to all applicable sub-components using  $uvm\_config\_db\#(uvm\_object)$ ::set calls. This allows test writers to add constraints directly to the cfg class and manipulate the cfg class before and after randomization as they see fit.

The *cfg* class also contains handles to any register blocks associated with the *vkit*, such that CSR configurations and knobs can have constraints upon one another. The *vkit* components can access their associated register blocks through their *cfg* handles.

It should be noted that when *vkits* rely upon other *vkits*, their *cfg* classes must reference the dependancy's *cfg* class. The example above shows *vkit* A's *cfg* class creating an instance of *vkit* C's *cfg* class.

To summarize the order in which all of these objects and components are built:

1. The base test instantiates and creates all *cfg* classes associated with the *vkits* it will instantiate.

- 2. The base test creates, builds, and configures any associated register blocks.
- 3. It then assigns the register blocks to handles within the *cfg* classes.
- 4. The base test then randomizes the *cfg* classes in a virtual function called randomize\_cfg. Derived tests can change the *cfg* class constraints, manipulate the *cfg* class by overriding randomize\_cfg, or create derived *cfg* classes and use the factory. Randomizing the *cfg* class also randomizes the register blocks.
- 5. The base test populates the configuration database with handles to the *cfg* classes, such that the build phases of later components will automatically pull them in.

```
uvm_config_db#(uvm_object)::set(this, "a_blk", "cfg", a_cfg);
uvm_config_db#(uvm_object)::set(this, "b_blk", "cfg", b_cfg);
```

6. The base test finally creates those *vkits*, as per the environment's architecture and the results of randomizing the *cfg* class.

UTG's base\_test template does some of this automation for you by providing hints for where everything should go.

#### Problem 11-1

The ALUTB package already contains a cfg\_c class that, admittedly, doesn't do a whole lot just yet. We're going to add some constraints to it to modify the CSR values of K and C during the configuration phase and attempt to hit a wide swath of values.

**Remove the innocuous\_cnstr constraint from alutb\_pkg::cfg\_c.** Create a configuration *knob* in the ALUTB configuration class that permits values of K and C to be within the following values. By default, constrain the knob to always choose INNOCUOUS mode:

| Setting   | K     | С      | Frequency |
|-----------|-------|--------|-----------|
| INNOCUOUS | 1     | 0      | 20%       |
| SMALL     | 25    | 210    | 50%       |
| LARGE     | 650   | 11128  | 15%       |
| XLARGE    | 51255 | 129255 | 5%        |
| UNLIMITED | 1255  | 0255   | 10%       |

Cavium

Then, write a test called <code>exer\_test\_c</code> that varies the knob settings according to the frequencies shown above. You should find that it passes consistently.

You will also need to fix the kval\_test\_c reference to innocuous\_cnstr.

#### **Solution**

After removing the ALU base constraints, you start by creating an enumerated type that represents the knob. By placing this type in the configuration class, you do not pollute the namespace of the environment. This should go at the top of the cfg c class:

Then, you create a random instance of your new enumerated type, and constrain it to the value INNOCUOUS.

Note the syntax of the `uvm\_field\_enum macro requires that you provide the type as the first argument. Now, add implication constraints to K and C that match the table:

```
// constrain K_VAL based on alu_const_knob
constraint kval_cnstr {
    alu_const_knob == INNOCUOUS -> (reg_block.ALU_CONST.K_VAL.value == 1);
    alu_const_knob == SMALL -> (reg_block.ALU_CONST.K_VAL.value inside {[2:5]});
    alu_const_knob == LARGE -> (reg_block.ALU_CONST.K_VAL.value inside {[6:50]});
    alu_const_knob == XLARGE -> (reg_block.ALU_CONST.K_VAL.value inside {[51:255]});
    alu_const_knob == UNLIMITED -> (reg_block.ALU_CONST.K_VAL.value inside {[0:255]});
}

// constrain C_VAL based on alu_const_knob
constraint cval_cnstr {
    alu_const_knob == INNOCUOUS -> (reg_block.ALU_CONST.C_VAL.value == 0);
    alu_const_knob == SMALL -> (reg_block.ALU_CONST.C_VAL.value inside {[2:10]});
    alu_const_knob == LARGE -> (reg_block.ALU_CONST.C_VAL.value inside {[11:128]});
    alu_const_knob == XLARGE -> (reg_block.ALU_CONST.C_VAL.value inside {[129:255]});
    alu_const_knob == XLARGE -> (reg_block.ALU_CONST.C_VAL.value inside {[129:255]});
    alu_const_knob == UNLIMITED -> (reg_block.ALU_CONST.C_VAL.value inside {[0:255]});
}
```

The exer\_test\_c class uses a distribution constraint to randomize the knob. Notice that you can add a constraint *through* the class instance hierarchy. This is essential. If you

couldn't do this in SystemVerilog, the only other way to do it would be by extending the class with another one that contained the constraint, and then overriding that type using the factory. You'll find this method to be a lot less typing.

Here is the complete exer\_test\_c class:

```
verif/alutb/tests/exer.sv
// class: exer_test_c
// Turns on all possible values of K VAL and C VAL
class exer test c extends basic test c;
   `uvm component utils(exer test c)
   // Group: Configuration Fields
  constraint const knob cnstr {
     cfg.alu_const_knob dist { alutb_pkg::cfg_c::INNOCUOUS :/ 20,
                                alutb pkg::cfg c::SMALL
                                                          :/ 50,
                                alutb_pkg::cfg_c::LARGE
                                                            :/ 15,
                                alutb pkg::cfg c::XLARGE
                                alutb pkg::cfg c::UNLIMITED :/ 10
      };
   // Group: Methods
   function new(string name="alu exer",
             uvm component parent=null);
     super.new(name, parent);
   endfunction : new
endclass : exer test c
```

The exer test now overwrites the configuration class's const\_knob\_cnstr constraint with its new one. Because the enumerated type is local to the scope of the configuration class, (which is local to the scope of the ALUTB package), you need to use the scoping operator twice.

#### **Test Overrides**

Sometimes you want to create a sequence for a semi-directed test case. Perhaps you want to create an error case that you don't want intermingling with your other sequences. Or you want your driver to behave differently for a single test.

Once again, this is where the factory comes in. It is common practice to create a derived class of something else in the environment and place it in the test file, then use a factory override for that test only.

#### Problem 11-2

Create a new test, div0\_test\_c, that sets the denominator of a divide operation to zero 50% of the time. Do this by overriding the alu\_pkg::item\_c with a new transaction type, div0\_item\_c. See what happens.

#### **Solution**

Here is one solution to the problem:

```
verif/alutb/tests/div0.sv
include "basic.sv"
// class: div0 item c
// Causes a \overline{\text{divide-by-zero}} on 50% of all divide operations
class div0 item c extends alu pkg::item c;
   \overline{} uvm object utils (div0 item c)
   constraint protocol cnstr {
      (operation == DIV_A_B) -> beta dist { 0 :/ 50,
                                              [1:'hffff] :/ 50};
      (operation == DIV_B_A) \rightarrow alpha dist { 0 :/ 50,
                                              [1:'hffff] :/ 50};
      (operation == SUB_A_B) -> alpha > beta;
      (operation == SUB_B_A) -> beta > alpha;
   // Group: Methods
   function new(string name="div0 item");
      super.new(name);
   endfunction : new
endclass : div0 item c
// class: div0 test c
// Uses the div0_item_c class instead
class div0 test c extends basic test c;
   `uvm component utils(div0 test c)
   // Group: Methods
   function new(string name="div0 test",
               uvm component parent=null);
      super.new(name, parent);
   endfunction : new
   // func: build phase
   virtual function void build phase (uvm phase phase);
      super.build phase (phase);
      set_type_override_by_type(alu_pkg::item_c::get_type(), div0_item_c::get_type());
   endfunction : build phase
endclass : div0 test c
```

#### Some notes:

The constraint protocol\_cnstr needs to have the same name as the base class. **Constraints act like virtual methods**: if the derived class has one that is the same name, it

takes precedence. This changes the constraints to have a zero in the denominator 50% of the time for division operations. Note how we've used the distribution constraint on top of an implication constraint. It was also necessary to put the subtraction constraints in because we cannot partially override a constraint block.

And finally, the factory override method should now be familiar to you:

```
set type override by type(alu pkg::item c::get type(), div0 item c::get type());
```

If your first inclination was to only perform the factory override 50% of the time, there's really no effective way to do that. Using constraints and overriding all transactions is the way to go.

If you did everything correctly, you should find that the RTL puts X's out as the result and the test fails. Congratulations! You've found your first bug. The designer agrees and decides to use a denominator of 1 whenever a zero is seen instead.

You can patch the RTL with the utut script, like this:

verif/alutb> utut fix 1

#### Question

Now if you run your test again, you'll find that the test passes. But if you wrote your predictor's checker in the same way as the solution from <u>Lesson 9</u>, there's a problem in there someplace, can you find it and fix it?

#### Hint:

Look in the logfile. It's a problem that also plagues designers.

#### Answer

Only if you looked at your logfile would you likely find the problem. It's that the predictor we wrote also doesn't have the fix and is calculating the result to be X. But the result is no longer X and yet the test still passes. What's going on here?

There are actually two problems. The first is that the predictor is predicting X, and the second is that it's not flagging an error.

If you recall, our comparison took place in the TLM imp function, write result():

Here, we've used an if statement, and one of the operands is an X. Just as in RTL, verification people have to beware that the if statement does not propagate an X. The above test will not succeed, and no error gets printed.

Of course, we need to modify the calculations to now match the RTL. But we want to make sure that we don't miss this issue again next time.

To fix this you could use the triple-equals construct:

Or, you could use the assert statement which does not have the same affliction as the if statement:

And to fix the ALU predictor, you would change the two cases as follows:

```
88. verif/vkits/alu/alu_pred.sv
item_c::DIV_A_B : result = k_val * (_item.alpha / (_item.beta? _item.beta : 1)) + c_val;
item_c::DIV_B_A : result = k_val * (_item.beta / (_item.alpha? _item.alpha : 1)) + c_val;
```

# **Adding Configurable Time Delays**

In <u>Lesson 3</u>, we discussed adding a time delay to each of the ALU's sequence items. The advantage of this is that we could add constraints based on the other fields in the transaction.

Another place to put these delays are in the *vkit's* cfg class. The advantage of this location is it allows us to directly constrain how the driver behaves from the test.

#### Problem 11-3

First, the ALU component needs a cfg class. Use utg's cfg template, and give it just one configuration field, drv\_inter\_item\_delay, that tells the driver to wait a certain number of clock cycles after transmitting a packet.

The ALUTB env component and the ALU agent have a relationship that is similar to the relationship in the a\_blk and c\_blk referenced earlier in this chapter. So, have the ALUTB cfg class create the ALU cfg class in its new function. Ensure that it is declared as rand, so that when the ALUTB cfg class is randomized, the ALU cfg class will also be randomized.

The ALUTB env will also need to push the ALU cfg class to its alu\_agent, and the ALU agent should push it to its driver. Whew!

Finally, implement the wait functionality in the driver. Run one of your tests, and see nice delays between transactions.

#### **Solution**

For the sake of brevity, we've eliminated the covergroup that utg automatically populates. But normally, these are wonderful things to have lying around.

```
89. verif/vkits/alu/alu_cfg.sv
// class: cfg_c
// ALU vkit's cfg class
class cfg c extends uvm object;
   `uvm object utils begin(alu pkg::cfg c)
      `uvm field int(drv inter_item_delay, UVM_DEFAULT | UVM_DEC)
   `uvm_object_utils_end
   // Group: Fields
   // var: drv inter item delay
   // How long the driver should wait (in clocks) after sending an item
   rand int unsigned drv_inter_item_delay;
   constraint drv delay cnstr {
     drv inter item delay < 20;
   // Group: Methods
   function new(string name="cfg");
     super.new(name);
   endfunction : new
```

Then, in the ALUTB cfg class, we create our new alu\_pkg::cfg\_c class. It wouldn't be appropriate to just name it cfg, so we name it alu\_cfg:

```
90. verif/vkits/alutb/alutb_cfg.sv

//-

// Group: Fields

// var: alu_cfg
// The ALU vkit's configuration class
rand alu_pkg::cfg_c alu_cfg;

//--

// Group: Methods
function new(string name="cfg");
super.new(name);
alu_cfg = alu_pkg::cfg_c::type_id::create("alu_cfg");
endfunction : new
```

Now, it has to be delivered to the components that need references to it. Those would be the ALU agent and its driver. Push the cfg class to the ALU agent from the ALUTB env:

Instantiate the cfg class as a configuration field of the agent to receive this reference and push it to all of its children:

```
92. verif/vkits/alu/alu_agent.sv

uvm_config_db#(uvm_object)::set(this, "*", "cfg", cfg);
```

The driver is the only one at the moment that cares about this configuration class, so instantiate it there as well, knowing that it will be filled in when <code>super.build\_phase()</code> is called.

Finally, you can implement the actual delay at the end of the driver task (just after the call to item done():

Remember that this is a knob that needs randomizing every time it's used, otherwise your inter-item delays will always be the same.

### **Conclusion**

While the rest of our jobs may be overly complicated, writing tests should be kept simple. *Vkits* should each have a policy class called cfg, instantiated in the base test and distributed to its components through the configuration database. Hierarchies of cfg classes may exist, as well.

Tests can be created with the template generator and extended from the base test, or any other test. Tweak it with some configurations and knobs, and maybe a factory override or two, and you're off to the races.

# **Lesson 12: Advanced Sequences I**

Sequences and sequencers are so involved, they deserve three separate lessons! This lesson will discuss how to better launch sequences to get a more random mix of traffic, how we can use the resource database to configure sequences, and what a persistent sequence is.

# **Default Sequences**

So far we've seen two methods that we can use to launch sequences onto a sequencer. From a component, we can create a sequence and call its start task, with a reference to the sequencer as an argument. From another sequence, we can have it launch another sequence by calling one of the `uvm do macros.

A second way that you can launch sequences from a component is by calling the sequencer's task <code>execute\_item()</code> with an instance of the sequence. This isn't a whole lot different from calling the sequence's start task, so there's not much gain here.

But there's a third way as well. When any phase of a sequencer is started, its function start\_phase\_sequence is run. If there is a configuration item in the database called "default sequence" for this sequencer's phase, then that sequence is run automatically.

For example, to automatically launch a sum\_array\_seq\_c during the main phase, you would put this in your test's build phase:

This will create, randomize, and launch a sequence of this type for you when the main phase starts. If you want a very specific sequence to run, then the call is slightly different:

Here, notice that we did not just 'set' op\_x and op\_y. We needed to randomize it for this to work, because UVM will randomize it for us if it hasn't already been randomized, which would then squash our settings.

Regardless of the method you choose, you're probably wondering where all the benefit is. Sure, it allows you to use the configuration database to start these sequences, but it only allows us to launch one sequence per phase. What good is that?

Well, if that sequence is one that happens to launch many other sequences, then it can be used to concisely do a whole lot more than what our basic test's main\_phase currently does. That's where library sequences come into play.

# **Library Sequences**

Before we get too far into library sequences, it should be mentioned that these are new to UVM 1.1 and are not considered "production-level". As such, they are also not particularly well documented yet, either.

A library sequence is a sequence that picks a random sequence, launches it, then picks another, and another, and another, until a specified count is reached. This is an ideal method for creating highly random stimulus as it allows you to create a new sequence to test some feature, write a test that focuses on that sequence, and then add it to one or more library sequences to see how well it works with others.

You might recall that when you created alu\_seq\_lib.sv with utg that it created a class called lib\_seq\_c, and we had you comment it out. Those few lines of code are a library sequence. You can create as many library sequences as you wish. And each library can have as many sequences as you wish. To place a sequence into a library, you use the macro `uvm\_add\_to\_seq\_lib. For example, to add our factorial sequence to the lib\_seq\_c library, you would add the following to the factorial\_seq\_c class:

```
94. verif/vkits/alu/alu_seq_lib.sv

class factorial_seq_c extends uvm_sequence #(item_c, item_c);

`uvm_object_utils_begin(alu_pkg::factorial_seq_c)

`uvm_field_int(operand, UVM_ALL_ON)

`uvm_field_int(result, UVM_ALL_ON)

`uvm_object_utils_end

`uvm_add_to_seq_lib(factorial_seq_c, lib_seq_c);
```

This macro must specify the type of the sequence and which library you want it to go into. A sequence can call this macro more than once to be placed into different libraries. You can create different library sequences to mix different types of sequences. Your test can then set a library sequence as the default sequence for a particular phase, such as the main phase.

#### Problem 12-1

Add all of the sequences in your library sequence to the lib\_seq\_c.

Clear out the main phase of your basic test, and launch your new library sequence instead. Remember to uncomment the lib seq c.

#### **Solution**

To launch the sequences from your basic test, you should have altered it's build phase as follows.

You would also either need to move the library sequence to the top of the file, or create a forward-declaration of the library sequence:

```
96. verif/vkits/alu/alu_seq_lib.sv
typedef class lib_seq_c;
```

When you run this test, you should see 10 different random sequences chosen. Of course, most of those sequences spawn other sequences and sequence items, so a lot more traffic will be seen.

Now, all of your tests that derive from basic\_test\_seq\_c will run your library sequence by default.

# **Library Sequence Configuration**

Our library sequence only runs 10 random sequences. And it's always random. Maybe you want a more interesting pattern to choose from? Once again, UVM uses the policy class pattern to help out.

The uvm\_sequence\_library\_cfg class is the policy class that you can use to customize your library sequence. It offers three different options: selection\_mode, min random count, and max random count.

The min and max random count options do just what you think. When the sequence starts, it chooses a random number between these two numbers, and then sends that many sequences.

The selection mode is an enumerated type that offers you four choices as to how sequences will be chosen:

| uvm_sequence_lib_mode | Method                                      |
|-----------------------|---------------------------------------------|
| UVM_SEQ_LIB_RAND      | Select randomly (default)                   |
| UVM_SEQ_LIB_RANDC     | Random cyclic selection                     |
| UVM_SEQ_LIB_ITEM      | Send only items. Does not send sequences.   |
| UVM_SEQ_LIB_USER      | Applies a user-defined selection algorithm. |

Random cyclic is a term we haven't used so far in this tutorial. It tells SystemVerilog to choose randomly from a list of items, but don't choose an item again until the list has been exhausted.

Sending only sequence items is a very useful scenario. Essentially, the library sequence will just send random transactions, ignoring whatever sequences you put into it. Sequence items, though, get responses. And unfortunately, if you choose this selection mode, you will find that the library sequence's response queue fills up. To manage this, you would need to implement a response handler function that was described in <u>Lesson 7</u>.

The user-defined algorithm has you create a function (select\_sequence) that returns an unsigned integer between zero and its argument, max. At your disposal is the member field sequences, which is a queue of all the different sequences in the library, stored as uvm\_object\_wrapper classes. Calling get\_type\_name() on each member gives the sequence's name as a string. The following example shows how you might distribute sequences in a library unevenly:

```
97. verif/vkits/alu/alu_seq_lib.sv
class lib_seq_c extends uvm_sequence_library #(item_c);
   `uvm object utils(alu pkg::lib seq c)
   `uvm sequence library utils(lib seq c)
   // Group: Fields
   // var: selector
   // Distributes sequence selection unevenly when UVM SEQ LIB USER is used
  rand int unsigned selector;
  constraint selector cnstr { selector dist { 0 :/ 40, 1 :/ 20, 2 :/ 10, 3 :/ 30 }; }
   // Group: Methods
   function new(string name="seq lib");
     super.new(name);
      init sequence library();
  endfunction : new
   // func: select sequence
  virtual function int unsigned select sequence (int unsigned max);
     randomize() with { selector < max; };</pre>
      return selector;
  endfunction : select sequence
endclass : lib seq c
```

Library sequences offer several more features that allow you to modify the list of sequences dynamically, such as add\_sequence, remove\_sequence, and add\_typewide\_sequence, which allows you to add a sequence type to all your library sequences at one time.

# **Persistent Sequences**

A persistent sequence is one that starts during some phase (at time zero, perhaps) and remains active for the remainder of the simulation. Why would you want such a thing?

Well, we know that a sequencer can have multiple active sequences, so it's not as though your persistent sequence is the only thing happening. Typically, your sequence will wait some period of time, or wait for some event to happen, and then will spring into action. Here are a few possible examples of persistent sequences:

- Random Read Sequence. Picks a random register to safely read, reads it, then waits for a random period of time.
- Interrupt Handler. Waits for some interrupt event to occur, locks down the sequencer, and begins the process of discovery and clearing of interrupts.
- Sequence Adapter. Let's say that you had one sequencer that was spitting out messages and was feeding requests into your ALU agent for mathematical operations. The writer of that agent doesn't know about our item\_c class, so is sending their own sequence items that need to be converted into item c.

The ALU model has a second CSR called ALU\_RESULT. This CSR has a 32-bit read-clear field called SOR which contains the sum of all results since it was last read. We're going to add a sequence that reads and clears the SOR register every time we believe that it should exceed 32'h100\_000, and we will check to ensure that it does.

#### Here's how we'll do it:

- 1. Pipe all monitored results into the ALU sequencer and put each one in a mailbox.
- 2. Run a sequence starting at time zero that pulls from the mailbox and accumulates the expected SOR value.
- 3. If the expected SOR value exceeds 32'h100\_0000, then read the CSR to clear it.
- 4. Ensure that the SOR field read a value greater than 32'h100\_0000.
- 5. Clear the expected SOR value that's been accumulated so far.

There are a whole slew of new concepts above.

The first one is the mailbox, which is a handy SystemVerilog construct. It is a parameterized object that has put and get tasks to let you stuff objects in one place and pull them out of another. It also has zero-time functions try\_put and try\_get. UVM offers you the choice of using a TLM FIFO here as well, but the mailbox will work fine for our purposes.

The next concept is having the sequence pull from its sequencer's mailbox. How can a sequence get a handle to a mailbox in the sequencer? Better yet: how will it read from a CSR?

The answer is sequencer references.

# **Sequencer References**

The uvm\_sequence base class comes built-in with a reference back to the sequencer it's running on. This reference is called m\_sequencer. Unfortunately, because it is declared in the base class as being of the type uvm\_sequence, it's not very useful by itself. After all, the base class doesn't have a mailbox of results.

But, we could create our own reference and cast the m\_sequencer back to the alu pkg::sqr c that we know it to be, like this:

```
sqr_c my_sqr;
$cast(my_sqr, m_sequencer);
```

It turns out that this is a pretty common thing to do, so UVM automated it. We have written plenty of sequences so far that haven't needed to reference the sequencer, so it's an optional macro that you add to the class:

```
`uvm_declare_p_sequencer(sqr_c)
```

This macro call creates a reference, p\_sequencer, that points to our sequencer and knows what kind it is.

Before, all of our sequences were detached from the component hierarchy. If we wanted to interact with any other components in the environment, we were out of luck. But the **p\_sequencer handle** anchors our sequence into the hierarchy. This allows us to do *lots* of nifty new things with sequences.

In addition to the tiny bit of overhead, the only drawback to declaring a p\_sequencer handle with the macro is that now our sequence can only be run on this specific sequencer type.

**Sequences can be run on different sequencers?!?!** Yes, they can. And they often do. That's a topic we'll explore some more in <u>Lesson 14</u>. Meantime, let's see how this would all fit together.

#### Problem 12-2

Creating a persistent sequence to handle this sum of results register is somewhat complicated at first, so we'll do it in stages.

Add an analysis imp to your sequencer that accepts items of type result\_t. Also, create a mailbox that holds the same type. Connect it to the analysis port from the monitor. Print out the result each time one is received so you know that it's working.

Your resultant agent will now look like this (unless it's in reference model mode):



#### **Solution**

To add the analysis imp and mailbox to the sequencer, you would put these in all the right places. In sqr\_c:

```
98. verif/vkits/alu/alu_sqr.sv

uvm_analysis_imp #(result_t, sqr_c) monitored_result_imp;

mailbox #(result_t) monitored_result_mbox;
```

Just as with TLM ports, you also need to new() your mailboxes. They accept an argument that would limit the number of entries, but the default of zero permits an infinite number, and that should work fine for us:

Now, the write function for the analysis imp:

```
100. verif/vkits/alu/alu_sqr.sv
virtual function void write(result_t _result);
    monitored_result_mbox.try_put(_result);
    `cn_info(("Received result %08X", _result))
endfunction : write
```

The one and only challenge here was the use of try\_put. Because write is always a function, and because a put to a mailbox could consume time (if it were full, for example), then we must use try\_put. And because it's an infinitely large mailbox, try put will always succeed.

Connecting to the monitor's port in the agent should also be straightforward:

```
101. verif/vkits/alu/alu_agent.sv
if(!ref_model) begin
    if(is_active) begin
        drv.seq_item_port.connect(sqr.seq_item_export);
        mon.monitored_result_port.connect(sqr.monitored_result_imp);
    end
```

Be sure to only call this when both the monitor and the sequencer exist, which would be when the agent is active and not acting as a reference model.

# **Handling Cyclical Dependencies**

In the next problem, you're going to write a sequence that declares its sequencer using `uvm\_declare\_p\_sequencer. But we're also going to start it from that very sequencer. This will create a cyclical dependency, because they both must know about each other.

Fortunately, SystemVerilog supports forward references and late binding. Simply adding a forward declaration of the sequencer above your sequences in alu\_seq\_lib.sv tells the compiler: "It's ok, I know what I'm doing here."

```
102. verif/vkits/alu/alu_seq_lib.sv
// Forward declaration of sequencer
typedef class sqr_c;
```

Now, the compiler sees the `uvm\_declare\_p\_sequencer(sqr\_c) and knows that sqr c refers to some class, which will later be declared.

#### Problem 12-3

So, let's write our persistent sequence, <code>sor\_clr\_seq\_c</code>. It should constantly try to pull results from its sequencer's mailbox and accumulate them. Hold off on actually performing the CSR read for now. When the sum reaches or exceeds the value 'h100\_0000, announce with a print that it's time to read the CSR. Then clear your accumulated value.

Have the sequencer itself start this sequence. Run the basic test to ensure that it's doing its job.

#### **Solution**

Here is the sequence that does the job:

```
103. verif/vkits/alu/alu_seq_lib.sv
class sor clr seq c extends uvm sequence#(item c);
  `uvm object utils(alu pkg::sor_clr_seq_c)
  `uvm_declare_p_sequencer(sqr_c)
  // Group: Methods
  function new(string name="sor clr seq");
     super.new(name);
  endfunction : new
  // func: body
  virtual task body();
     result t accum result = 0;
     result t new result;
     forever begin
        // get the next monitored transaction and add it to the accumulated results
        p_sequencer.monitored_result_mbox.get(new_result);
        accum_result += new_result;
         `cn dbg(30, ("accum result = %8X", accum result))
        if(accum result >= 32'h100 0000) begin
              `cn info(("Time to read the RESULT CSR!"))
              // clear out accum result
              accum result = 0;
        end
     end
  endtask : body
endclass : sor clr seq c
```

The solution declares the p\_sequencer handle using the macro. It runs in a forever loop and calls get to fetch the latest result from the sequencer, using our p\_sequencer handle.

And here is how the sequence is launched from the sequencer's run\_phase:

```
verif/vkits/alu/alu_sqr.sv

virtual task run_phase(uvm_phase phase);
    sor_clr_seq_c sor_clr_seq = sor_clr_seq_c::type_id::create("sor_clr_seq");
    sor_clr_seq.start(this);
    endtask : run_phase
```

When you start a sequence, you have to give it a handle to the sequencer that it's supposed to run on, which just like in C++ is represented by the this field.

Cavium

### Problem 12-4

Now, replace your print statement with the actual read of the CSR. Follow that up with a check that ensures that the sum actually does exceed <code>hl00\_0000</code>. How do you go about accessing the CSR from a sequence?

### Hint:

Declare reg block in the sequencer.

#### **Solution**

If you did all of that correctly, it's entirely possible that your test will fail. We'll discuss why it might fail and what can be done about it soon. But first a solution.

The CSR register blocks and files are all within the component hierarchy. So to use these, the sequence will have to reach down into its own sequencer via the p\_sequencer handle. We were able to get the register block in the predictor, so we should be able to do that here, too. Start by declaring the register block in the sequencer:

```
105. verif/vkits/alu/alu_sqr.sv

// var: reg_block

// Auto-generated Register block

alu_csr_pkg::alu_ncb_reg_block_c reg_block;
```

And declare it as a field so that it will be auto-populated during the build phase:

```
106. verif/vkits/alu/alu_sqr.sv
`uvm_field_object(reg_block, UVM_REFERENCE)
```

Now that the register block is in the sequencer, the sequence can easily access it. Here is what was done to its body task. All of the changes are in bold:

```
verif/vkits/alu/alu_seq_lib.sv
virtual task body();
   result t accum result = 0;
  result t new result;
   uvm status e status;
   uvm reg result reg = p sequencer.reg block.ALU RESULT;
  uvm_reg_data_t sor_value;
   forever begin
      // get the next monitored transaction and add it to the accumulated results
      p sequencer.monitored result mbox.get(new result);
      accum result += new result;
      `cn dbg(30, ("accum result = %8X", accum result))
      if(accum result >= 32'h100 0000) begin
         result reg.read(status, sor value);
         // ensure status was ok
         if(status == UVM NOT OK) begin
             `cn err(("Unable to read from ALU RESULT register."))
         end else begin
            // ensure that current value exceeds 'h100 0000
             cn dbg(30, ("SOR read as %08X", sor value))
            if(sor value < 'h100 0000)
                cn err(("Read from ALU RESULT[SOR] but its value was %08X", sor value))
            // clear out accum result
            accum result = 0;
         end
      end
endtask : body
```

We've been using them all along, but it's worth repeating: SystemVerilog uses implicit handles all over the place. This bit of code doesn't create anything new, it just assigns a handle to the register:

```
uvm_reg result_reg = p_sequencer.reg_block.ALU_RESULT;
```

If instead of calling read you called mirror and then look at the CSR's value, you would have seen a value of zero, which is not the value that was read. This is because the mirror task performs the read, then updates its expected value of the CSR. Because it's declared as read-clear ("RC"), it will now be zero.

Calling read, though, actually gives you the value that was read. And, it's always safe to check that the status of the read was OK.

Now, if you did all of this correctly, your test may still fail--under the right circumstances--with an error like this one:

```
%E-(_alu_seq_lib.sv:___312)_[alutb_env.alu_agent.sqr.sor_clr_seq_]_{__1008ns} Read from
ALU_RESULT[SOR] but its value was 000215b3
```

How is it that we did not read out something greater than 'h100\_0000?

The answer lies in the ordering of sequences and the way the RTL was written. We submitted a read to the sequencer that handles NCB transactions, but these take a certain amount of time to occur. In the meantime, other ALU traffic is going on. If a read happens in the exact same cycle that a new result occurs, then the SOR field will not go to zero, but will go to the value of the new result, which is what you would want in an accumulating CSR. Because the reads take an indeterminate amount of time, multiple results may have been put into the mailbox before the first read completes, and has cleared out the CSR value. Then, your sequence reads all of these mailbox entries in zero time and quickly accumulates beyond the threshold, but is now out of sync with the real value.

The solution to this problem is to stop the sequencer from issuing new ALU traffic while an NCB read is happening. Previously, we had called <code>lock()</code> and <code>unlock()</code> to give our sequence exclusive access. But, locking a sequencer actually isn't even fast enough, because lock can be preempted by other traffic--potentially *lots* of other traffic. When our sequence needs to read from the CSR, it needs to do so before any more ALU requests go through. The <code>grab()</code> and <code>ungrab()</code> functions will do the trick, because these are prioritized over all other traffic.

Also, because the read consumes time, it is possible that any sequences which had launched prior to the <code>grab()</code> would now have their results in the results mailbox, these should be cleared out, too. Otherwise, our accumulated result will not be correct.

If you add these to your sequence just before and just after the read, you will find that your test now passes. Below is the complete solution:

```
verif/vkits/alu/alu_seq_lib.sv
virtual task body();
  result t accum result = 0;
   result t new result;
  uvm status e status;
  uvm reg result reg = p sequencer.reg block.ALU RESULT;
  uvm reg data t sor value;
   forever begin
     // get the next monitored transaction and add it to the accumulated results
      p sequencer.monitored result mbox.get(new result);
      accum result += new result;
      `cn d\overline{bg}(30, ("accum result = %8X", accum result))
      if(accum result >= 32'h100 0000) begin
         grab();
         result reg.read(status, sor value);
         // ensure status was ok
         if(status == UVM NOT OK) begin
             cn err(("Unable to read from ALU RESULT register."))
         end else begin
            // ensure that current value exceeds 'h100 0000
             `cn dbg(30, ("SOR read as %08X", sor value))
            if(sor value < 'h100 0000)
               cn err(("Read from ALU RESULT[SOR] but its value was %08X", sor value))
            // clear out accum_result
            accum result = 0;
            // empty out mailbox in case any have been added since the read started
            while(p sequencer.monitored result mbox.try get(new result))
        ungrab();
      end
   end
endtask : body
```

# **Sequence Configurations**

Let's say that we didn't always want to perform the read on such a specific value as h100 0000. Maybe we want to make our sequence *configurable*.

We can configure components through the resource database, so why not sequences as well? Well, **sequences don't have a build phase like components do**, so they don't benefit from the magic call to <code>super.build\_phase()</code> to automatically populate their configurable fields.

You could use the UVM resource database and put explicit set and get calls in your code, like this set in the build phase of the basic test:

And then by placing the get call in the sor\_clr\_seq\_c:

While this works, these calls are not very attractive. Alternatively, you can have this trigger value be a standard configuration field in your *sequencer*, and then access it from the sequence using the p\_sequencer handle.

This gives you a simple and consistent method for setting knobs and configurations for your sequences. Just be sure not to over-pollute the sequencer with fields that sequences may conflict upon.

### **Conclusion**

Would it surprise you to realize that we've only really just scratched the surface of what sequences and sequencers are capable of? Wait until they're *virtualized*!

## **Lesson 13: A New Testbench**

It shouldn't surprise you that our ALU module doesn't live all by itself. All block-level testbenches are to be reused in a higher level environment, and the ALU is no different. Fortunately, the ALU subsystem isn't a whole lot more complicated, and most of the work has already been done for you. Integrating your ALU *vkit* with another *vkit* in a new testbench is the objective of this lesson.

#### The ALU Framer

This diagram shows the complete ALU block, which consists of the unit you have been verifying, together with its cousin the framer block. ALU results are pushed into the framer's FIFO one at a time. A frame length (frame\_len, valid on the clock cycle in which frame\_len\_val is high) is specified to the framer. When the depth of the FIFO reaches the frame length, all of the results



are pushed out as a complete frame, one 32-bit result word at a time. The framer can only accept one frame length request at a time. Once the frame has been completed, a new frame length can be specified.

The FIFO is 32 quadwords deep, the maximum length of a frame. If it begins to fill up, a frame\_bp signal will be asserted high, indicating that no more ALU transactions should be sent in.

# **Creating the FRM Testbench**

The objective of this lesson is merely to create the new testbench. Fortunately, a script will get you most of the way there. And, the framer *vkit* is already available to you in <code>verif/vkits/frm</code>.

But first, let's see what the environment will look like by the time we're done. We're going to look at it using the topology report that you may have seen at the beginning of your logfiles.

Some lines have been deleted for the sake of brevity:

```
Name
                                                     Size Value
                                                           @162
<unnamed>
                                 uvm root
                                                           @596
  uvm test top
                                frm_pkg::env_c
alu_pkg::agent_c
alu_pkg::drv_c
alu_pkg::mon_c

:_uvm_analvaic
                                 basic test c
                                                           @669
                                                           @738
                                                           @761
           drv
           mon
                                                           @753
           monitored result port uvm analysis port
                                                           @919
           monitored item port uvm analysis port
                                                           @910
                                pred c
                                                           @948
                                alu_pkg::sqr_c
                                                           @787
           sar
                                                           @931
           item logger
                                 vm component
                                frm pkg::agent c
         frm agent
                                                           @712
                                frm_pkg::drv_c
frm_pkg::mon_c
frm_pkg::sqr_c
                                                           @1134
           drv
                                                           @1126
                                                       - @1160
           sar
                                                - @724
- @622
        ncb env
                                ncb pkg::env c
        cfg
                                frm pkg::cfg c
        reg block
                                alutb_pkg::reg_block_c -
                                                           @623
                                global pkg::env c -
      global env
                                                           @614
                                global_pkg::watchdog_c -
                                                           @2790
        wat.chdog
      tb clk drv
                                clk drv c
                                                           @683
                               frm pkg::cfg c
                                                           @622
                             alutb_pkg::reg_block_c -
        reg block
                                                           @623
                                alutb pkg::reg block c -
                                                           @623
      reg block
                             ALU CONST
           C VAL
           K VAL
           RSVD0
        ALU RESULT
           SOR
           RSVD0
```

UVM's handy topology report is an easy way to see the structure of the testbench, how random configurations were chosen, and what the values of all the CSRs will be after configuration.

As you can see, it looks pretty similar to the ALUTB environment, with the addition of the framer agent, also written for you.

## **UVM New Testbench (untb)**

Like utg, the untb script will generate a lot of the boilerplate code for you. It's quite easy to use:

```
verif> untb frm
++ Creating Testbench verif/frm
++ Creating frm_tb_top.sv
++ Creating base_test.sv
++ Creating basic.sv
```

That was simple. Unfortunately, there's still quite a bit of work to do before you'll be able to run it.

The script creates the standard Makefile, flists, the top-level testbench, and the base test and basic test. The first thing to do is add the *vkits* this testbench will need. You'll want to change the Makefile so that the FLISTS variable is set like this:

You'll also want to change the CSR packages list to point to the one in the ALUTB *vkit,* since we're just reusing that one:

```
112. verif/frm/Makefile

CSR_PKGS = $(ROOT_DIR)/verif/vkits/reg/obj/unit/regs_alu.sv
```

The rtl.flist file can just be copied from the one in verif/alutb/rtl.flist since both testbenches will be using the same RTL.

#### Problem 13-1

Modify the top-level testbench, frm\_tb\_top.sv:

- 1. Create all interfaces.
- 2. Copy the alu\_wrapper.sv file from the alutb testbench and modify it to have the frame interface as an input. Wire the frame interface up to the ALU.
- 3. Remove the lines from alu wrapper.sv that clear the frame signals.
- 4. Add the alu\_wrapper.sv path to the frm.flist.

You will also need to make some changes to the base test:

- 1. The reg\_block will the same as the one in the ALU testbench.
- 2. The NCB interface names must be assigned.
- 3. The register block must be tied to the NCB register adapter (see the ALUTB base test's connect phase).

The testbench won't do much just yet, but you should be able to compile and run it without any trouble.

#### **Solution**

In the top level testbench, you need to instantiate the NCB interface, the ALU interface, and the ALU wrapper. You also need to push the interfaces into the configuration database.

```
113. verif/frm/frm tb top.sv
// obj: ncb_i
   // The <ncb intf> instance.
  ncb_intf ncb_i(.clk(tb_clk), .reset_n(tb_rst_n));
  // obj: alu i
   // The <alu intf> instance
  alu intf alu i(.clk(tb clk), .rst n(tb rst n));
   // Group: DUT
   // (Instantiate the DUT and other modules here)
  alu_wrapper alu_wrapper(/*AUTOINST*/
                        // Interfaces
                        .ncb i
                                           (ncb i),
                                           (alu i),
                        .alu i
                         .frm i
                                           (frm i),
                        // Inputs
                                           (tb clk),
                         .tb clk
                         .tb rst n
                                           (tb rst n));
   // Group: Procedural Blocks
   function void pre run test();
     endfunction : pre run test
   // proc: Reset Busses
   // Clear the ncb/rsl blocks
  initial begin
     // clear out the ncb
     ncb i.reset();
     alu i.reset();
     frm i.reset();
   end
```

In the alu\_wrapper.sv file, you need to have the frm\_intf interface as an input, and wire it up to the alu block. In the base test, the register block comes not from the frm\_csr\_pkg, but the alu\_csr\_pkg::alu\_ncb\_reg\_block\_c. In its build phase, you need to set the interface name for the NCB interface:

```
114. verif/frm/tests/base_test.sv

// set up the frm env
    uvm config db#(string)::set(this, "env.ncb env", "intf name", "ncb vi");
```

And in the connect phase, this ties the register block to the NCB environment:

```
if(reg_block.get_parent() == null) begin
    ncb_pkg::reg_adapter_c ncb_adapter =
        ncb_pkg::reg_adapter_c::type_id::create("ncb_reg_adapter", , get_full_name());
    reg_block.ncb_map.set_sequencer(env.ncb_env.outb_agent.sqr, ncb_adapter);
    reg_block.ncb_map.set_auto_predict(1);
end
```

# **Lesson 14: Advanced Sequences II**

Virtual sequencers solve the important problem of how to create a sequence that controls more than one agent at a time. We will discuss these as well as more exotic uses of sequences such as adapter sequences.

### **Virtual Sequences and Sequencers**

We know that a sequencer arbitrates among sequences and forwards sequence itemsusually to a driver. Virtual sequencers are just a little bit different.

### **Virtual Sequencer**

A virtual sequencer is one that does not send sequence items. Instead, it holds references to other sequencers and forwards sequences onto those sequencers. Virtual sequencers are not parameterized with a request or response type.

#### Likewise:

### **Virtual Sequence**

A virtual sequence is any sequence that is running on a virtual sequencer. It is not parameterized to send requests and responses through a seq\_item\_port. It may push sequence items or other sequences, but it always pushes them to a sequencer that is referenced by the virtual sequencer on which it is running.

The current frm\_pkg::env\_c environment contains the frm\_agent and the alu\_agent, but does not contain the virtual sequencer (vsqr). Our goal is to create this sequencer, and then run virtual sequences on it that are capable of touching both agents.

As can be seen from the diagram, the vsqr component references the individual sequencers in frm\_agent and alu\_agent. These are referred to as its subsequencers. The references should be set during the environment's connect phase. You can also add the register block to the virtual sequencer, in case any of the sequences running on it need to access CSRs.



Cavium

### Problem 14-1

Create the frm\_pkg::vsqr\_c component using utg (with the template named vsqr), populate the references to the frm\_agent and alu\_agent sequencers, and the reg\_block instance, and instantiated it within frm\_pkg::env\_c.

Uncomment the basic\_vseq\_c class in verif/vkits/frm\_frm\_vseq\_lib.sv, and set it as the default sequence for the virtual sequencer's main phase in the basic test.

#### **Solution**

utg provides most of what you need. All that needs to be done is to add the references.

```
verif/vkits/frm/frm_vsqr.sv
include "frm sqr.sv"
// class: vsqr c
// Virtual sequencer holding references to frm sqr and alu sqr
class vsqr c extends uvm sequencer;
    `uvm component utils begin(frm pkg::vsqr c)
      `uvm_field_object(frm_sqr, UVM_REFERENCE)
`uvm_field_object(alu_sqr, UVM_REFERENCE)
`uvm_field_object(reg_block, UVM_REFERENCE)
   `uvm_component_utils_end
   // Group: Sequencer references
   // var: frm sqr
   sqr c frm sqr;
   // var: alu sqr
   alu pkg::sqr c alu sqr;
   // Group: Fields
   // var: reg block
   // alutb register block (reference to the one in cfg)
   alu csr pkg::alu ncb reg block c reg block;
   // Group: Methods
   function new(string name="vsqr",
                uvm component parent=null);
      super.new(name, parent);
   endfunction : new
endclass : vsqr_c
```

Note that the build phase is not used to create the subsequencers.

In the frm\_pkg::env\_c, the virtual sequencer is instantiated in the usual manner and the connect phase is used to perform the assignments. If either of the sequencers are not present (which would happen if either agent were accidentally set to UVM\_PASSIVE), then a fatal error is reported:

```
verif/vkits/frm/frm_env.sv

virtual function void connect_phase(uvm_phase phase);
    super.connect_phase(phase);

if(!frm_agent.sqr || !alu_agent.sqr)
    `cn_fatal(("frame_agent.sqr or alu_agent.sqr are not present!"))

vsqr.frm_sqr = frm_agent.sqr;
    vsqr.alu_sqr = alu_agent.sqr;
    endfunction : connect_phase
```

And the basic test is modified to launch the basic virtual sequence:

### **Virtual Sequences**

Virtual sequences are generally only different from other sequences in three ways.

- 1. First, they launch their sequences and sequence items using the `uvm\_do\_on family of macros, specifying the reference to the sequencer on which to launch the item as their second argument.
- 2. Second, in order to refer to their sequencer's subsequencers they must call the macro `uvm\_declare\_p\_sequencer.
- 3. Third, library sequences do not support virtual sequences (as of UVM 1.1).

Let's examine the virtual sequence in frm\_vseq\_lib.sv. The body task uses a fork..join construct to simultaneously send two different sequences to two different sequencers. One is a frame item, and another is an instance of alu pkg::exer seq c.

```
verif/vkits/frm/frm_vseq_lib.sv
class basic_vseq_c extends uvm_sequence;
   `uvm object utils(frm pkg::basic vseq c)
   `uvm declare p sequencer(vsqr c)
   // Group: Methods
   function new(string name="basic vseq");
     super.new(name);
  endfunction : new
   // func: body
   virtual task body();
      frame c frame;
      alu pkg::exer_seq c alu exer_seq;
      // create and randomize to see how many ALU transactions to send
      `uvm_create_on(frame, p_sequencer.frm_sqr)
      frame.randomize();
      `cn info(("Sending this frame: %s", frame.convert2string()))
         begin : send frame
            `uvm send(frame);
            get_response(rsp);
             cn_info(("Frame completed: %s", rsp.convert2string()))
          `uvm_do_on_with(alu_exer_seq, p_sequencer.alu_sqr, { count == frame.frame_len; })
      join
```

```
endtask : body
endclass : basic vseq c
```

Some explanations are below:

```
alu_pkg::exer_seq_c alu_exer_seq;
```

Instead of creating our own sequence which runs a number of random ALU transactions, we can just re-use sequences from other *vkits* that this *vkit* is aware of.

```
`uvm_create_on(frame, p_sequencer.frm_sqr)
frame.randomize();
```

We want to randomize the frame ourselves so that we know how many ALU transactions to send in. Since a sequence's sequencer must be determined at the time of its creation, UVM provides the `uvm\_create\_on macro. Because we declared the p\_sequencer variable with `uvm\_declare\_p\_sequencer, that is how we reference the frm\_sqr instance.

```
`uvm_send(frame);
```

Since the frame has already been created and randomized, we do not use `uvm\_do\_on, but instead we just want to launch it.

We sent in an object derived from sequence item (frame\_c), so we need to get the response. In this agent, the response frame will not return until the frame with all its data has been pushed out of the framer block.

```
`uvm do on with(alu exer seq, p sequencer.alu sqr, { count == frame.frame len; })
```

Here, we are doing a sequence, specifying the non-virtual sequencer to do it on, and supplying the correct count of ALU transactions to run. UVM offers the `uvm\_do\_on\_with macro for just such an occasion.

#### Problem 14-2

Nothing about the framer block says that the frame length has to be specified before or after the ALU transactions associated with it. In the file <code>verif/vkits/frm\_vseq\_lib.sv</code>, write a virtual sequence called <code>basic\_delay\_vseq\_c</code> that varies which one comes first. Write another sequence, <code>exer\_vseq\_c</code>, that executes a random number of these. Set this as the default sequence of the test in <code>verif/frm/tests/basic.sv</code>.

See if you can find anything wrong with the simulation.

#### **Solution**

This implementation of <code>basic\_delay\_vseq\_c</code> randomizes a signed integer between -100ns and 100ns. If the random delay is positive, it delays the frame first. If it is negative, it delays the ALU sequence instead.

```
verif/vkits/frm/frm_vseq_lib.sv
120.
class basic delay vseq c extends uvm sequence;
   `uvm object utils(frm pkg::basic delay vseq c)
   `uvm_declare_p_sequencer(vsqr_c)
  // Group: Fields
  // frame_delay_ns
  // Delay of sending the frame, with respect to starting the ALU transactions
  // If frame_delay_ns is negative, then send the frame first, otherwise, send transactions first
  rand int frame delay ns;
  constraint frame_delay_cnstr { frame delay ns inside {[-100:100]}; }
   // Group: Methods
  function new(string name="basic delay vseq");
     super.new(name);
  endfunction : new
   // func: body
  virtual task body();
     frame c frame;
     alu pkg::exer seq c alu exer seq;
     // create and randomize to see how many ALU transactions to send
      `uvm_create_on(frame, p_sequencer.frm_sqr)
      frame.randomize();
      `cn info(("Sending this frame: %s", frame.convert2string()))
      fork
        begin
            if(frame delay ns > 0)
             #(frame delay ns * 1ns);
            `uvm send(frame);
            get response(rsp);
            `cn info(("Frame completed: %s", rsp.convert2string()))
        begin
           if(frame delay ns < 0)
              #((-frame_delay_ns) * 1ns);
            `uvm do on with(alu exer seq, p sequencer.alu sqr, { count == frame.frame len; })
        end
     join
  endtask : body
endclass : basic delay vseq c
```

The exerciser sequence is a virtual sequence because it is running on a virtual sequencer. But it only launches sequences of type <code>basic\_delay\_vseq\_c</code>, which run on the same sequencer as it does. So, it does not need to use `uvm\_do\_on, and does not need to refer to any of the subsequencers.

```
121. verif/vkits/frm/frm_vseq_lib.sv
class exer vseq c extends uvm sequence;
   `uvm object utils begin(frm pkg::exer vseq c)
     `uvm field int(count, UVM ALL ON | UVM DEC)
   `uvm object utils end
  // Group: Fields
   // var: count
  // The number of basic vseq to do
  rand int count;
  constraint count cnstr { count inside {[20:100]}; }
  // Group: Methods
  function new(string name="exer vseq");
     super.new(name);
  endfunction : new
  // func: body
  virtual task body();
     basic delay vseq c vseq;
      `cn info(("Transmitting %0d frames.", count))
     repeat (count)
        `uvm do (vseq)
  endtask : body
endclass : exer vseq c
```

Everything about this test should seem to work. There is a problem, though. While your sequence prints that it's transmitting a certain number of frames, it will probably actually send fewer than that.

The problem is that the main phase of the simulation can end during the body of your sequence, and your sequence will never complete. That's because UVM does not implicitly wait for a component's default sequence to finish before moving on to the next phase. After all, it might be a persistent sequence that never ends.

We'll discuss this in more detail in <u>Appendix A</u>. In the meantime, you can solve this problem by having the sequence explicitly raise and drop the phase's objection. Do this by adding the following code to your exer vseq c class:

```
122. verif/vkits/frm/frm_vseq_lib.sv

virtual task body();

basic_delay_vseq_c vseq;
    `cm_seq_raise
    `cn_info(("Transmitting %0d frames.", count))
    repeat(count)
        `uvm_do(vseq)
    `cm_seq_drop
    endtask : body
```

# **Adapter Sequences**

With the example of virtual sequences, we have seen how block-level sequences can be re-used in higher-level testbenches by continuing to be run on the same sequencers for which they were designed. But what if, upon moving up to the full-chip level, you wanted to operate the same sequences on a different sequencer?

At a higher level your ALU agent may be passive, and the stimulus to the ALU block is instead fed by another RTL block. But, you've gone to a lot of trouble creating sequences that stimulate the ALU just the way you like them, why should you have to re-do them for a different interface? This is where adapter sequences can help.

#### One-to-One

A simple example would be a feeder block that received NCB store transactions that were then converted to ALU transactions. The objective would be to use the ALU stimulus that was already created for its block-level testbench in this higher-level testbench. To accomplish this, an ALU agent's sequencer could be directed to feed its ALU transactions stream to a port instantiated inside a feeder agent's sequencer instead of its own driver. On this sequencer is running an adapter sequence which is a persistent sequence that constantly pulls from the port just as a driver would. It then converts each transaction to the correct NCB transaction type, and drives them out its own sequencer.



This works well when there is a one-to-one correlation between the sequence items. In this case, an alu\_pkg::item\_c is directly converted to an ncb\_pkg::outb\_trans\_c. And, the alu\_pkg::result\_t is converted to an ncb\_pkg::inb\_trans\_c.

The basic algorithm for the adapter sequence's body would be as follows, where creation and conversion is done in an algorithm called convert to nob:

```
task body();
    alu_pkg::item_c alu_item;

forever begin
    p_sequencer.alu_item_port.get_next_item(alu_item);
    convert_to_ncb(outb_trans, alu_item);
    `uvm_send(outb_trans);
    alu_item.result = read_result();
    p_sequencer.alu_item_port.item_done(alu_item);
    end
endtask : body
```

### **One-to-Many**

Alternatively, what if the feeder block took several outbound NCB transactions to perform one ALU transaction? The feeder block might hypothetically operate by writing the A value to one CSR, the B value to a another CSR, and the operation type to a third CSR. An adapter sequence would also be the right choice here, as it would merely send three outbound NCB transactions for every one ALU transaction.

### Many-to-One

A more complex example is one that has a many-to-one mapping of sequence items. The feeder block instead might receive NCB transactions that write a block of data into it, and then an NCB request that starts summing all of the numbers to be summed, with a polling mechanism to indicate when the transaction is complete.

We already have a sequence that sums an array. It even checks the final result for us. But, it transmits multiple transactions that need to be lumped into one transaction. The adapter sequence would have to be smart enough to know how to do this, and that may not be practical. Thought must be given to how and where complex scenario prediction should take place. In this example, an adapter sequence may not be the right solution, and putting the prediction within the sequence may have been a mistake because it would not be reusable in the higher-level testbench.

### **Conclusion**

In this lesson, we learned the important concept of virtual sequences and sequencers. We also saw how adapter sequences can be re-used to take a sequence that resides on one interface and drive it on the next. Finally, we discussed how time delays between transactions can be achieved.

This concludes the final lesson. The material presented here offers a template that applies to a very specific--and rather simplistic--device under test. The scenarios for which you later apply these lessons will be more complex and very different from this one, but hopefully what is presented here will help steer you towards a clear path.

# **Appendix A: Phases and Heartbeats**

Cavium's global environment contains both a watchdog timer and a heartbeat monitor. Together with UVM's phase objections, these components work together to ensure that simulation jobs are not running away needlessly.

## **Watchdog Timer**

The watchdog timer will issue a fatal error when the simulation time exceeds the specified watchdog time, which can be set on a cnmake command-line:

```
verif/alutb> cnmake sim TEST=basic WDOG=300000
```

Watchdog times are always specified in nanoseconds.

### **Phase Objections**

Phase objections exist to ensure that your various independent components do not get ahead of one another. It would be inappropriate to start sending packets into a DUT before reset was complete, for example.

Each of UVM's run-time phases ends immediately when all phase objections have been dropped. Any task that was spawned during the phase but is still active will immediately be killed.

The heartbeat monitor works in concert with a well-constructed environment which raises and drops objections in the correct manner. Where and when your objections take place depend on the current phase.

#### **Reset Phase**

The cn package contains a standard reset driver component, cn\_pkg::rst\_drv\_c. This driver may be instantiated and configured to provide a simple reset on a single reset line. When this standard driver is used, it will manage the raising and dropping of the reset phase's objections for you.

If you decide to create your own reset driver, this phase's objection must be raised at the beginning of the phase, and be dropped once the reset is complete.



### **Configuration Phase**

As discussed in <u>Lesson 10</u>, the configuration phase may be as simple as calling register\_block.update(), or as complicated as you wish it to be. Like the reset phase, objections should be raised at the beginning and dropped at the end.

#### Main Phase

The main phase is substantially different from both the reset and configuration phases. The purpose of the main phase is to launch sequences that inject sequence items into the DUT. The main phase does not necessarily wait for the completion of these items, it merely lasts as long as it takes to send these items to the drivers.

Therefore, the main phase should end once all sequence items have been launched. Where these objections are raised and dropped depends entirely on how your sequences are launched.

If your main phase is creating and starting your sequences directly, then you must raise and drop the objections once they are complete. In <u>Lesson 7</u>, your first sequence was started in this manner:

```
virtual task main_phase(uvm_phase phase);
    alu_pkg::alu_seq_c alu_seq = new("basic_seq");

    phase.raise_objection(this);
    `cn_info(("Starting alu_seq."))
    alu_seq.start(alutb_env.alu_agent.sqr);
    phase.drop_objection(this);
    endtask : main_phase
```

Alternatively, you may launch your sequences as the default sequence of the main\_phase. In <u>Lesson 12</u>, this is how you launched the sum\_array\_seq\_c:

When a sequence is launched in this manner, a field called starting\_phase is set to the main phase. Otherwise, this field is null. In either the sequence's body, or in pre- and post-body tasks, you can use this field to raise and drop the objection:

```
virtual task pre_body();
    if(starting_phase)
        starting_phase.raise_objection();
endtask: pre_body

virtual task post_body();
    if(starting_phase)
        starting_phase.drop_objection();
endtask: post_body
```

Since you never know when a sequence is going to be configured to be a default sequence, you would have to add these tasks to every sequence you write. A recommended procedure is to create a base sequence that contains this code, and then derive all of your other sequences from it.

Alternatively, you can use the macros `cn\_seq\_raise and `cn\_seq\_drop as shown in Lesson 14.

#### **Shutdown Phase**

The shutdown phase is the DUT's opportunity to finish responding to all of the stimulus that was previously driven into it. This phase should end once all of the stimulus has *completed*. This is usually decided by a predictor whose scoreboards are empty, a monitor or driver awaiting responses, etc. Only components that can determine this information should be raising and dropping the shutdown phase's objection.

The following is a typical pattern for a predictor's shutdown phase:

```
virtual task shutdown_phase(uvm_phase phase);
    if(scoreboard.size()) begin
        phase.raise_objection(this, $psprintf("Waiting for %0d responses.", scoreboard.size()));
    while(scoreboard.size())
        @(response_received);
        phase.drop_objection(this, "All responses complete.");
    end
endtask : shutdown_phase
```

The phase only raises an objection if there are outstanding packets, otherwise it does nothing. As shown here, an event must have been defined which is triggered whenever a response is received.

Once the shutdown phase is complete, your simulation will move to the extract and check phases.

### **Extract and Check Phases**

The extract phase precedes the check phase and provides higher-level components with the opportunity to pull information from lower-level components in order to complete its prediction process.

The check phase is your environment's last chance to say whether or not the simulation passed or failed. This is where scoreboards must be checked to be empty, credits must be completed, etc.

These phases are not run-time phases. They are zero-time functions whose objections need not be raised or dropped. They are mentioned here because as you will see in the

next section, it is important that your predictive components report errors during the check phase for any final conditions.

## **Deadlock Checking**

Deadlock is when stimulus has gone into the DUT, but responses are not coming out. How long to wait before deciding that it will never come out is a function of your DUT and your environment. When a simulation is deadlocked, it should immediately exit and report a failure. It is also helpful to report what the environment is still waiting for.

The global environment's heartbeat monitor, <code>global\_pkg::heartbeat\_mon\_c</code>, is the configurable component that is responsible for detecting a deadlock scenario. During the <code>end\_of\_elaboration</code> phase, components that are responsible for tracking responses from the DUT (i.e. monitors, predictors, subscribers, etc.) register themselves with the heartbeat monitor. Then, after reset has completed, the heartbeat monitor periodically checks to ensure that <code>at least one</code> registered component has seen some form of activity from the DUT (the heartbeat). The length of time between these checks is called the <code>sample time</code>. The monitor will obey the <code>longest</code> sample time required by all registered components.

If no activity was seen during the last sample time, the simulation is considered deadlocked. In that scenario, all run-time phases are immediately halted, and the simulation proceeds to the extract, check, and final phases, where your environment has an opportunity to report what activity is still expected of the DUT. This is called a *phase jump*.



The art of getting the heartbeat monitor to work properly for your environment lies in determining which components must be registered, and how long the sample time should be. Your registered monitors will probably have different needs from one another. For example, RSL responses might come out just a few clocks after the request, whereas a complex algorithmic unit such as ZIP might take 50,000ns before a response comes out.

Each component registers itself and its required sample time during the end\_of\_elaboration phase using a standard macro:

When a response to *stimulus* is seen from the DUT, then your component indicates a heartbeat with another macro. It is important to distinguish between responses to stimulus and responses to random traffic, such as random CSR reads.

The ALU monitor's monitor result task would add this functionality:

The ALU monitor's check phase should report an error if it is still waiting for a response:

Both of these methods use the variable waiting\_for\_response, which is a reference to the outstanding request and would be set by the monitor item task.

Note that the utg script does **not** do this for you. You will need to add these heartbeats and checks yourself.

By default, the heartbeat monitor starts in the pre\_configuration phase, but it can be configured to start during pre\_reset or pre\_main instead. It stops in the post\_shutdown phase.

# **Appendix B: Reset Testing**

This appendix builds on top of the phasing concepts described in <u>Appendix A</u> to describe several different types of reset testing.

## **Idle Reset Testing**

The simplest form of reset testing is idle testing. When all stimulus has drained out of the device, all scoreboards are quiet, and everything has quiesced, send the device back into reset and do it all over again.



This is easy because the manner in which the DUT reacts should be highly predictable. Just about all testbenches should be able to implement this manner of testing with a test that looks similar to the one shown here:

```
idle_reset.sv
class idle_reset_test_c extends basic test c;
   `uvm component utils begin(idle reset test c)
   `uvm component utils end
   // var: run cnt
   // The number of times the test has run so far
   int run cnt;
   // Group: Methods
   function new(string name="idle reset",
               uvm component parent=null);
     super.new(name, parent);
  endfunction : new
   // func: final phase
  virtual function void final_phase(uvm phase phase);
      super.final phase(phase);
      if(run cnt == 0) begin
         phase.jump(uvm pre reset phase::get());
         run_cnt++;
  endfunction : final phase
endclass : idle reset test c
```

During the final\_phase, the test executes a phase jump back to the pre-reset phase. This triggers the reset driver (cn\_pkg::rst\_drv\_c) to apply the reset signal and all run-time phases are run through again.

However, if you are tempted to re-randomize and re-create the testbench to operate in a completely different mode, you cannot jump back to each component's build phase. Thus, if your testbench has conditional builds

### **Active Reset Testing**

Applying a reset signal while stimulus traffic is flying throughout the DUT is also fairly straightforward due to UVM's phase jumping technique. But how each UVM component reacts to reset may complicate things somewhat.



First, here is an example active reset test:

```
132. active_reset.sv
class active_reset_test_c extends basic_test_c;
   `uvm_component_utils_begin(active_reset_test_c)
   `uvm component utils end
   // var: run cnt
   // The number of times the test has run so far
  int run cnt;
   // var: reset_delay_ns
   // The amount of time, in ns, before applying reset during the main phase
  rand int reset delay ns;
  constraint delay_cnstr {
     reset delay ns inside {[100:1000]};
   // Group: Methods
   function new(string name="active reset",
              uvm component parent=null);
     super.new(name, parent);
  endfunction : new
   // func: main phase
   virtual task main phase (uvm phase phase);
     fork
        super.main phase(phase);
     join none
      if (run cnt == 0) begin
        phase.raise_objection(this);
        randomize();
         `cn info(("The simulation will reset in %0dns.", reset delay ns))
         #(reset_delay_ns * 1ns);
        phase.drop_objection(this);
        phase.jump(uvm pre reset phase::get());
        run cnt++;
     end
  endtask : main_phase
endclass : active reset test c
```

The fork..join\_none construct allows the basic test's main\_phase to run as normal, in case it does anything important.

When a phase jump occurs, all running phase tasks, their children, and all of their local variables, will be wiped clean. Also scrubbed away are any running sequences that were not launched during the run\_phase. Components such as scoreboards that retain some state in their field variables will want to clear themselves anytime the enter the pre-reset phase.

Drivers and monitors and anything else that touches an interface are usually designed to be phase independent. These components should monitor the reset signal associated with their interface and reset themselves accordingly. See <u>Appendix C: Handling a Reset</u>, for an example of how to do that.

## **Multiple Reset Domains**

Just as the RTL can have multiple resets domains, so too can testbench components. By establishing different domains and assigning them to different components, you can jump one domain's phases without changing others.





The diagram above shows how the agent and RTL blocks in the pink "P" domain can undergo an active reset, while the agents corresponding to the blue "B" domain continue on their merry way. How this affects the entries in the scoreboard depends upon the

architecture of the environment. But it is likely that the reset event would need to be communicated to the scoreboard in some fashion.

Setting up and assigning domains is a snap. The following code shows how it would be done for the above scenario.

```
133. active_reset.sv
class domain_reset_test_c extends basic_test_c;
   `uvm_component_utils_begin(domain_reset_test_c)
   `uvm component utils end
   // Group: Fields
  // var: p_domain
  // A UVM domain that will undergo reset in the middle of the main phase
  uvm domain p domain;
   // var: reset delay ns
  // The amount of time, in ns, before applying reset during the main phase
  rand int reset delay ns;
  constraint delay costr {
     reset delay ns inside {[100:1000]};
   // Group: Methods
   function new(string name="domain reset",
               uvm component parent=null);
     super.new(name, parent);
  endfunction : new
   // func: build phase
  virtual function void build_phase(uvm_phase phase);
      super.build phase (phase);
     p_domain = uvm_domain::type_id::create("p_domain");
      // assign the p_{agent}, and all it's sub-components, to the p domain
     p_agent.set_domain(p_domain,
                         .hier(1));
   endfunction : build phase
   // func: main phase
  virtual task main phase (uvm phase phase);
        super.main phase(phase);
      join none
      if(run cnt == 0) begin
         phase.raise objection(this);
         randomize();
         `cn_info(("The p_domain will reset in %0dns.", reset_delay_ns))
         #(reset delay ns * 1ns);
         phase.drop_objection(this);
         p_domain.jump(uvm_pre_reset_phase::get());
         run cnt++;
         // tell scoreboard that a reset occurred
         -> scoreboard.p_domain_reset;
  endtask : main phase
endclass : domain reset test c
```

This test resembles the active reset test but for a few important differences. By default, all components (including this test) are assigned to the *uvm* domain. The test creates a second domain (p\_domain) and assigns the p\_agent and all its sub-components to this new domain. The remaining components stay within the uvm domain.

As the simulation progresses through to the main phase, both domains remain synchronized, until the test tells the p\_domain to jump back to the pre-reset phase.

```
// tell scoreboard that a reset occurred scoreboard.p domain reset();
```

This bit of code assumes that the scoreboard has a function that cleans itself up when a P domain reset occurs. A more complete method, though, would have the monitor send something out of an analysis port that is connected to the scoreboard and any other components that need to be alerted.

# **Appendix C: Common Recipes**

# Implementing a Watchdog

Often, you will want to send something into the DUT and ensure that it completes within a "reasonable" amount of time. Otherwise, you want to report an error. Depending on your scenario, this may be measured in nanoseconds, clocks, or some other triggering event.

A simple method to do this is as follows:

```
fork
   do_something();
   begin
    #(5000ns);
    `cn_error(("Watchdog timeout!"))
   end
   join_any
   disable fork;
```

Either the do\_something() task will complete its mission, or the error will occur in 5,000ns.

## Forking Multiple Instances of a Method

There will be a host of situations where you will want to fork off multiple instances of the same method call with different arguments. Doing this simple approach will not give the desired results:

```
for(int num=0; num < 5; num++)
    fork
        do_stuff(num);
    join_none</pre>
```

#### Nor will this:

```
fork
   for(int num=0; num < 5; num++)
      do_stuff(num);
   join</pre>
```

The problem with both of these examples is that while five tasks will be launched, they will all be launched with an argument of 4. This is due to the fact that the loop will add 4 tasks to the scheduler, and when they later launch the num variable will have a final value of 4.

To fix this, you need an automatic variable to accept the loop value:

```
for(int num=0; num < 5; num++) begin
fork
automatic int _num = num;
do_stuff(_num);
join_none
end
```

## **Phase-Boundary Crossing Tasks**

Any task that starts in a run-time phase (other than the run\_phase), will be killed at the end of that phase. Raising and holding an objection on that phase may not be desirable if you want that task to continue into a later phase.

A way around that is to wait for a start event in the run\_phase, launch your task, and then kill it upon receiving a finish event. In the following example, the task do\_stuff() launches at the beginning of the main phase and continues through to the end of the shutdown phase.

```
event start event, finish event;
virtual task run phase (uvm phase phase);
  @(start event);
   do stuff();
    @(finish event);
  join any
  disable fork;
endtask : run phase
virtual task main phase(uvm_phase phase);
 -> start event;
endtask : main phase
virtual task post_shutdown_phase(uvm_phase phase);
  -> finish event;
endtask : post_shutdown_phase
```

## **Handling a Reset**

Drivers and monitors should be made aware of the reset signals on the interfaces. If a test chooses to suddenly perform a reset, these components must handle the event cleanly. We used this technique in the ALU monitor of <u>Lesson 8</u>.

A typical method for doing this is shown below in an example driver:

```
virtual task run_phase(uvm_phase phase);
  forever begin
    @(posedge my_vi.rst_n);

  fork
    drive_items();
    @(negedge my_vi.rst_n);
    join_any
    `cn_info(("Saw a reset. Time to clean up."))
    disable fork;
    cleanup();
  end
endtask : run_phase
```

The phase first waits for the positive edge of the rst\_n signal to indicate that reset is complete. The drive\_items task is expected to run forever, and so only the falling edge of the rst\_n signal will cause the join\_any to fall through. The disable fork statement will kill the drive\_items() task, and the cleanup function will reset any of the driver's fields which track state. The whole task is wrapped in a forever block so that it loops back and is able to drive more items once the reset event is finished.

### Randomizing a Dynamic Array of Objects

If you want to generate a randomly-sized array of classes, you declare them as a dynamic array and constrain it's size:

```
rand port_c ports[];
constraint ports_cnstr {
   ports.size() inside {[1:64]};
}
```

However, you still need to new the array and create each element before you can randomize them.

```
ports = new[??];
foreach(ports[x])
   ports[x] = port_c::type_id::create($psprintf("ports[%0d]", x), this);
```

But how do you new an array of classes when you don't know the size of the array beforehand? And where do you put this code?

The solution is that you new the maximum number of possible ports. After the size is randomized, the array will be re-sized and the extras will be garbage-collected.

```
function new(string name="my_class");
    super.new(name);
    ports = new[64];
    foreach(ports[x])
        ports[x] = port_c::type_id::create($psprintf("ports[%0d]", x), this);
    endfunction : new
```

Cavium

While this method may initially be wasteful of resources, it does permit higher-level objects the ability to add constraints onto the items in the array:

```
constraint cfg_cnstr {
    cfg.ports.size() == 3;
    cfg.ports[0].item == 0;
    cfg.ports[1].item == 4;
    cfg.ports[2].item == 7;
}
```

# **Appendix D: Vertical Reuse**

The term *vertical reuse* refers to taking your block-level testbench and reusing its components at a subsystem or full-chip level. It requires that you architect your environment to be flexibly used with the other environments in the system. This appendix will focus on several architectural possibilities that may be considered.

# **Testbench Chaining Methods**

This section will describe three methods that allow testbenches to be chained together when they share a common interface. It will also consider how *cfg* classes are to be created and shared.

### **Driver-Predictor-Monitor Chaining**

In Testbuilder benches, it was common to use the driver-predictor-monitor model shown below. Here, driver and monitor are probably misnomers, because neither are simple passive observers. Often the monitor would supply back-pressure, acknowledgements, credit returns, etc., while the driver would receive and react to these events.

For vertical reuse, the driver is removed and the prior environment's monitor is modified to supply the correct packet type to the predictor. This type of chaining required the fewest number of components in the system, but it requires that the architects of the two environments coordinate and agree on packet types and communications.



This method of connecting testbenches overly complicates integration by enforcing a reliance on data from predictor A to fit nicely with predictor B. It also arbitrarily discards

whatever effort had been made by testbench B that might better find bugs than the monitor used by testbench A. These factors complicate the reuse of these environments if they are ever separated and so **the use of this model is highly discouraged**.

### **Agent-Predictor-Agent Chaining**

For very simple sideband interfaces, use the recommended style of agent-predictor-agent. Here, each agent is independently instantiated in the combined environment. The effect is that the two environments are no longer required to collaborate on how they must communicate with one another. They no longer need to agree on the packet class, configurations, or any other meta data. They become self-contained environments with a very small integration cost.



While the instantiation of both agents essentially duplicates a monitor, this method of chaining is encouraged when the interfaces are fairly simplistic and not common throughout the design. Sideband credit returns and simplistic back-pressure mechanisms are examples that might be considered here.

### **Interface Sharing**

For more complex interfaces, especially ones that are duplicated throughout the environment, the architects may prefer to share the interface in a common *vkit*.

Suppose there are two blocks in the system, alpha and beta. They communicate with one another over the a2b interface and the b2a interface. These can collectively be referred to as the AB interface.



After extracting the AB interface into its own separate *vkit*, the separate alpha and beta block-level testbenches might appear as follows, with the components of the AB *vkit* given in blue.



Each block has its own block-level testbench and its own needs. The alpha testbench must drive on the b2a interface to stimulate alpha's inputs, but needs only to monitor the a2b interface. Likewise, the beta testbench drives the a2b interface, but monitors the b2a interface.

Now suppose that the designers of the alpha and beta environments wished to put an alpha/beta subsystem testbench together. This becomes a simple matter of instantiating and connecting the components of the three *vkits* and configuring them to behave in a manner suitable for this testbench.



This is the recommended approach for interfaces between blocks. While the creation of a *vkit* adds some overhead and requires collaboration between groups, it ensures that environments that require this interface will have a complete and consistent usage model.

#### **Shared CFG Classes**

Like most *vkits*, the AB *vkit* probably has its own *cfg* class. When constructing their testbenches, the alpha and beta *cfg* classes would each make reference to the AB *vkit's cfg* class, and might even blend constraints between them.

In the combined subsystem testbench, the designers must instantiate each of the *cfg* classes in the base test, pass references around as necessary, and then simultaneously randomize this collection of *cfg* classes, with all of their constraints being applied. Shown below, solid-line components are real instances, whereas dotted-line components are references.



Example AB and alpha *cfg* classes and a base test of the alpha's block-level testbench are shown below. Here, the base test calls the alpha *cfg* class's <code>create\_cfg</code> function to create the AB *cfg* class. When the alpha *cfg* class is randomized, the AB *cfg* class will also be randomized.

```
super.new(name);
     endfunction : new
  endclass : cfg c
endpackage : ab_pkg
package alpha pkg;
  import uvm pkg::*;
  class cfg c extends uvm object;
      `uvm object_utils_begin(cfg_c)
         `uvm_field_int(my_field, UVM_ALL_ON | UVM_HEX)
        `uvm field object(ab cfg, UVM ALL ON)
     `uvm_object_utils_end
     // var: my_field
rand bit[15:0] my_field;
     // var: ab cfg
     rand ab pkg::cfg c ab cfg;
     constraint ab_cfg_cnstr {
        ab cfg.my alpha field == my field;
        ab cfg.my mix field[15:0] == my field;
     function new(string name="cfg");
       super.new(name);
     endfunction : new
     function void create_cfg();
        ab_cfg = ab_pkg::cfg_c::type_id::create("ab_cfg");
     endfunction : create_cfg
  endclass : cfg c
endpackage : alpha_pkg
class alpha_base_test_c extends uvm_test;
   `uvm component utils(alpha base test c)
  rand alpha pkg::cfg c cfg;
  constraint alpha cnstr {
     cfg.my_field == 'haaaa;
   function new(string name="alpha base test",
           uvm component parent=null);
     super.new(name, parent);
  endfunction : new
   function void build phase (uvm phase phase);
     super.build phase(phase);
     // create cfgs
     cfg = alpha pkg::cfg c::type id::create("alpha cfg");
     cfg.create cfg();
     // randomize all
     randomize();
      `cn info(("cfg =\n%s", cfg.sprint()))
  endfunction : build phase
endclass : alpha base test c
```

The subsystem's base test resembles the figure above. Alpha's <code>create\_cfg</code> function is **not** called because it is the base test that creates it. So long as the two blocks do not have

constraints that conflict with one another on the AB *cfg* class, the constraints from the alpha and beta *cfg* classes will correctly be applied to the AB *cfg* class.

Here is the code for the sub-system's base test that builds and randomizes all of these (the environments are not shown):

```
class subsys base test c extends uvm test;
   `uvm component utils_begin(subsys_base_test_c)
  `uvm component utils end
  // var: alpha cfg
  rand alpha pkg::cfg c alpha cfg;
  constraint alpha cnstr {
    alpha_cfg.my_field == 'haaaa;
  // var: beta cfg
  rand beta pkg::cfg c beta cfg;
  constraint beta cnstr {
    beta_cfg.my_field == 'hbbbb;
  // var: ab cfg
  rand ab pkg::cfg c ab cfg;
  function new(string name="subsys base test",
           uvm component parent=null);
     super.new(name, parent);
  endfunction : new
  function void build phase (uvm phase phase);
     super.build phase(phase);
     // create cfgs
     alpha cfg = alpha pkg::cfg c::type id::create("alpha cfg");
     beta cfg = beta pkg::cfg c::type id::create("beta cfg");
     ab cfg = ab pkg::cfg c::type id::create("ab cfg");
     // don't call alpha cfg.create cfg()!
     // assign cfgs
     alpha cfg.ab cfg = ab cfg;
     beta cfg.ab cfg = ab cfg;
     // randomize all
     randomize();
     `cn info(("alpha cfg =\n%s", alpha cfg.sprint()))
     `cn info(("beta cfg =\n%s", beta cfg.sprint()))
  endfunction : build phase
endclass : subsys base test c
```

# **Passing Meta-Data**

The previous section showed how two different testbenches can effectively work in isolation or be bridged by sharing a configurable *vkit*. But what if each testbench wished to share its meta-data with each other? For example, how would predictor A tell predictor B that the packet that each of them just saw on the AB interface correlates with unique-ID uid: 0047?

One solution is that the AB monitor pushes the transaction out not one analysis port, but two of them. The following diagram shows how this would work with the AB *vkit*.



- 1. Packet uid: 0047 enters the DUT and is placed in Predictor A's scoreboard.
- 2. Raw data flows out of DUT A and is observed by the a2b agent's monitor.
- 3. The a2b monitor collects the complete packet and sends it out its *upstream* port to predictor A:

```
upstream_port.write(pkt); // pass to predictor A
```

4. Predictor A correlates the packet received from the a2b monitor with packet uid:0047 that it saw earlier. It then assigns a reference to this unique ID to the new packet that was found.

```
virtual function void do_write(a2b_pkg::pkt_c monitored_pkt);
    a2b_pkg::pkt_c found_pkt;
    found_pkt = scoreboard.find_first(item) with (item.received == 0);
    found_pkt.received = 1;
    monitored_pkt.uid = found_pkt.uid;
endfunction : do_write
```

5. The a2b monitor then passes **this same packet** to predictor B via its *downstream* analysis port.

```
upstream_port.write(pkt); // pass to predictor A
downstream_port.write(pkt); // pass to predictor B
```

Because a handle to the packet that the a2b\_agent created is passed to **both** predictors, predictor B will see the uid that predictor A *assigned* to it. If DUT A is expected to split packet uid:0047 into multiple output packets, then predictor A can assign sub-ids to each of the resulting packets.

# **Appendix E: Self-Testing**

In <u>Lesson 3</u>, we modified the basic test's main\_phase to generate, print, pack, and unpack a stream of transactions. Later, in <u>Lesson 7</u>, we modified this task to instead generate a stream of sequences, so that we could test these. Eventually, we just deleted all of this code.

In retrospect, this wasn't a particularly brilliant idea. What if we later want to modify the transactions or sequences and test them again? We would have to re-write that test code and put it someplace else, only to later delete it. Or, we'd have to just see if it works by throwing it into the DUT and debugging it in place. Too slow.

Instead, we can add self-test code to our files and test them *in place*. By simulating just that file, compile- and run-times will be blazingly quick. To do this, you would need to add something along the lines of the following to your file:

```
inflorer __SELF_TEST__
    import uvm_pkg::*;
    include "cn_msgs.sv"
    endif

// ...rest of code goes here...

ifdef __SELF_TEST__
    class self_test_c extends uvm_test;
    // ... your test class...
endclass : self_test_c

module top;
    initial run_test("self_test_c");
endmodule
    endif // SELF_TEST
```

You would then need to craft the command that would kick off the simulator for just this one file.

**Fortunately, utg can be automated to do all of this for you.** If you add --selftest/-s to the command-line, it will automatically put the self-test code you need into your file, and it will create a shell script that you can run. You will need to remove any scoping references to the package that the file resides in, but otherwise no changes should be necessary.