### Lab 07: Single-Cycle CPU Design in PyRTL

Assigned: Wednesday, May 12th, 2021 Due: Wednesday, May 26th, 2021

**Points**: *100* 

- MAY ONLY BE TURNED IN ON GRADESCOPE as PYTHON files (see below for details).
- There is NO MAKEUP for missed assignments.
- We are strict about enforcing the LATE POLICY for all assignments (see syllabus).

#### You will be using the PyRTL library.

#### Goals for This Lab

By the time you have completed this work, you should be able to utilize **pyrtl** and Python to simulate common single-cycle CPU hardware for multiple instructions.

### **Step by Step Instructions**

In class, you have been learning about the datapath and how a single-cycle CPU works. Now, we will actually implement a single-cycle CPU using PyRTL!

Note: This lab will take SIGNIFICANTLY more time than the previous labs. Plan to spend more time on debugging too. It is in your best interest to start the assignment in Friday's lab. *Start as early as possible and use student hours for debugging help!* You are given 2 weeks, instead of 1, to complete this lab, so use your time wisely and start early!

#### **Task**

Your task is to implement a single-cycle CPU using PyRTL that can run the following 9 MIPS instructions.

ADD, AND, ADDI, LUI, ORI, SLT, LW, SW, BEQ

#### **Provided Files**

We have provided you with 3 files (see the GauchoSpace folder):

- 1. cpu.py This is where to write your CPU. The file contains information on how to test and debug. You should read this thoroughly before implementing everything for this assignment.
- 2. sample\_test.s This is a sample assembly program that you can use to test your CPU.
- 3. <u>i\_mem\_init.txt</u> This contains the assembled instructions from <u>sample\_test.s</u>, which will be loaded into the instruction memory of your CPU before the simulation begins.

#### **Instructions**

Here is the suggested approach to implement the CPU.

## Design the CPU on Paper

You should reference the CPU diagram on page 265 (Figure 4.17) of your textbook (without jumps implemented). Think through which components, wires, and control signals you'll need at a high level. Figure is reproduced here:



Hint: Your CPU will be almost identical to this one!

# **Compute Control Signals**

You will need to implement a control unit for your CPU. The control unit tells the different components (like the register file, memory, different muxes, etc) when they're needed to perform a task (like writing to memory), and when they should not. It accomplishes this by connecting "control signals" to each of the components.

Depending on the instruction, the controller asserts certain control signals as "on" and others as "off". It's your job to figure out which ones are needed for which instruction! **To make this easier for you, we've made a spreadsheet available here.** 

For each column, simply enter a "1" if that instruction needs the control signal asserted, or a "0" otherwise. If the value doesn't matter, you can enter either "0" or "1".

For the 3-bit **ALU\_OP** column, enter any number you want in the range of [0, 8). This number tells the ALU what it should do with its inputs - add them, shift them, etc. Since you are

creating the ALU, you are free to choose whatever **ALU\_OP** values you want for each operation, as long as you are consistent.

We have filled out the control signals for the "ADD" instruction as an example. We assigned an ALU\_OP of 0 for addition. Other instructions that also need to add values together in the ALU would use the same ALU\_OP of 0.

Finally, there is a column called "CONCATENATED". This column takes the bits from all 9 signals and concatenates them together for you automatically. It then displays the number in hex. You can use this hex value in your PyRTL code if you wish.

### **Build and Connect your Hardware Modules**

From the previous 3 PyRTL labs, you should have a good idea of how to implement an instruction decoder, an ALU, a register file, and memory. Do the same thing here! Take the CPU you designed on paper and implement it in cpu.py.

Hint: You will need 3 memories (MemBlocks) in your code.

1. i\_mem: stores your instructions.

2. d\_mem: stores your data.

3. rf: stores your register values.

### **Design Note**

We made both the **i\_mem** and **d\_mem** memory <u>WORD</u> ADDRESSABLE instead of BYTE ADDRESSABLE. This means that every memory location holds 32-bits. For example:

| ADDR in word | 32b DATA   |
|--------------|------------|
| 0            | 0x12345678 |
| 1            | 0xCAFEDACE |
| 2            | 0xDEEDABBA |
|              |            |

What this means to you is that when the PC increments, it <u>only increments by 1</u> instead of 4. It also means that BEQ only does " $pc + 1 + sign\_extended\_immediate$ ", no longer left shifting by 2. Note that this is <u>not</u> how real MIPS works; real MIPS uses byte-addressable memory. However, making it word addressable will greatly simplify your assignment.

## Test your Design!

How do you test your PyRTL CPU design? Well, we just need to write some sample MIPS programs and run them on your CPU! How do you do that?

1. Write a MIPS program.

- 2. Assemble the MIPS program.
- 3. Copy and paste the assembled instructions (machine code) in hex format into i mem init.txt
- 4. python cpu.py

We've provided you with a sample test case in <u>sample\_test.s</u>. The assembled test can be found in <u>i\_mem\_init.txt</u>. More information about how to test is provided in the skeleton <u>cpu.py</u>; please read through these files carefully so you can understand how to test and debug your code.

### **Submission Requirements**

To test your code, we require the following 3 things:

- 1. Your instruction memory variable must be a MemBlock called <u>i\_mem</u> and should be available from the top level.
- 2. Your data memory variable must be a MemBlock called d\_mem and should be available from the top level.
- 3. Your register file variable must be a MemBlock called rf and should be available from the top level.

If you can run the following in the same directory as your cpu.py, you are probably good to go.

```
(venv) $ python -c 'import cpu; cpu.i_mem; cpu.d_mem; cpu.rf; print("Good to Go!")'
Good to Go!
```

#### Files to Submit

The only thing you need to submit for this lab is the file cpu.py.

Please keep your eyes open for any Piazza announcements in case we make updates to the submission requirements.

# **Autograder**

Unlike previous labs, we will NOT be releasing an autograder to verify your CPU. Part of this assignment is to learn how to test your code! We WILL allow to share test code (MIPS assembly) with each other on Piazza. While this is optional, you may write your own comprehensive test suite in MIPS and share the program on Piazza under our stickied post, and you may also download your classmates' tests if they've uploaded them.

We (the instructors) will not be responsible for debugging any mistakes in these test suites, nor will we endorse any of them. If you think there is a bug or issue with a test suite, you should comment under the author's submission with your concerns. Lastly, passing these tests is not a guarantee of any score on the assignment or from the autograder.

#### Hints

Your TAs have already implemented a solution and made a list of things that might be useful to know for this assignment!

1. The control unit is actually pretty simple. It's a 1:1 mapping of op/func from the instruction to a set of control bits. The easiest way to implement this is with a Mux (pyrtl.conditional\_assignment).

#### Example:

```
control_signals = pyrtl.WireVector(bitwidth=9, name='control_signals')
with pyrtl.conditional_assignment:
    with op == 0:
        with func == 0x20:
            control_signals |= 0x280
        ...

# Extract the relevant signals
alu_op = control_signals[0:3]
...
```

- 1. In your textbook, there is a "MemRead" control signal. This is not required in our CPU.
- 2. You will probably run into errors unless you add asynchronous=True into your pyrtl MemBlock declarations for d mem and rf.
- 3. You will need a WRITE ENABLE on the d\_mem and register file rf.
- 4. Some control signal values don't matter. You can set them to either 0 or 1 since they don't matter. For example: BEQ's REG\_DST doesn't matter. It can be either 0 or 1 since we're not writing to the register file anyway during BEQ instructions.
- 5. No writes should happen to the zero register. It should always read 0.
- 6. In your test MIPS programs, you should end with a branch back to the same instruction forever. You don't know exactly how many cycles the simulation will run, and we do not have a "halt" instruction, so to smoothly exit you should just keep looping forever when you're done with your business logic.
- 7. When using pyrtl.corecircuits.shift\_left\_logical, you cannot pass a constant as the second argument unless you use a Const.

### Example:

```
shift_left_logical(some_wire_vector, 2) # BAD!
shift_left_logical(some_wire_vector, Const(2)) # GOOD!
```

- 1. Remember to sign extend your immediate values!! You will run into some very hard to debug errors with your branching if you don't do this! You can do this with the .sign\_extended() function on WireVectors.
- 2. Watch out for ORI! It is an I-Type instruction that uses a zero-extended immediate value instead of a sign-extended value.