

# **DVS-MIPI 2.5GHz Register Configuration**

### SETFILE INFORMATION

\_\_\_\_\_\_

Frame Rate : 2000 fps Global Reset : Off Global Hold : On

Fixed Frame : On

Event Clock : 125.6 Mhz
MIPI Lane Speed : 2.5Gbps
Num Of MIPI Lane: 4
Data Type : AER
Payload Size : 8192
Num of Payload : 128
OUTPUT Mode : MIPI
PCLK Speed : NONE

## SYSTEM SETTING

------

```
s322512
             // DTAG GR ON NUM r
             // EVTH REF LSB r
s016631
s300c00
             // STREAM OUT MODE r(0: MIPI, 1: PARALLEL)
             //[0]:OUTIF PARA ENABLE
s30a100
             // PLL P : Default 0x04, 20MHz 0x02
s307004
             // PLL M MSB : Default 0x01, 20MHz 0x00
s307101
s30722C
             // PLL M LSB : Default 0x2C, 20MHz 0xFA
             // PLL S : Default 0x00, 20MHz 0x00
s307300
             // [7:4] PLL DIV G , [3:0] PLL DIV DBR
s307961
             // [7:4] PLL DIV OP, [3:0] PLL DIV OS
s307a11
             // [7:4] PLL_DIV_VS, [3:0] PLL_DIV_VP
s307b25
s307e00
             /\!/ PLL PD
s30a001
             // OUTIF ENABLE
s30a211
             // DPHY ENABLE
s30a31f
             // DPHY ENABLE
             // DPHY PLL PMS
s30a500
             // DPHY PLL PMS
s30a68D
s30a700
             // DPHY_PLL_PMS
             // TEST PAD CONTROL
s303b40
             // CLOCK ENABLE ([0] : MULTICLK ENABLE)
s30803F
             // CLOCK ENABLE ([3]: DTPDTAG ENABLE)
s308106
             // CLOCK ENABLE
s30836c
```



#### **OUTIF SETTING** \_\_\_\_\_\_ //[5:4] mipi ck mode, [3] : use line, [2] : use frm, [1] : use 2 lane, [0] : use 1 lane s391524 // MIPI CSI2 DI r s39012a // csi2 pkt size low s390200 s390320 // csi2 pkt size high // D-PHY ULPS disable(0x00) enable(0x01) s390800 s391A7F // frm cnt low s391B00 // frm cnt high //[7]: use timeout, [0]: use big endian s391081 // to scnt0 (event clock) (1us) s39117C s3912E7 // to scnt1 low s391303 // to scnt1 high (1ms) // to ment s391401 // pkt gap low s391640 // pkt gap high s391700 s391800 // frm gap low s391995 // frm gap high s39314c // [1:0]: HS-TX Regulator Output Level Control, // [2] : HS TX Regulator Source Control, // [3] : LP TX Regulator Source Control, // [6:4] : LP TX Regulator Output Level Control at Current mode SCAN RATE SETTING s321604 // DTAG SELX r // DTAG SENSE r s321702 s32180C // DTAG AY r s321905 // DTAG AY RST GAP r s321A07 // DTAG APS RST r // DTAG COL MARGIN r s321C04 s320C5D //[6]: DTAG FREE RUN MODE r, [5]: DTAG MASK FIRST FRAME r, //[1]: DTAG GRST MODE r, [0]: DTAG GH MODE r s321D00 // DTAG FRM MAGRIN r MSB s321E03 // DTAG FRM MAGRIN r LSB : 1LSB x 2^12 x Event Clock period // Scan Time: # of Column x 92 x Event Clock period // Margin:: 254 x Event Clock Period ANALOG SETTING s01571F // CRGS Setting // REG DIV BCM BOT UNIT AMP s01660F s016707 // REG DIV BCM BOT UNIT ON

// REG DIV BCM BOT UNIT nOFF

s01680f



```
TIMESTAMP SETTING
______
s32B100
           // TSTAMP SUB UNIT VAL r MSB
           // TSTAMP SUB UNIT VAL r LSB
s32B27D
           // TSTAMP REF UNIT VAL r MSB
s32B303
s32B4E7
           // TSTAMP_REF_UNIT_VAL_r_LSB
s311f00
s304001
s430801
s430001
s490001
                              CROP SETTING
s330001
           // CROP_BYPASS_r
           // CROP Y GROUP START r
s330100
           // CROP_Y_START MASK r
s3302FF
           // CROP Y GROUP END r
s330359
           // CROP Y END MASK r
s3304FF
           // CROP_START_X r MSB
s330500
s330600
           // CROP_START_X_r_LSB
s330703
           // CROP END X r MSB
           // CROP END X r LSB
s3308BF
           // CROP FRAME SKIP ENABLE r
s330900
           // CROP FRAME REPEAT NUM r
s330A01
           // CROP VALID FRAME START NUM r
s330B00
           // CROP VALID FRAME END NUM r
s330C00
                           SLAVE MODE SETTING
           //[0]:EXT SYNC IN EN r
s3A0001
s3A0101
           //[0]:EXT SYNC RISING SEL r
           // [0] : BURST_TRIGGER_MODE_EN_r
s3A0200
           // ECLK FINE COUNT WIDTH r MSB
s3A0C00
           // ECLK FINE COUNT WIDTH r LSB
s3A0D7C
           // ECLK_COARSE_COUNT_WIDTH_r_MSB
s3A0E03
s3A0F1F
           // ECLK_COARSE_COUNT_WIDTH_r_LSB (1us / LSB)
s3A1000
           // FRAME WIDTH r
s328300
           //[0]:DTAG MULTI SENSOR r
           //[1]:EXT SYNC IN EN r
s303B02
           //[1]:TSTAMP EXT RESET r
s32B600
s4c0001
```



# STREAMING ON s30916C // CCI\_ADDRESS\_CONTROL\_2ND\_r s010001 // MODE\_SELECT\_r // [0]: Software Standby, [1]: Stream