# 1-of-16 Decoder/Demultiplexer High-Performance Silicon-Gate CMOS

The MC54/74HC154 is identical in pinout to the LS154. The device inputs are compatible with standard CMOS outputs; with pullup resistors, they are compatible with LSTTL outputs.

This device, when enabled, selects one of 16 active—low outputs. Two active—low Chip Selects are provided to facilitate the chip—select, demultiplexing, and cascading functions. When either Chip Select is high, all outputs are high. The demultiplexing function is accomplished by using the Address inputs to select the desired device output. Then, while holding one chip select input low, data can be applied to the other chip select input (see Application Note).

The HC154 is primarily used for memory address decoding and data routing applications.

- Output Drive Capability: 10 LSTTL Loads
- · Outputs Directly Interface to CMOS, NMOS, and TTL
- Operating Voltage Range: 2 to 6 V
- Low Input Current: 1 μA
- High Noise Immunity Characteristic of CMOS Devices
- In Compliance with the Requirements Defined by JEDEC Standard No. 7A
- Chip Complexity: 192 FETs or 48 Equivalent Gates

#### **LOGIC DIAGRAM**



# MC54/74HC154







#### **MAXIMUM RATINGS\***

| Symbol           | Parameter                                                                                         | Value                          | Unit |
|------------------|---------------------------------------------------------------------------------------------------|--------------------------------|------|
| VCC              | DC Supply Voltage (Referenced to GND)                                                             | - 0.5 to + 7.0                 | V    |
| V <sub>in</sub>  | DC Input Voltage (Referenced to GND)                                                              | – 1.5 to V <sub>CC</sub> + 1.5 | V    |
| V <sub>out</sub> | DC Output Voltage (Referenced to GND)                                                             | -0.5 to V <sub>CC</sub> + 0.5  | V    |
| l <sub>in</sub>  | DC Input Current, per Pin                                                                         | ± 20                           | mA   |
| l <sub>out</sub> | DC Output Current, per Pin                                                                        | ± 25                           | mA   |
| Icc              | DC Supply Current, V <sub>CC</sub> and GND Pins                                                   | ± 50                           | mA   |
| PD               | Power Dissipation in Still Air, Plastic or Ceramic DIP† SOIC Package†                             | 750<br>500                     | mW   |
| T <sub>stg</sub> | Storage Temperature                                                                               | - 65 to + 150                  | °C   |
| TL               | Lead Temperature, 1 mm from Case for 10 Seconds<br>(Plastic DIP)<br>(Ceramic DIP or SOIC Package) | 260<br>300                     | °C   |

This device contains protection circuitry to guard against damage due to high static voltages or electric fields. However, precautions must be taken to avoid applications of any voltage higher than maximum rated voltages to this high–impedance circuit. For proper operation,  $V_{in}$  and  $V_{out}$  should be constrained to the range GND  $\leq$  ( $V_{in}$  or  $V_{out}$ )  $\leq$  VCC. Unused inputs must always be tied to an appropriate logic voltage

level (e.g., either GND or  $V_{CC}$ ). Unused outputs must be left open.

Ceramic DIP: - 10 mW/°C from 100° to 125°C

SOIC Package: - 7 mW/°C from 65° to 125°C

For high frequency or heavy load considerations, see Chapter 2 of the Motorola High-Speed CMOS Data Book (DL129/D).

#### RECOMMENDED OPERATING CONDITIONS

| Symbol                             | Parameter                                   | Min                                                                           | Max         | Unit               |    |
|------------------------------------|---------------------------------------------|-------------------------------------------------------------------------------|-------------|--------------------|----|
| VCC                                | DC Supply Voltage (Referenced to GND)       | 2.0                                                                           | 6.0         | ٧                  |    |
| V <sub>in</sub> , V <sub>out</sub> | DC Input Voltage, Output Voltage (Reference | 0                                                                             | VCC         | ٧                  |    |
| TA                                 | Operating Temperature, All Package Types    | - 55                                                                          | + 125       | °C                 |    |
| t <sub>r</sub> , t <sub>f</sub>    | Input Rise and Fall Time (Figure 2)         | / <sub>CC</sub> = 2.0 V<br>/ <sub>CC</sub> = 4.5 V<br>/ <sub>CC</sub> = 6.0 V | 0<br>0<br>0 | 1000<br>500<br>400 | ns |

# DC ELECTRICAL CHARACTERISTICS (Voltages Referenced to GND)

|                 |                                                   |                                                                                                                                         |                   | Gu                 | aranteed Li        |                    |      |
|-----------------|---------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------|-------------------|--------------------|--------------------|--------------------|------|
| Symbol          | Parameter                                         | Test Conditions                                                                                                                         | V <sub>CC</sub>   | – 55 to<br>25°C    | ≤ <b>85</b> °C     | ≤ 125°C            | Unit |
| VIH             | Minimum High-Level Input<br>Voltage               | $V_{out} = 0.1 \text{ V or } V_{CC} - 0.1 \text{ V}$<br>$ I_{out}  \le 20 \mu\text{A}$                                                  | 2.0<br>4.5<br>6.0 | 1.5<br>3.15<br>4.2 | 1.5<br>3.15<br>4.2 | 1.5<br>3.15<br>4.2 | ٧    |
| V <sub>IL</sub> | Maximum Low–Level Input<br>Voltage                | $V_{Out} = 0.1 \text{ V or } V_{CC} - 0.1 \text{ V}$<br>$ I_{Out}  \le 20 \mu\text{A}$                                                  | 2.0<br>4.5<br>6.0 | 0.3<br>0.9<br>1.2  | 0.3<br>0.9<br>1.2  | 0.3<br>0.9<br>1.2  | V    |
| VOH             | Minimum High–Level Output<br>Voltage              | $V_{in} = V_{IH} \text{ or } V_{IL}$<br>$ I_{out}  \le 20 \mu\text{A}$                                                                  | 2.0<br>4.5<br>6.0 | 1.9<br>4.4<br>5.9  | 1.9<br>4.4<br>5.9  | 1.9<br>4.4<br>5.9  | V    |
|                 |                                                   | $V_{\text{in}} = V_{\text{IH}} \text{ or } V_{\text{IL}}   I_{\text{out}}  \le 4.0 \text{ mA}$<br>$ I_{\text{out}}  \le 5.2 \text{ mA}$ | 4.5<br>6.0        | 3.98<br>5.48       | 3.84<br>5.34       | 3.70<br>5.20       |      |
| VOL             | Maximum Low–Level Output<br>Voltage               | $V_{in} = V_{IH} \text{ or } V_{IL}$<br>$ I_{out}  \le 20 \mu\text{A}$                                                                  | 2.0<br>4.5<br>6.0 | 0.1<br>0.1<br>0.1  | 0.1<br>0.1<br>0.1  | 0.1<br>0.1<br>0.1  | V    |
|                 |                                                   | $V_{\text{in}} = V_{\text{IH}} \text{ or } V_{\text{IL}}   I_{\text{out}}  \le 4.0 \text{ mA}$<br>$ I_{\text{out}}  \le 5.2 \text{ mA}$ | 4.5<br>6.0        | 0.26<br>0.26       | 0.33<br>0.33       | 0.40<br>0.40       |      |
| lin             | Maximum Input Leakage Current                     | V <sub>in</sub> = V <sub>CC</sub> or GND                                                                                                | 6.0               | ± 0.1              | ± 1.0              | ± 1.0              | μΑ   |
| ICC             | Maximum Quiescent Supply<br>Current (per Package) | V <sub>in</sub> = V <sub>CC</sub> or GND<br>I <sub>out</sub> = 0 μA                                                                     | 6.0               | 8                  | 80                 | 160                | μΑ   |

NOTE: Information on typical parametric values can be found in Chapter 2 of the Motorola High-Speed CMOS Data Book (DL129/D).

MOTOROLA 2

<sup>\*</sup> Maximum Ratings are those values beyond which damage to the device may occur.

Functional operation should be restricted to the Recommended Operating Conditions.

<sup>†</sup>Derating — Plastic DIP: - 10 mW/°C from 65° to 125°C

# AC ELECTRICAL CHARACTERISTICS ( $C_L = 50 \text{ pF}$ , Input $t_f = t_f = 6 \text{ ns}$ )

|                 |                                                                  |                   | Gu              | Guaranteed Limit |                 |      |  |  |  |
|-----------------|------------------------------------------------------------------|-------------------|-----------------|------------------|-----------------|------|--|--|--|
| Symbol          | Parameter                                                        | V <sub>CC</sub>   | – 55 to<br>25°C | ≤ 85°C           | ≤ 125°C         | Unit |  |  |  |
| tPLH,<br>tPHL   | Maximum Propagation Delay, Input A to Output Y (Figures 1 and 3) | 2.0<br>4.5<br>6.0 | 190<br>38<br>32 | 240<br>48<br>41  | 285<br>57<br>48 | ns   |  |  |  |
| tPLH,<br>tPHL   | Maximum Propagation Delay, CS to Output Y (Figures 2 and 3)      | 2.0<br>4.5<br>6.0 | 175<br>35<br>30 | 220<br>44<br>37  | 265<br>53<br>45 | ns   |  |  |  |
| tTLH,<br>tTHL   | Maximum Output Transition Time, Any Output (Figures 2 and 3)     | 2.0<br>4.5<br>6.0 | 75<br>15<br>13  | 95<br>19<br>16   | 110<br>22<br>19 | ns   |  |  |  |
| C <sub>in</sub> | Maximum Input Capacitance                                        | _                 | 10              | 10               | 10              | pF   |  |  |  |

#### NOTES:

- 1. For propagation delays with loads other than 50 pF, see Chapter 2 of the Motorola High-Speed CMOS Data Book (DL129/D).
- 2. Information on typical parametric values can be found in Chapter 2 of the Motorola High-Speed CMOS Data Book (DL129/D).

|                 |                                              | Typical @ 25°C, $V_{CC} = 5.0 \text{ V}$ |    |
|-----------------|----------------------------------------------|------------------------------------------|----|
| C <sub>PD</sub> | Power Dissipation Capacitance (Per Package)* | 80                                       | pF |

<sup>\*</sup> Used to determine the no–load dynamic power consumption: P<sub>D</sub> = C<sub>PD</sub> V<sub>CC</sub><sup>2</sup>f + I<sub>CC</sub> V<sub>CC</sub>. For load considerations, see Chapter 2 of the Motorola High–Speed CMOS Data Book (DL129/D).

# **PIN DESCRIPTIONS**

#### **INPUTS**

#### A0, A1, A2, A3 (Pins 23, 22, 21, 20)

Address inputs. These inputs, when the 1-of-16 decoder is enabled, determine which of its sixteen active-low outputs is selected.

# **OUTPUTS**

#### **Y0 - Y15 (Pins 1 - 11, 13 - 17)**

Active-low outputs. These outputs assume a low level

when addressed and both chip-select inputs are active. These outputs remain high when not addressed or a chip-select input is high.

#### **CONTROL INPUTS**

# CS1, CS2 (Pins 18, 19)

Active—low chip—select inputs. With low levels on both of these inputs, the outputs of the decoder follow the Address inputs. A high level on either input forces all outputs high.

#### **FUNCTION TABLE**

| Inputs |     |    |    |    |    |    |    |    |    |    |    |    | Out | puts |    |     |     |     |     |     |     |
|--------|-----|----|----|----|----|----|----|----|----|----|----|----|-----|------|----|-----|-----|-----|-----|-----|-----|
| CS1    | CS2 | А3 | A2 | A1 | Α0 | Y0 | Y1 | Y2 | Y3 | Y4 | Y5 | Y6 | Y7  | Y8   | Y9 | Y10 | Y11 | Y12 | Y13 | Y14 | Y15 |
| L      | L   | L  | L  | L  | L  | L  | Н  | Н  | Н  | Н  | Н  | Н  | Н   | Н    | Н  | Н   | Н   | Н   | Н   | Н   | Н   |
| L      | L   | L  | L  | L  | Н  | Н  | L  | Н  | Η  | Н  | Н  | Н  | Н   | Н    | Η  | Н   | Н   | Н   | Н   | Н   | Н   |
| L      | L   | L  | L  | Н  | L  | Н  | Н  | L  | Н  | Н  | Н  | Н  | Н   | Н    | Η  | Н   | Н   | Н   | Н   | Н   | Н   |
| L      | L   | L  | L  | Н  | Н  | Н  | Н  | Н  | L  | Н  | Н  | Н  | Н   | Н    | Η  | Н   | Н   | Н   | Н   | Н   | Н   |
| L      | L   | L  | Н  | L  | L  | Н  | Н  | Н  | Н  | L  | Н  | Н  | Н   | Н    | Η  | Н   | Н   | Н   | Н   | Н   | Н   |
| L      | L   | L  | Н  | L  | Н  | Н  | Н  | Н  | Н  | Н  | L  | Н  | Н   | Н    | Η  | Н   | Н   | Н   | Н   | Н   | Н   |
| L      | L   | L  | Н  | Н  | L  | Н  | Н  | Н  | Н  | Н  | Н  | L  | Н   | Н    | Н  | Н   | Н   | Н   | Н   | Н   | Н   |
| L      | L   | L  | Н  | Н  | Н  | Н  | Н  | Н  | Н  | Н  | Н  | Н  | L   | Н    | Η  | Н   | Н   | Н   | Н   | Н   | Н   |
| L      | L   | Н  | L  | L  | L  | Н  | Н  | Н  | Н  | Н  | Н  | Н  | Н   | L    | Н  | Н   | Н   | Н   | Н   | Н   | Н   |
| L      | L   | Н  | L  | L  | Н  | Н  | Н  | Н  | Н  | Н  | Н  | Н  | Н   | Н    | L  | Н   | Н   | Н   | Н   | Н   | Н   |
| L      | L   | Н  | L  | Н  | L  | Н  | Н  | Н  | Н  | Н  | Н  | Н  | Н   | Н    | Н  | L   | Н   | Н   | Н   | Н   | Н   |
| L      | L   | Н  | L  | Н  | Н  | Н  | Н  | Н  | Н  | Н  | Н  | Н  | Н   | Н    | Н  | Н   | L   | Н   | Н   | Н   | Н   |
| L      | L   | Н  | Н  | L  | L  | Н  | Н  | Н  | Н  | Н  | Н  | Н  | Н   | Н    | Н  | Н   | Н   | L   | Н   | Н   | Н   |
| L      | L   | Н  | Н  | L  | Н  | Н  | Н  | Н  | Н  | Н  | Н  | Н  | Н   | Н    | Н  | Н   | Н   | Н   | L   | Н   | Н   |
| L      | L   | Н  | Н  | Н  | L  | Н  | Н  | Н  | Н  | Н  | Н  | Н  | Н   | Н    | Н  | Н   | Н   | Н   | Н   | L   | Н   |
| L      | L   | Н  | Н  | Н  | Н  | Н  | Н  | Н  | Н  | Н  | Н  | Н  | Н   | Н    | Н  | Н   | Н   | Н   | Н   | Н   | L   |
| L      | Н   | Х  | Х  | Х  | Х  | Н  | Н  | Н  | Н  | Н  | Н  | Н  | Н   | Н    | Н  | Н   | Н   | Н   | Н   | Н   | Н   |
| Н      | L   | Χ  | Χ  | Χ  | X  | Н  | Н  | Н  | Н  | Н  | Н  | Н  | Н   | Н    | Н  | Н   | Н   | Н   | Н   | Н   | Н   |
| Н      | Н   | Χ  | Χ  | Χ  | Χ  | Н  | Н  | Н  | Н  | Н  | Н  | Н  | Н   | Н    | Н  | Н   | Н   | Н   | Н   | Н   | Н   |

3

H = High Level, L = Low Level, X = Don't Care

MOTOROLA

# **SWITCHING WAVEFORMS**





Figure 1.

Figure 2.



\* Includes all probe and jig capacitance

Figure 3. Test Circuit

# **TYPICAL APPLICATIONS**





MOTOROLA

# **EXPANDED LOGIC DIAGRAM**



5

#### **OUTLINE DIMENSIONS**



0.020 0.040

MOTOROLA

⊕ 0.25 (0.010) M T A M

#### **OUTLINE DIMENSIONS**



Motorola reserves the right to make changes without further notice to any products herein. Motorola makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does Motorola assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation consequential or incidental damages. "Typical" parameters can and do vary in different applications. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. Motorola described or each customer application by customer's technical experts. Motorola or ot convey any license under its patent rights nor the rights of others. Motorola products are not designed, intended, or authorized for use as components in systems intended for surgical implant into the body, or other applications intended to support or sustain life, or for any other application in which the failure of the Motorola product could create a situation where personal injury or death may occur. Should Buyer purchase or use Motorola products for any such unintended or unauthorized application, Buyer shall indemnify and hold Motorola and its officers, employees, subsidiaries, affiliates, and distributors harmless against all claims, costs, damages, and expenses, and reasonable attorney fees arising out of, directly or indirectly, any claim of personal injury or death associated with such unintended or unauthorized use, even if such claim alleges that Motorola was negligent regarding the design or manufacture of the part. Motorola and are registered trademarks of Motorola, Inc. Motorola, Inc. is an Equal Opportunity/Affirmative Action Employer.

#### How to reach us:

**USA/EUROPE**: Motorola Literature Distribution; P.O. Box 20912; Phoenix, Arizona 85036. 1–800–441–2447

MFAX: RMFAX0@email.sps.mot.com –TOUCHTONE (602) 244–6609 INTERNET: http://Design\_NET.com

JAPAN: Nippon Motorola Ltd.; Tatsumi–SPD–JLDC, Toshikatsu Otsuki, 6F Seibu–Butsuryu–Center, 3–14–2 Tatsumi Koto–Ku, Tokyo 135, Japan. 03–3521–8315

**HONG KONG**: Motorola Semiconductors H.K. Ltd.; 8B Tai Ping Industrial Park, 51 Ting Kok Road, Tai Po, N.T., Hong Kong. 852–26629298



MC54/74HC154/D