

# DMD 0.7 XGA 12° DDR DMD Discovery™

This data sheet describes the 0.7XGA 12 $^{\rm o}$  DDR DMD Discovery  $^{\rm TM}$ .



## IMPORTANT NOTICE

Texas Instruments and its subsidiaries (TI) reserve the right to make changes to their products or to discontinue any product or service without notice, and advise customers to obtain the latest version of relevant information to verify, before placing orders, that information being relied on is current and complete. All products are sold subject to the terms and conditions of sale supplied at the time of order acknowledgment, including those pertaining to warranty, patent infringement, and limitation of liability.

In no event shall TI be liable for any special, incidental, consequential or indirect damages however caused, arising in anyway from the sale or use of the TI products. Products purchased from a TI authorized distributor are subject to the distributor's terms and conditions of sale.

TI warrants performance of its semiconductor products to the specifications applicable at the time of sale in accordance with TI's standard warranty. Testing and other quality control techniques are utilized to the extent TI deems necessary to support this warranty. Specific testing of all parameters of each device is not necessarily performed, except those mandated by government requirements. Customers are responsible for their applications using TI components unless otherwise stated, this documentation and its intellectual content is copyrighted or provided under license and may not be distributed in any form without the express written permission of Texas Instruments Incorporated.

Certain applications using semiconductor products may involve potential risks of death, personal injury, or severe property or environmental damage ("critical applications"). TI semiconductor products are not designed, authorized, or warranted to be suitable for use in life—support devices or systems or other critical applications. Inclusion of TI products in such applications is understood to be fully at the customer's risk.

In order to minimize risks associated with the customer's applications, adequate design and operating safeguards must be provided by the customer to minimize inherent or procedural hazards.

TI assumes no liability for applications assistance or customer product design. TI does not warrant or represent that any license, either express or implied, is granted under any patent right, copyright, mask work right, or other intellectual property right of TI covering or relating to any combination, machine, or process in which such semiconductor products or services might be or are used. TI's publication of information regarding any third party's products or services does not constitute TI's approval, warranty or endorsement thereof.

| Table 1. Product Description |                |                                                                                                                                                                                                                                                                                                                                                                               |  |  |  |  |
|------------------------------|----------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|
| DMD Part #                   | Mechanical ICD | Description                                                                                                                                                                                                                                                                                                                                                                   |  |  |  |  |
| *1076–729c                   | 2503606        | 0.7 inch diagonal spatial light modulator of aluminum micro-mirrors. Pixel array size is 1024 X 768 in square grid pixel arrangement. Data is clocked into the DMD on both the rising and falling edges of DCLK. This is referred to as Double Data Rate (DDR). Pixel architecture is XB. Window is optimized for visible (400nm – 700nm) wavelengths.                        |  |  |  |  |
| *1076–740c                   | 2503606        | 0.7 inch diagonal spatial light modulator of aluminum micro–mirrors. Pixel array size is 1024 X 768 in square grid pixel arrangement. Data is clocked into the DMD on both the rising and falling edges of DCLK. This is referred to as Double Data Rate (DDR). Pixel architecture is FTP. Window is optimized for visible (400nm – 700nm) wavelengths.                       |  |  |  |  |
| *1076–746c                   | 2503606        | 0.7 inch diagonal spatial light modulator of aluminum micro-mirrors. Pixel array size is 1024 X 768 in square grid pixel arrangement. Data is clocked into the DMD on both the rising and falling edges of DCLK. This is referred to as Double Data Rate (DDR). Pixel architecture is FTP. Window is optimized for near infrared (900nm – 2000nm) wavelengths.                |  |  |  |  |
| *1076–714c                   | 2506435        | 0.7 inch diagonal spatial light modulator of aluminum micro-mirrors. Pixel array size is 1024 X 768 in square grid pixel arrangement. Data is clocked into the DMD on both the rising and falling edges of DCLK. This is referred to as Double Data Rate (DDR). Pixel architecture is FTP. Process and window are optimized for near ultraviolet (350nm – 450nm) wavelengths. |  |  |  |  |

# Part number description:



# **Qualification status nomenclature:**

X – TMX – Experimental P – TMP – Pre–production S – TMS – Qualified

# Image quality nomenclature:

\*1076-xxx8: <5 defective mirrors in active area, <2 defective mirrors in POM (Table 8), no adjacent defective mirrors, no defective mirrors stuck in the "on" position (Figure 4), screened for window blemishes.

\*1076–xxx4: Same as –xxx8, but not screened for window blemishes.



Figure 1. Functional Block Diagram

## **DMD Architecture**

A functional block diagram is shown in Figure 1. Binary data is loaded one row at a time via the 64-bit data bus. The row address shift register determines which of the 768 rows is addressed. For each row the data for mirrors 15, 31, 47...1023 is loaded first and mirrors 0, 16, 32...1008 last. The DMD mirrors are grouped into 16 individually controlled blocks, with each block containing 48 rows of 1024 mirrors.

| Table 2. I/O Pin Descriptions |                                                                                                                                                                                                                                             |     |  |  |  |
|-------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|--|--|--|
| Pin Name                      | Description                                                                                                                                                                                                                                 | I/O |  |  |  |
| D(0:63)                       | <ul><li>Data Bus</li><li>Pin has an internal pull–down transistor circuit</li></ul>                                                                                                                                                         | I   |  |  |  |
| DCLK                          | Data Clock                                                                                                                                                                                                                                  | I   |  |  |  |
| CMD (0:3)                     | Data and Mirror Control Signals                                                                                                                                                                                                             | I   |  |  |  |
| TRC                           | Toggle Rate Control                                                                                                                                                                                                                         | I   |  |  |  |
| MBRST(0:15)                   | <ul> <li>Non-logic compatible Mirror Bias/Reset inputs</li> <li>Connected directly to the Array of Pixel Mirrors</li> <li>Used to Hold or Release the Pixel Mirrors</li> <li>Bond pads connect to an internal pull-down resistor</li> </ul> | I   |  |  |  |
| TP (65:67)                    | Test points (not used in normal operation)                                                                                                                                                                                                  | 0   |  |  |  |
| EVCC                          | <ul> <li>Pre-charge voltage during SRAM read test</li> <li>Connect to VSS (GND) during normal operation</li> </ul>                                                                                                                          | PWR |  |  |  |
| VCC2                          | Mirror Electrode Stepped High Voltage                                                                                                                                                                                                       | PWR |  |  |  |
| VCC                           | Power Supply for CMOS logic                                                                                                                                                                                                                 | PWR |  |  |  |
| VSS (GND)                     | Logic Ground / Common Return for all Power                                                                                                                                                                                                  | PWR |  |  |  |

| Table 3. Absolute Maximum Ratings Note 1                                                                                     |                  |      |           |          |  |  |  |  |
|------------------------------------------------------------------------------------------------------------------------------|------------------|------|-----------|----------|--|--|--|--|
| Parameters                                                                                                                   |                  | Min  | Max       | Units    |  |  |  |  |
| Logic Supply voltage: VCC                                                                                                    | Note 2           | -0.5 | 4         | VDC      |  |  |  |  |
| Mirror Electrode voltage: VCC2                                                                                               | Note 2<br>Note 4 | -0.5 | 8         | VDC      |  |  |  |  |
| Input voltage: MBRST(0:15)                                                                                                   | Note 2           | -28  | 28        | V        |  |  |  |  |
| Input voltage: other inputs                                                                                                  | Note 2<br>Note 3 | -0.5 | VCC + 0.3 | VDC      |  |  |  |  |
| Operating Temperature:  Reverence location 1,2, & 3 in Figure 2                                                              | Note 5<br>Note 7 | 10   | 65        | °C       |  |  |  |  |
| Differential Temperature:                                                                                                    |                  |      | 10<br>10  | oိ<br>ဂိ |  |  |  |  |
| Differential Temperature – UV Application:  Location 1 minus Location 3 in Figure 2  Location 2 minus Location 3 in Figure 2 | Note 6           |      | 5<br>5    | ိုင<br>လ |  |  |  |  |
| Storage Temperature ( non–operating ):  • Reference Locations 1, 2, and 3 in Figure 2                                        |                  | -40  | 80        | °C       |  |  |  |  |
| ILL <sub>UV350</sub> Illumination, wavelength < 350nm Operating Relative Humidity (non–condensing)                           | Note 6           | 0    | 95        | %        |  |  |  |  |
| Storage Relative Humidity (non-condensing)                                                                                   |                  | 0    | 95        | %        |  |  |  |  |

Stresses beyond those listed under "<u>Absolute Maximum Ratings</u>" may cause permanent damage to the DMD. This is a stress rating only and functional operation of the DMD at these or any other conditions beyond those indicated in the "<u>Recommended Operating Conditions</u>" section of this product spec is not implied. Exposure to absolute maximum rated conditions for extend periods may affect device reliability.

#### Note 2:

All voltage values are with respect to GND (VSS).

#### Note 3:

Excludes reset lines MBRST(15:0)

#### Note 4:

It is critical to control EMI, voltage spikes, ripple and any other voltage variations that could lead to exceeding maximum VCC2 voltages. TI therefore recommends the installation of a zener diode on the VCC2 line as close as possible to the DMD. A suggested diode is the Vishay BZD27C8V2P. An equivalent or better 8.2v zener diode capable of dissipating the full load of the DAD1000 ASIC is recommended. TI also recommends that the user pay close attention to Electro–Static Discharge (ESD) concerns as the DMD is an ESD Sensitive device.

## Note 5:

The DMD can be operated between 0°C and 10°C at power-up for a maximum period of 10 minutes without damage.

### Note 6:

UV-optimized DMDs must be carefully controlled in terms of manufacturing process and illumination power spectral content. Usage below 350nm will rapidly degrade lifetime.

## Note 7:

Active Array Temperature cannot be measured directly. therefore it must be computed analytically from measurement points on the outside of the package, the package thermal resistance, the electrical power, and the illumination heat load. The relationship between array temperature and the reference ceramic temperature is provided by the following equations.

$$T_{array} = T_{ceramic} + (Q_{array} \bullet (R_{array-to-ceramic})$$

$$Q_{array} = (0.35 \bullet P_I) + 0.37$$

Where,

$$\begin{split} &T_{array} = \text{computed array temperature (°C)} \\ &T_{ceramic} = \text{measured ceramic temperature (°C)} \\ &Q_{array} = \text{Total DMD array power (electrical + absorbed) (watts)} \\ &R_{array-to-ceramic} = \text{DMD package thermal resistance from array to outside ceramic (°C/watt)} \end{split}$$

P<sub>I</sub> = incident illumination power (watts)

The electrical power dissipation of the DMD is variable and depends on the voltages, data rates and operating frequencies. A nominal power dissipation to use when calculating array temperature is **0.37 Watts**. The absorbed power from the illumination source is variable and depends on the operating state of the mirrors and the intensity of the light source. The absorption constant **0.35** assumes nominal operation with all illumination power falling on the active array. For an illumination distribution of 83.7% on the active array, 11.9% on the array border, and 4.4 % on the window aperture, absorption of **0.42** should be used. A system aperture may be required to limit power incident on the package aperture since this area absorbs much more efficiently than the array.

# Sample Calculation:

```
Incident illumination power = 20 watts T_{ceramic} = 40.0 C Q_{array} = (0.35 • 20) + 0.37 = 7.37 watts T_{array} = 40.0 °C + (7.37 watts • 0.9 °C/watt) = 46.6 °C
```

For the maximum P<sub>I</sub> calculation used in Table 3, T<sub>ceramic</sub> is calculated from

assuming a liquid cooled heat sink with R <sub>ceramic-to-ambient</sub> = 1.5 C/watt. Substituting an air—cooled heat sink would add an additional 3–5 C/watt, thereby severely limiting the allowed incident power.



Figure 2. Thermocouple Locations

| Table 4. Recommended Operating Conditions |                                                      |                  |      |     |           |                    |  |  |
|-------------------------------------------|------------------------------------------------------|------------------|------|-----|-----------|--------------------|--|--|
|                                           | Parameters                                           |                  | Min  | Nom | Max       | Units              |  |  |
| VCC                                       | Logic power supply voltage                           |                  | 3.0  | 3.3 | 3.6       | V                  |  |  |
| VCC2                                      | Mirror electrode voltage                             |                  | 7.25 | 7.5 | 7.75      | V                  |  |  |
| $V_{MBRST}$                               | Mirror Bias / Reset voltage                          |                  | -27  |     | 26.5      | V                  |  |  |
| V <sub>IHD</sub>                          | Dynamic high level input voltage                     | Note 3<br>Note 4 | 2.3  |     | 2.7       | V                  |  |  |
| V <sub>IH</sub>                           | Static high level input voltage                      | Note 3           | 1.7  |     | VCC + 0.3 | V                  |  |  |
| V <sub>IL</sub>                           | Low level input voltage                              | Note 3           | -0.3 |     | 0.7       | V                  |  |  |
| I <sub>OH</sub>                           | High level output current  @ Voh = 2.4v              |                  |      |     | -27       | mA                 |  |  |
| I <sub>OL</sub>                           | Low level output current @ Vol = 0.4v                |                  |      |     | 20        | mA                 |  |  |
| T <sub>C</sub>                            | Operating case temperature                           | Note 1           | 25   |     | 45        | °C                 |  |  |
| ILL <sub>UV</sub>                         | Illumination, wavelength < 400 nm                    | Note 2           |      |     | 0.68      | mW/cm2             |  |  |
| ILL <sub>IR</sub>                         | Illumination, wavelength > 800nm                     | Note 5           |      |     | 10        | mW/cm <sup>2</sup> |  |  |
| T <sub>RST</sub>                          | Time between mirror resets on any given mirror block | Note 6           |      |     | 10        | sec                |  |  |

Operating case temperature limits apply to the Array and to Locations 1, 2, & 3 referenced in Figure 2.

#### Note 2

UV-optimized DMDs must be carefully controlled in terms of manufacturing process and illumination power spectral content. Usage below 350nm will rapidly degrade lifetime.

## Note 3:

Tester Conditions for  $V_{IHD}$   $V_{IH}$   $V_{IL}$ : Frequency = 60MHz Maximum Rise/Fall Time = 2.5ns @ ( 20% – 80% )

# Note 4:

 $V_{\text{IHD}}$  min/max range is required to guarantee component set set-up & hold specifications, using the conditions in Note 3.

#### Note 5:

DMDs optimized for near infrared (IR) illumination are considered experimental at this time. While there is no known DMD damage from infrared illumination, there have been no extensive lifetime studies above 800nm.

#### Note 6:

DMD mirrors are continuously reset when used in projectors. While leaving the mirrors landed for extended periods of time causes no known damage, there have been no extensive lifetime studies under these conditions.

## **DMD Marking Locations**

The device marking is shown in Figure 3. The marking will include both human-readable information and a 2-dimensional matrix code. The human-readable information is described in Figure 3: The 2-dimensional matrix code is a alpha-numeric character string that contains the DMD part number, Part 1 of Serial Number, and Part 2 of Serial Number (example \*1076-7bbc GHXXXXX LLLLLM). The first character of the DMD Serial Number (part 1) is the manufacturing year. The second character of the DMD Serial Number (part 1) is the manufacturing month. The last character of the DMD Serial Number (part 2) is the bias voltage bin letter.



Figure 3. DMD Marking Locations

|                  | Table 5. Electrical Characteristics For Recommended Operating Conditions |        |                                         |     |            |       |  |  |  |  |
|------------------|--------------------------------------------------------------------------|--------|-----------------------------------------|-----|------------|-------|--|--|--|--|
|                  | Parameters                                                               |        | Test Condition                          | Min | Max        | Units |  |  |  |  |
| V <sub>OH</sub>  | High level output voltage                                                |        | $VCC = 3V$ $I_{OH} = -27mA$             | 2.4 |            | V     |  |  |  |  |
| V <sub>OL</sub>  | Low level output voltage                                                 |        | VCC = 3.6V<br>I <sub>OL</sub> = 20mA    |     | 0.4        | V     |  |  |  |  |
| l <sub>OZ</sub>  | Output high impedance current                                            |        | VCC = 3.6V                              |     | 10         | uA    |  |  |  |  |
| I <sub>IL</sub>  | Low level input current                                                  |        | VCC = 3.6V<br>$V_1 = 0$ to $VCC$        |     | <b>-</b> 5 | uA    |  |  |  |  |
| I <sub>IH</sub>  | High level input current                                                 |        | VCC = 3.6V<br>$V_1 = VCC \text{ to } 0$ |     | 5          | uA    |  |  |  |  |
| I <sub>CC</sub>  | ICC current                                                              | Note 1 | VCC = 3.6V                              |     | 400        | mA    |  |  |  |  |
| I <sub>CC2</sub> | ICC2 current                                                             | Note 1 | VCC2 = 7.8V                             |     | 15         | mA    |  |  |  |  |
|                  | Electrical input power                                                   |        |                                         |     | 1.6        | W     |  |  |  |  |

 $I_{\text{CC}}$  and  $I_{\text{CC2}}$  estimates are based upon the following test conditions:

- VCC = 3.6v
- VCC2 = 7.8v
- f = 60MHz
- Temp = 27C
- alternating checkerboard pattern & inverse checkerboard pattern

| Table 6. Capacitance at Recommended Operating Conditions |                                  |                                                           |     |       |  |  |  |  |
|----------------------------------------------------------|----------------------------------|-----------------------------------------------------------|-----|-------|--|--|--|--|
|                                                          | Parameters                       | Test Condition                                            | Max | Units |  |  |  |  |
| Cı                                                       | Input Capacitance                | f = 1MHz                                                  | 10  | pf    |  |  |  |  |
| Co                                                       | Output Capacitance               | f = 1MHz                                                  | 10  | pf    |  |  |  |  |
| C <sub>IM</sub>                                          | MBRST(15:0)<br>Input Capacitance | f = 1MHz<br>1024 x 768 array<br>all inputs interconnected | 300 | pf    |  |  |  |  |

|       | Table 7. Critical Timing (Not available for preview)                  |     |     |     |       |  |  |  |
|-------|-----------------------------------------------------------------------|-----|-----|-----|-------|--|--|--|
| Paran | neter                                                                 | Min | Тур | Max | Units |  |  |  |
| Ts    | Setup time: DATA, TRC, CMD(0:1) before rising or falling edge of DCLK |     |     |     | ns    |  |  |  |
| Th    | Hold time: DATA, TRC, CMD(0:1) after rising or falling edge of DCLK   |     |     |     | ns    |  |  |  |
| Tw    | Pulse Width high or low: DCLK                                         |     |     |     | ns    |  |  |  |
| Tr    | Rise time ( 20% – 80% ): DCLK, DATA, TRC Note 1                       |     |     |     | ns    |  |  |  |
| Tr    | Rise time ( 20% – 80% ): CMD (0:2) Note 1                             |     |     |     | ns    |  |  |  |
| Tr    | Fall time ( 20% – 80% ): DCLK, DATA, TRC Note 1                       |     |     |     | ns    |  |  |  |
| Tr    | Fall time ( 20% – 80% ): CMD (0:2) Note 1                             |     |     |     | ns    |  |  |  |

Note 1: Max values to be used when operated at max frequency (Tw min).

| Table 8. Physical Parameters        |        |     |        |     |              |  |  |  |
|-------------------------------------|--------|-----|--------|-----|--------------|--|--|--|
| Parameter                           |        | Min | Nom    | Max | Units        |  |  |  |
| Number of Columns                   |        |     | 1024   |     |              |  |  |  |
| Number of Rows                      |        |     | 768    |     |              |  |  |  |
| Mirror (Pixel) Pitch                |        |     | 13.68  |     | um           |  |  |  |
| Total Width of Active Mirror Array  |        |     |        |     |              |  |  |  |
| • 1024 pixels                       |        |     | 14.008 |     | mm           |  |  |  |
| Total Height of Active Mirror Array |        |     |        |     |              |  |  |  |
| 768 pixels                          |        |     | 10.506 |     | mm           |  |  |  |
| Active Array Border                 | Note 1 |     | POM    |     |              |  |  |  |
| Active Array Border Size            |        |     | 6      |     | mirrors/side |  |  |  |

The structure and qualities of the border around the active array includes a band of partially functional mirrors called the "pond of mirrors" (POM). These mirrors are structurally and/or electrically prevented from tilting toward the bright or "on" state but still require an electrical bias to tilt toward "off."

| Table 9. Thermal Parameters |        |     |     |      |      |  |  |
|-----------------------------|--------|-----|-----|------|------|--|--|
| Parameter                   | Min    | Nom | Max | Unit |      |  |  |
| Thermal Resistance          |        |     |     |      |      |  |  |
| Active area to case         | Note 1 |     |     | 0.9  | °C/W |  |  |

The DMD is designed to conduct absorbed and dissipated heat to the back of the package where it can be removed by an appropriate heat sink. The heat sink and cooling system must be capable of maintaining the package within the specified operational temperatures.

The total heat load on the DMD is largely driven by the incident light absorbed by the active area; although other contributions include light energy absorbed by the window aperture and electrical power dissipation of the array.

Optical systems should be designed to minimize the light energy falling outside the window clear aperture since any additional thermal load in this area can significantly degrade the reliability of the device.

| Table 10. Optical Parameters                                                        |          |     |       |     |         |  |  |  |
|-------------------------------------------------------------------------------------|----------|-----|-------|-----|---------|--|--|--|
| Parameter                                                                           |          | Min | Nom   | Max | Unit    |  |  |  |
| Mirror Tilt – half angle  Variation device to device                                | Note 1   | 11  | 12    | 13  | Degrees |  |  |  |
| Axis of Rotation – Lower Right to Upper Left  Variation device to device            | Figure 4 | 44  | 45    | 46  | Degrees |  |  |  |
| Active Area Fill Factor (bydesign)                                                  |          |     | 88    |     | %       |  |  |  |
| Mirror Metal Specular Reflectivity ( 420nm – 700nm )                                |          |     | 89.4  |     | %       |  |  |  |
| DMD Efficiency<br>( 420nm – 700nm, visible window )                                 | Note 2   |     | 68    |     | %       |  |  |  |
| Window Refractive Index<br>@ 545nm – Type A                                         |          |     | 1.487 |     |         |  |  |  |
| Window Transmittance (visible window) measured @ 420nm – 680nm including AR coating | Note 3   | 97  |       |     | %       |  |  |  |
| Window Transmittance (visible window) measured @350-420nm including AR coating      | Note 4   |     | TBD   |     |         |  |  |  |
| Window Transmittance (UV window) measured @ 350nm – 450nm including AR coating      | Note 5   |     | 98    |     | %       |  |  |  |
| Window Flatness @ 632.8nm spherical power / irregularity (astigmatism, etc)         |          |     |       | 4/2 | fringes |  |  |  |

## **Note 1: Mirror Tilt**

Limits on variability of mirror tilt half angle are critical in the design of the accompanying optical system. Variations in tilt angle within a device may result in apparent non-uniformities, such as line pairing and

image mottling, across the projected image. Variations in the average tilt angle between devices may result in colorimetry and system contrast variations. The specified limits represent the tolerances of the tilt angles within a device.

# Note 2: DMD Efficiency

The overall DMD efficiency includes window transmittance, active area fill factor, active area mirror specular reflectivity, and diffraction efficiency. It is defined as that percentage of light incident upon the mirror array that is specularly reflected from the mirror array. The measurement is made with all mirrors in the full on–state without electronic duty cycle effects (i.e. measure using 100% duty cycle).

# **Note 3: Window Transmittance**

Angle of incidence  $0^{\circ}$  –  $45^{\circ}$  at 420nm – 680nm. Double pass system. Two AR coating surfaces at 0.5% reflectivity per AR coating

#### Note 4: Visible window transmission below 420nm

Transmission not currently controlled below 420nm. Typical measurements at 0-26° angle of incidence ranged from 95-98% @ 405nm to 70-85% @ 350nm.

## Note 5: UV window transmission

Currently specified as an average measured at 0° angle of incidence only. Typical measurements at 0-26° angle of incidence ranged from 98-99% @ 405nm 97-99% A 350nm.



Figure 4. Mirror Tilt Axis Orientation

| Table 11. Optical Interface and System Image Quality |  |        |     |     |     |      |  |
|------------------------------------------------------|--|--------|-----|-----|-----|------|--|
| Parameter                                            |  |        | Min | Nom | Max | Unit |  |
|                                                      |  | Note 1 |     |     |     |      |  |
|                                                      |  |        |     |     |     |      |  |

Optimizing system optical performance and image quality strongly relate to optical system design parameter trades. Although it is not possible to anticipate every conceivable application, projector image quality and optical performance is contingent on compliance to the optical system operating conditions described in a) through c) below:

# a) Numerical Aperture and Stray Light Control.

The angle defined by the numerical aperture of the illumination and projection optics at the DMD optical area should be the same. This angle should not exceed the nominal device mirror tilt angle unless appropriate apertures are added in the illumination and/or projection pupils to block out flat—state and stray light from the projection lens. The mirror tilt angle defines DMD capability to separate the "ON" optical path from any other light path, including undesirable flat—state specular reflections from the DMD window, DMD border structures, or other system surfaces near the DMD such as prism or lens surfaces. If the numerical aperture exceeds the mirror tilt angle, or if the projection numerical aperture angle is more than two degrees larger than the illumination numerical aperture angle, objectionable artifacts in the display's border and/or active area could occur.

- **b) Pupil Match.** Ti's optical and image quality specifications assume that the exit pupil of the illumination optics is nominally centered within two degrees of the entrance pupil of the projection optics. Misalignment of pupils can create objectionable artifacts in the display's border and/or active area, which may require additional system apertures to control, especially if the numerical aperture of the system exceeds the pixel tilt angle.
- c) Illumination Overfill. The active area of the device is surrounded by an aperture on the inside DMD window surface that masks undesirable structures of the DMD package from normal view, and is sized to anticipate several optical operating conditions. Overfill light illuminating the aperture can create artifacts from the edge of the window aperture coating and other surface anomalies that may be visible on the screen. The illumination optical system should be initially designed to limit light flux incident anywhere on the window aperture from exceeding approximately 10% of the average flux level in the active area. Depending on the particular system's optical architecture, overfill light may have to be further reduced below the suggested 10% level in order to be acceptable..

TI ASSUMES NO RESPONSIBILITY FOR IMAGE QUALITY ARTIFACTS OR DMD FAILURES CAUSED BY OPTICAL SYSTEM OPERATING CONDITIONS EXCEEDING LIMITS DESCRIBED ABOVE.

The DMD 0.7XGA 12° DDR is offered in a Type A package. Package mechanical dimensions and tolerances are shown in the DMD Mechanical ICD drawing referenced in Table 1.

| Table 12. System Interface Parameters                                        |          |     |     |          |            |  |
|------------------------------------------------------------------------------|----------|-----|-----|----------|------------|--|
| Parameter                                                                    |          | Min | Nom | Max      | Unit       |  |
| Maximum Load to be Applied to the  Thermal Interface area                    | Figure 5 |     |     | 25       | lbs        |  |
| <ul><li>Electrical Interface area</li><li>Datum "A" Interface area</li></ul> | Note 1   |     |     | 95<br>90 | lbs<br>lbs |  |

#### Note 1:

Combined loads of the thermal and electrical interface areas in excess of the Datum "A" load shall be evenly distributed outside the Datum "A" area (95 + 25 – Datum "A"). Refer to Figure 5 for package interface load diagrams.



Thermal interface and Datum 'A' areas defined in the Mechanical ICD.

Figure 5. System Interface Loads

| Table 13. Pad Coordinates vs Signal Name |             |      |             |  |  |
|------------------------------------------|-------------|------|-------------|--|--|
| (Not available for Preview)              |             |      |             |  |  |
| PAD#                                     | SIGNAL NAME | PAD# | SIGNAL NAME |  |  |
|                                          |             |      |             |  |  |
|                                          |             |      |             |  |  |
|                                          |             |      |             |  |  |
|                                          |             |      |             |  |  |
|                                          |             |      |             |  |  |
|                                          |             |      |             |  |  |
|                                          |             |      |             |  |  |
|                                          |             |      |             |  |  |
|                                          |             |      |             |  |  |
|                                          |             |      |             |  |  |
|                                          |             |      |             |  |  |
|                                          |             |      |             |  |  |
|                                          |             |      |             |  |  |
|                                          |             |      |             |  |  |
|                                          |             |      |             |  |  |
|                                          |             |      |             |  |  |
|                                          |             |      |             |  |  |
|                                          |             |      |             |  |  |
|                                          |             |      |             |  |  |
|                                          |             |      |             |  |  |
|                                          |             |      |             |  |  |
|                                          |             |      |             |  |  |
|                                          |             |      |             |  |  |
|                                          |             |      |             |  |  |
|                                          |             |      |             |  |  |
|                                          |             |      |             |  |  |
|                                          |             |      |             |  |  |
|                                          |             |      |             |  |  |
|                                          |             |      |             |  |  |
|                                          |             |      |             |  |  |
|                                          |             |      |             |  |  |
|                                          |             |      |             |  |  |
|                                          |             |      |             |  |  |
|                                          |             |      |             |  |  |
|                                          |             |      |             |  |  |
|                                          |             |      |             |  |  |
|                                          |             |      |             |  |  |
|                                          |             |      |             |  |  |
|                                          |             |      |             |  |  |
|                                          |             |      |             |  |  |
|                                          |             |      |             |  |  |
|                                          |             |      |             |  |  |
|                                          |             |      |             |  |  |
|                                          |             |      |             |  |  |
|                                          |             |      |             |  |  |
|                                          |             |      |             |  |  |
|                                          |             |      |             |  |  |
|                                          |             |      |             |  |  |
|                                          |             |      |             |  |  |

| Table 13. Pad Coordinates vs Signal Name |                             |      |             |  |  |
|------------------------------------------|-----------------------------|------|-------------|--|--|
| D.4.5                                    | (Not available for Preview) |      |             |  |  |
| PAD#                                     | SIGNAL NAME                 | PAD# | SIGNAL NAME |  |  |
|                                          |                             |      |             |  |  |
|                                          |                             |      |             |  |  |
|                                          |                             |      |             |  |  |
|                                          |                             |      |             |  |  |
|                                          |                             |      |             |  |  |
|                                          |                             |      |             |  |  |
|                                          |                             |      |             |  |  |
|                                          |                             |      |             |  |  |
|                                          |                             |      |             |  |  |
|                                          |                             |      |             |  |  |
|                                          |                             |      |             |  |  |
|                                          |                             |      |             |  |  |
|                                          |                             |      |             |  |  |
|                                          |                             |      |             |  |  |
|                                          |                             |      |             |  |  |
|                                          |                             |      |             |  |  |
|                                          |                             |      |             |  |  |
|                                          |                             |      |             |  |  |
|                                          |                             |      |             |  |  |
|                                          |                             |      |             |  |  |
|                                          |                             |      |             |  |  |
|                                          |                             |      |             |  |  |
|                                          |                             |      |             |  |  |
|                                          |                             |      |             |  |  |
|                                          |                             |      |             |  |  |
|                                          |                             |      |             |  |  |
|                                          |                             |      |             |  |  |
|                                          |                             |      |             |  |  |
|                                          |                             |      |             |  |  |
|                                          |                             |      |             |  |  |
|                                          |                             |      |             |  |  |
|                                          |                             |      |             |  |  |
|                                          |                             |      |             |  |  |
|                                          |                             |      |             |  |  |
|                                          |                             |      |             |  |  |
|                                          |                             |      |             |  |  |
|                                          |                             |      |             |  |  |
|                                          |                             |      |             |  |  |
|                                          |                             |      |             |  |  |
|                                          |                             |      |             |  |  |
|                                          |                             |      |             |  |  |
|                                          |                             |      |             |  |  |



Figure 6. Package Back Pads

# **Electrostatic Discharge Immunity**

All external signals on the DMD are protected from damage by electrostatic discharge, and are tested in accordance with JESD22-A114-B Electrostatic Discharge (ESD) Sensitivity Testing Human Body Model (HBM).

| Table 14. DMD ESD Protection Limits |                   |       |  |  |  |
|-------------------------------------|-------------------|-------|--|--|--|
| Package Pin Type                    | Voltage (maximum) | Units |  |  |  |
| Input                               | 2000              | V     |  |  |  |
| Output                              | 2000              | V     |  |  |  |
| Power                               | 2000              | V     |  |  |  |
| MBRST(15:0)                         | < 250             | V     |  |  |  |

#### Caution

MBRST(0:15) ESD input protection is limited to charge sharing between the ESD source and the intrinsic capacitance of the signal.

Please see Note 4 of Table 3 on VCC2 sensitivity.

# **Notes on Handling**

All CMOS devices require proper ESD handling procedures. Refer to Drawing # 4144804 (DMD Handling & Cleaning Procedure) for static charge prevention, dust and dirt protection.