

# What's New in Microwave Office 2008

Power and Precision



- Productivity
  - New enhanced GUI for added ease-of-use and maximizing desktop
- Technology
  - APLAC® HB within Microwave Office® Nokia-hardened for more than a decade
  - AXIEM™ part of the EM Socket™ for fast, accurate EM of large designs
  - ACE™ enhanced for use with microstrip & stripline elements
  - iNets<sup>™</sup> shape-based traces in addition to paths
  - EXTRACT and Layout enhancements for greater design concurrency
  - Multi-technology Module design flow from system to verification
  - Open architecture environment
    - EM Socket even more solvers, features, and robustness
    - DRC/LVS ICED join Calibre and Assura
- Process Design Kits
  - MMIC featuring AWR® industry-leading technologies





# Maximize your useable screen space



#### **Productivity – New GUI**



#### ...packed with customer-generated suggestions & input





# 5 Quick tips Tip 1: Add Element Dialog

www.awrcorp.com



Add Circuit Element Type to filter the list. Ctrl+Click the column header to change the column to filter on. Description DPort AP APLAC Port APLAC\ NPort\_AP APLAC NPort APLAC PORT ARBS Arbitrary, User-Specified Bit Sequence Ports\Signals\ PORT NAME Export Name Port Ports\ PORT PLS Port with Pulse Train Signal Ports\Signals\ PORT\_PRBS Pseudorandom Bit Sequence Ports\Signals\ Port with Power Sweep/1-Tone HB Source Ports\Harmonic Balance\ Port with Power Sweep/1-Tone Volterra Source Ports\Volterra\ Port with Power Sweep/2-Tone HB Source Ports\Harmonic Balance\ rt with Power Sweep/2-Tone Volterra Source Ports\Volterra\ wise Signa Ports\Signals\ w Tooth Signal Ports\Signals\ ort with Square Wave Signal Ports\Signals\ PORT\_SRC Dynamic source port Ports\Harmonic Balance\ PORT\_TN Network Terminated Circuit Port Ports\ PORT\_TRI Port with Triangle Wave Signal Ports\Signals\ APLAC\Magnetic Circuit Compon... RmPort AF APLAC RmPort PORT I OK Cancel

Type in element name or keyword(s)

- From Schematic, CTRL+L to open
- CTRL-click on column header to change filter

PORT\_ARBS
P=1
Z=50 Ohm
RATE=1 GHz
SEQ={1,0,1,0}
SAMP=8
HI=1 V
LO=0 V
TR=0 ns
TF=0 ns
TYPE=NRZ
WINDOW=DEFAULT







- Plot a measurement vs. another
- Works across simulators



# 5 Quick tips Tip 3: Finding Example Projects





Same as Add Element, but for File->Open Example



# 5 Quick tips Tip 4: Auto Hide Status Window

www.awrcorp.com



- Eliminates error in substrate selection
- Speeds up getting to simulation





#### ...now included as standard with all MWO nonlinear analysis



**Improved Performance:** Up to 100x faster nonlinear noise analysis and 90% less memory



#### ...including powerful scripting technology!!!



 Scripts for Pre- and Postsimulation control



Speed – solves your nonlinear simulations faster

| Simulator    | Speed*    |  |  |  |
|--------------|-----------|--|--|--|
| MWO+APLAC    | 8.7 sec   |  |  |  |
| MWO          | 43.4 sec  |  |  |  |
| competitor A | 327.7 sec |  |  |  |



- Capacity developed for thousands of devices
- Productivity Microwave Office ease-of-use



#### Innovation – APLAC HB/TRAN

\_ P X FDIV\_PhaseNoise.emp [Read-Only] - AWR Design Environment (8.0.4136) [Generic\_GenBic35 v0.1.2] File Edit View Draw Schematic Project Simulate Options Tools Scripts Window Help AWR : D 😅 🗔 | 🗴 🗈 🕾 X | 오 ㅇ | 🧿 🭳 [집 | 건 | 🍅 📤 출출 출시 🥬 👺 용. 님 🗗 교 | 출 💂 : [집 🔁 📵 ] 수 단 [문 誌 젊 젊 문 수 🏔 및 : % 를 [滋 쓸 T 및 ☐ Divider Output Spectrum div2\_test\_PN × ☐ div2 PN ☐ Transient Response - Design Notes M div2 PN div2 test PN Project Option ■ Global Definition Phase Noise Response Phase Data Files Annotation: ☐ ☑ Circuit Schema Noise Annotation: i div2\_te: div2 div2

div2 □ □ div2 □ 世 dff\_ -160 Annotation: 1e-005 .0001 1e-006 Output Equation Frequency Offset ■ ## Graphs PN\_vs\_ Divider Output Spectrum Transient Response div2 te: ■ M Divider Out Transient Response div2 te: **HB Spectrum** div2 te ■ Transient R div2\_te: div2\_te: div2\_tes div2\_te: ☐ XX Transient R div2 te: div2 tes Optimizer Goals Yield Goals Time-domain Output Files **Transient** 🖺 Proj... 🖫 Lay. Status Window

For RF/microwave transient simulations

All from 1 schematic!

DC

HB

Nonlinear Noise

TRAN

AC

Available as an option to Microwave Office



- Enhanced models
- Now supports schematic elements:
  - Microstrip lines & discontinuities
  - Stripline lines & discontinuities
- All coupled...even with iNets





| MLIN 165 | 9   | TD=TA4   | W=1.   | e-UU5  | L=1.2 | 225e-0 | 05     | MSt 🖍       |
|----------|-----|----------|--------|--------|-------|--------|--------|-------------|
| M2CLIN   | 164 | 13 16    | 5 139  | ID="1  | 95"   | W1=1.  | e-005  | W2=         |
| MLIN 138 | 16  | ID="196" | W=2.   | e-005  | L=9.4 | 5e-005 | MSUB=  | "SUE        |
| MLIN 146 | 164 | ID="197" | W=1.   | e-005  | L=9.9 | 625e-0 | 05     | MSU         |
| MLIN 77  | 78  | ID="198" | W=3.   | e-005  | L=3.e | -006   | MSUB=  | "SUE        |
| MCURVE2  | 127 | 128 ID   | ="199" | ₩=1.e  | -005  | ANG=1  | .5708  | R=3         |
| MLIN 163 | 143 | ID="200" | W=1.   | e-005  | L=3.7 | 125e-0 | 05     | MSU         |
| MLIN 5   | 111 | ID="201" | W=2.   | e-005  | L=1.1 | 799e-0 | 04     | MSU         |
| MCURVE2  | 117 | 118 ID   | ="202" | W=1.e  | -005  | ANG=1  | .5708  | R=1         |
| MLIN 69  | 70  | ID="203" | W=2.   | 5e-005 | L=2.5 | e-005  | MSUB=  | "SUE        |
| M2CLIN   | 161 | 162 11   | 7 163  | ID="2  | 04"   | W1=1.  | e-005  | W2=         |
| MCURVE2  | 135 | 136 ID   | ="205" | W=1.e  | -005  | ANG=1  | .5708  | R=3         |
| GMCLIN   | 41  | 159 16   | 0 119  | 161    | 162   | ID="2  | 07"    | N=3         |
| M2CLIN   | 158 | 141 15   | 9 160  | ID="2  | 08"   | W1=1.  | e-005  | W2=         |
| MLIN 75  | 76  | ID="209" | W=3.   | e-005  | L=5.e | -006   | MSUB=  | "SUE_       |
| MLIN 133 | 23  | ID="210" | W=2.   | e-005  | L=1.e | -005   | MSUB=  | "SUE        |
| MBENDR   | 133 | 134 ID   | ="211" | W=2.e  | -005  | MSUB=  | "SUB16 | ;" <b>=</b> |
| DEF98P   | 1   | 2 3      | 4      | 5      | 6     | 7      | 8      | 9           |



www.awrcorp.com

- 3D Planar EM technology



✓ Pioneered to overcome limitations in Sommerfeld Integral-based 3D planar solvers

For more info: www.axiem3D.com



## **EXTRACT - Hierarchy**

www.awrcorp.com



Supports multiple EXTRACT blocks thru hierarchy



New Options and dialog



EXTRACT
ID=EX1
EM\_Doc="EM\_Extract\_Doc"
Name="EM\_Extract"
Simulator=ACE
X\_Cell\_Size=1 um
Y\_Cell\_Size=1 um
PortType=Default
STACKUP=""
Extension=100 um
Override\_Options=Yes
Hierarchy=Off

Options control from block itself

 Better support for transient simulation Control for this level in a hierarchical EXTRACT



#### **EXTRACT - Tune**

www.awrcorp.com



- EXTRACT executes under control of Tune
- Works with any solver in EM Socket



#### **EXTRACT – Optimization & Yield**



www.awrcorp.com



66 iterations with ACE in less than 2 minutes



Parameterized subcircuits for layout



- Now the layout for parameterized subcircuits will show up.
- The subcircuit layout will automatically snap together after any change.



#### **Layout – Placement Mirroring**





- Allows quick placement of repeated structures
- Symmetry line (from Draw menu)
- IDs must correspond to each other (Q1a & Q1b)



# Layout – Shape-Based iNets





- New connectivity engine recognizes metal shape
- Allows shape to be added to net
- "Recalculates" connectivity fly-line
- Can be EXTRACTed to shape-based solvers



# **Multi-Technology Flow**



1 project with all your processes for maximum design visibility



# Power, Precision, & Concurrency





BGA - Ball Grid Array Model



- VIAM Single Via in Multilayer Board
- VIAMD Pair of Coupled (Differential) vias in Multilayer Board



#### Open Architecture – EM Socket

www.awrcorp.com





- Pre-defined EM options from LPF or STACKUP
- DXF or GDSII can now be imported directly into EM



#### **Open Architecture – EM Socket**

- CST
  - Improved EM Socket robustness and useability
- MEMS Research EM3DS
  - New internal ports with improved calibration
  - Tunable macro-models
- Sonnet
  - Co-calibrated ports directly from AWR EXTRACT ports
- Vector Fields
  - Enhanced 3D modeler
  - 3D periodic structures
- Zeland IE3D
  - Advanced thick metal capability
  - Multi-CPU support



#### **Open Architecture - ICED DRC/LVS**

www.awrcorp.com



- Access to DRC and LVS
- Cross-probing within AWR Schematic/Layout



www.awrcorp.com

Run scripts directly from project



UDM data and message access for power users



www.awrcorp.com

- New Foundry Initiative
  - ICED support



- iNets
- ACE





Space Technology













- Initial Participants...
  - TriQuint
  - WIN
  - UMS







...and more coming



#### **Microwave Office Version 2008**



- Available Now
- Contact your local sales office to learn more
  - http://web.awrcorp.com/Usa/Contact/Find-a-Sales-Rep

