# MPROC Manual and Architecture Description

# Christian Deussen

### 2013

#### Abstract

MPROC is a 16 bit CPU built out of TTL logic chips. The  $74\mathrm{HCTxxx}$  logic series is used.

# Contents

| 1 | Ove  | erview                                     | 3 |
|---|------|--------------------------------------------|---|
|   | 1.1  | Machine word                               | 3 |
|   | 1.2  | Stack                                      | 3 |
|   | 1.3  | I/O                                        | 3 |
|   | 1.4  | Memory                                     | 4 |
|   | 1.5  | Registers                                  | 4 |
| 2 | Inst | tructions                                  | 5 |
|   | 2.1  | $\mathrm{JMP}(\mathrm{C/Z})$ -instructions | 5 |
|   | 2.2  | Instruction Set                            | 5 |
|   | 2.3  | Argument Decode Table 0                    | 6 |
|   | 2.4  | Argument Input Table 1                     | 7 |
|   | 2.5  | Argument Output Table 2                    | 7 |
| 3 | Cal  | ling Convention                            | 7 |
| 4 | Har  | rdware Implementation                      | 8 |
|   | 4.1  | Accessing Memory                           | 8 |
|   | 4.2  |                                            | 8 |
|   | 4.3  | Execution Steps                            | 9 |

| 5 | Cur | rent Problems                  | 10 |
|---|-----|--------------------------------|----|
|   | 5.1 | SAVE_LR Implementation and RET | 10 |
|   | 5.2 | ALU                            | 10 |
|   | 5.3 | Startup                        | 10 |
|   | 5.4 | Memory Access                  | 10 |
| 6 | Too | lchain                         | 10 |
|   | 6.1 | Assembler                      | 10 |
|   | 6.2 | Emulator                       | 10 |

# 1 Overview

#### 1.1 Machine word

- always one nibble of opcode bits and the second nibble includes which registers are involved
- the next byte can be an immediate value.
- data-bus is 8 bits wide
- address-bus is 15 bits wide: 0x0000 to 0x7FFF is the ram, 0x8000 to 0xFFFF is the flash!
- thus we have 32kb flash and 32kb ram. We can execute both from ram and flash
- The Pointer Register PTR is used for 16 memory access. See SET\_PTR, PTR\_ADD
- PC is 16 bits wide: P.L:0...7; PC\_H:8...15
- ALU is 8 bits wide

#### 1.2 Stack

- 32kb Stack FIFO. The stack memory can only be addressed via PUSH and POP. No stack pointer arithmetic is possible because the stack is not connected to the address-bus. Thus we have a total of 32kb Ram +32KB Stack = 64kb RAM and 32kb ROM.
- The Stack pointer is implemented using 74xx193 binary counter chips.

### 1.3 I/O

- I/O can be written to with PUSH and read from with POP.
- There are 2 output ports and one input port. All 8 bits wide.

### 1.4 Memory

• Ram(w24129ak12) and Flash(W29EE011) is connected to the same address Bus. The memory devices have both three-states outputs. The bank register(PTR) controls with the highest bit(bit14 on the address bus) whether RAM or the flash will be targeted. Writing to the flash will not work since a whole page(256bits) needs to be written at once. Maybe I can upgrade this later with a more decent flash chip, which will allow easy writing just like the ram.

### 1.5 Registers

| Register      | Used by       | Width | Note                                            |
|---------------|---------------|-------|-------------------------------------------------|
| SP            | Push, Pop     | 16    | Stack Pointer                                   |
| PC            | JMP[Z/C]      | 16    | ProgramCounter                                  |
| IR            | -             | 16    | Instruction Register, holds current instruction |
| PTR           | STR, LDR      | 16    | Pointer Register                                |
| OutputReg[01] | POP           | 8     | Output ports                                    |
| InputReg0]    | PUSH          | 8     | Input ports                                     |
| Reg[03]       | MOV, STR, LDR | 8     | General Purpose registers                       |

# 2 Instructions

# 2.1 JMP(C/Z)-instructions

- $\bullet$  JMP[Z/C] number adds number to PC; [-128 < number < 128] This enables indirect Jumps.
- If the JMP has one argument, it is used as an offset instead as an address. Encoded with operand 0x00: reg1, number. For example JMP -17 jumps 17 bytes up.

#### 2.2 Instruction Set

| Nibble 1 Instruction    |                 | Note                                    | Decode Table |
|-------------------------|-----------------|-----------------------------------------|--------------|
| 0x0                     | ADD regA, regB  | regA + regB. Result in regA             | 0            |
| 0x1                     | SUB regA, regB  | regA - regB. Result in regA             | 0            |
| 0x2                     | NOR regA, regB  | regA = !(regA OR regB)                  | 0            |
| 0x3                     | AND regA, regB  | regA = regA AND regB                    | 0            |
| 0x4                     | MOV regA, regB  | regA = regB                             | 0            |
| 0x5                     | MOVZ regA, regB | MOV if reg0 is zero                     | 0            |
| 0x6                     | JMP regA, regB  | set PC_H to regA, PC_L to regB          | 0            |
| 0x60                    | JMP number      | Add sigend number to PC                 | 0            |
| 0x7                     | JMPZ regA, regB | JMP if reg0 is zero                     | 0            |
| 0x $70$                 | JMPZ number     | Add sigend number to PC if reg0 is zero | 0            |
| 0x8                     | JMPC regA, regB | JMP if carry is set                     | 0            |
| 0x80 JMPC number        |                 | Add sigend number to PC if carry is set | 0            |
| 0x9                     | STR regA        | Store regA where PTR points to          | 2            |
| 0xA                     | LDR regA        | Load into regA where PTR points to      | 1            |
| 0xB SET_PTR regA, re    |                 | Set PTR_H to regA, PTR_L to regB        | 0            |
| 0xC PTR_ADD regB        |                 | add regB to PTR                         | 2            |
| 0xD0 SAVE_LR regA, regB |                 | Save $PC + 1$ in $LR$                   |              |
| 0xD1                    | RET             | Restore LR in PC                        |              |
| 0xE PUSH regA           |                 | Push regA to the stack                  | 2            |
| 0xF POP regA            |                 | Pop stack item into regA                | 1            |

- PTR\_ADD number adds number to PTR; [-128 < number < 128]
- regA is a register, regB is a register or a number.

# 2.3 Argument Decode Table 0

The second instruction Nibble defines the operand registers. Table 0 is used by MOV, SET\_PTR and ALU

| Nibble 2 | Involved Registers | Note                              |
|----------|--------------------|-----------------------------------|
| 0x $0$   | reg0, number       | JMP(Z/C) uses this operand byte   |
|          |                    | to encode JMP(Z/C) PC_H, number   |
|          |                    | thus $JMP(Z/C)$ reg0, number cant |
|          |                    | be used.                          |
| 0x1      | reg1, number       |                                   |
| 0x2      | reg2, number       |                                   |
| 0x3      | reg3, number       |                                   |
| 0x4      | reg0, reg1         |                                   |
| 0x5      | reg0, reg2         |                                   |
| 0x6      | reg0, reg3         |                                   |
| 0x7      | reg1, reg0         |                                   |
| 0x8      | reg1, reg2         |                                   |
| 0x9      | reg1, reg3         |                                   |
| 0xA      | reg2, reg0         |                                   |
| 0xB      | reg2, reg1         |                                   |
| 0xC      | reg2, reg3         |                                   |
| 0xD      | reg3, reg0         |                                   |
| 0xE      | reg3, reg1         |                                   |
| 0xF      | reg3, reg2         |                                   |

### 2.4 Argument Input Table 1

Used by LDA and POP

| Nibble 2 | Involved Registers         |
|----------|----------------------------|
| 0x0      | reg0                       |
| 0x1      | m reg1                     |
| 0x2      | m reg2                     |
| 0x3      | reg3                       |
| 0x4      | $\operatorname{ptr\_low}$  |
| 0x5      | $\operatorname{ptr\_high}$ |
| 0x6      | $io\_out0$                 |
| 0x7      | io_out1                    |
| 0x8      | LR_LOW                     |
| 0x9      | LR_HIGH                    |

# 2.5 Argument Output Table 2

Used by STR, PUSH and PTR\_ADD

| Nibble 2 | Involved Registers         |
|----------|----------------------------|
| 0x0      | reg0                       |
| 0x1      | m reg1                     |
| 0x2      | m reg2                     |
| 0x3      | reg3                       |
| 0x4      | number                     |
| 0x5      | $\operatorname{ptr\_low}$  |
| 0x6      | $\operatorname{ptr}$ _high |
| 0x7      | io_in0                     |
| 0x8      | io_in1                     |
| 0x9      | LR_LOW                     |
| 0xA      | LR_HIGH                    |

# 3 Calling Convention

- Caller saves his working registers(stack)
- Arguments are passed in Reg0 and Reg1. Additional arguments are passed via the stack.
- Return Address is saved in LR. If the callee wants to call other functions it has to save LR.
- Return values are in Reg0 and Reg1. Additional return values are on the stack.

# 4 Hardware Implementation

The 74HCT logic family is used. Write here the propagation delay calculation, Power consumption, and performance charachteristics. PC and SP are implemented using 74xx193 binary counters.

# 4.1 Accessing Memory

| Step | Read                          | Write                           |  |  |
|------|-------------------------------|---------------------------------|--|--|
| 1    | Apply address to A-bus, clear | Apply address to A-bus, Apply   |  |  |
|      | $Not_OE \text{ and } NOT_CS$  | data to D-bus, clear Not_OE and |  |  |
|      |                               | $NOT_{-}CS$                     |  |  |
| 2    | wait > 6ns                    | wait $> 6$ ns                   |  |  |
| 3    | Read Data from Databus/Write  | Set NOT_CS                      |  |  |
|      | read data back to registers   |                                 |  |  |
| 4    | Set NOT_CS                    |                                 |  |  |

### 4.2 Fetch and Decode

| Step | Fetch and Decode                                           |  |  |  |
|------|------------------------------------------------------------|--|--|--|
| 1    | Connect PC to Mem Addr, IR to DBus                         |  |  |  |
| 2    | Do Mem Read and IR write Signals                           |  |  |  |
| 3    | Connect PC and 1(through multiplexer ctrl)to ALU, ADD ctrl |  |  |  |
| 4    | Reg write back                                             |  |  |  |

# 4.3 Execution Steps

| Command     | 1             | 2                        | 3                          | 4                 | 5                     |
|-------------|---------------|--------------------------|----------------------------|-------------------|-----------------------|
| ALU         | Write regA to | Latch regA from DBUS for | Write RegB to DBUS         | At the High to    | Fill Reg              |
|             | DBUS. High to | the ALU. Happens at the  | _                          | low transition of | _                     |
|             | low triggered | High to low transition.  |                            | the state signal  |                       |
|             |               |                          |                            | the ALU output    |                       |
|             |               |                          |                            | is latched        |                       |
| MOV(Z)      | Write regB to | Fill Regs                |                            |                   |                       |
|             | DBUS          |                          |                            |                   |                       |
| LDA         |               |                          |                            |                   |                       |
| STR         |               |                          |                            |                   |                       |
| JMP(C/Z)    | Write RegA to | Fill PC_LOW.             | Write RegB to DBUS.        | Fill PC_HIGH      |                       |
|             | DBUS          |                          | This is done using the     |                   |                       |
|             |               |                          | multiplexer to use an      |                   |                       |
|             |               |                          | input selector as an ouput |                   |                       |
|             |               |                          | selector                   |                   |                       |
| JMP(Offset) | Write IR to   | Write PC_L to ALU.       | ADD/SUB ALU                | Fill PC_L with    |                       |
|             | DBUS          |                          |                            | ALU               |                       |
| PTR_ADD     | Write IR to   | Write PTR_L to ALU       | ADD/SUB ALU                | Fill PTR_L with   | When carry inc. PTR_H |
|             | DBUS          |                          |                            | ALU               |                       |
| SET_PTR     | Write RegB to | Fill PTR_L.              | Write RegA to DBUS         | Fill PTR_H.       |                       |
|             | DBUS          |                          |                            |                   |                       |
| PUSH        | Decrement SP  |                          |                            |                   |                       |
| POP         |               |                          | Increment SP               |                   |                       |
|             |               |                          |                            |                   |                       |

### 5 Current Problems

### 5.1 SAVE\_LR Implementation and RET

SAVE\_LR does not know whether the following JMP instructions takes one or two bytes. How to decide whether to save PC+1 with SAVE\_LR or PC+2?

#### 5.2 ALU

ALU carry\_out signal is changed by NOR and AND instructions. Need a flip flop or something similar. Do we need a flip flop for REG1\_ZERO\_MOVZ if reg1 is changed during a MOVZ instruction(Which could in turn have an effect on the STATE\_SIGNAL of the MOV instruction)?

### 5.3 Startup

How to initialize the registers when power is turned on? RING\_CNTR\_CLR needs to go high. This clears the Ring Counter. Is this signal low active? CLR\_ALL\_REGS\_NOT needs to go low for a short period and then for the rest of the time HIGH

#### 5.4 Memory Access

Read: Can we apply the address, clear\_not\_oe and clear\_not\_cs in one instruction and fill the registers in the following instruction? 2 cycle memory access would be possible with this!

#### 6 Toolchain

#### 6.1 Assembler

Supports .define and CALL makro. CALL regA, regB equals to SAVE\_LR; CALL regA, regB

#### 6.2 Emulator

Does not yet support clock emulation. It just executes the binary