

# EZR32HG Wireless MCUs EZR32HG320 Data Sheet



# EZR32HG320 Wireless MCU family with ARM Cortex-M0+ CPU, USB. and sub-GHz Radio

The EZR32HG Wireless MCUs are the latest in Silicon Labs family of wireless MCUs delivering a high performance, low-energy wireless solution integrated into a small form factor package. By combining a high performance sub-GHz RF transceiver with an energy efficient 32-bit MCU, the EZR32HG family provides designers the ultimate in flexibility with a family of pin-compatible devices that scale with 64/32 kB of flash and support Silicon Labs EZRadio or EZRadioPRO transceivers. The ultra-low power operating modes and fast wake-up times of the Silicon Labs energy friendly 32-bit MCUs, combined with the low transmit and receive power consumption of the sub-GHz radio, result in a solution optimized for battery powered applications.

32-Bit ARM Cortex wireless MCUs applications include the following:

- · Energy, gas, water and smart metering
- · Health and fitness applications
- · Consumer electronics

- · Alarm and security systems
- · Building and home automation

#### KEY FEATURES

- Silicon Labs' energy efficient 32-bit Wireless MCUs
- Based on ARM Cortex M0 CPU core with 64 kB of flash and 8 kB RAM
- Best-in-class RF performance with EZradio and EZRadioPro transceivers
- · Ultra-low power wireless MCU
  - Low transmit and receive currents
  - Ultra-low power standby and sleep modes
  - · Fast wake-up time
- Rich set of peripherals including 12-bit ADC and IDAC, multiple communication interfaces (USB, UART, SPI, I2C), multiple GPIO and timers
- AES Accelerator with 128-bit keys



#### 1. Feature List

The HG highlighted features are listed below.

#### **MCU Features**

- · ARM Cortex-M0+ CPU platform
  - · Up to 25 MHz
  - · 64/32 kB Flash w/8 kB RAM
  - · Hardware AES with 128-bit keys
- · Flexible Energy Management System
  - 20 nA @ 3 V Shutoff Mode
  - 0.6 μA @ 3 V Stop Mode
  - 127 μA/MHz @ 3 V Run Mode
- · Timers/Counters
  - 3× Timer/Counter
  - 3×3 Compare/Capture/PWM channels
  - · Real-Time Counter
  - 16/8-bit Pulse Counter
  - · Watchdog Timer
- · Communication interfaces
  - 1× USART (UART/SPI)
  - 1× Low Energy UART
  - · 1× I2C Interface with SMBus support
  - · Universal Serial Bus (USB)
- · Ultra low power precision analog peripherals
  - · 12-bit 1 Msamples/s ADC
  - · On-chip temperature sensor
  - · Current Digital to Analog Converter
- Up to 25 General Purpose I/O pins

#### **RF Features**

- · Frequency Range
  - 142-1050 MHz
- Modulation
  - (G)FSK, 4(G)FSK, (G)MSK, OOK
- Receive sensitivity up to -133 dBm
- Up to +20 dBm max output power
- · Low active power consumption
  - 10/13 mA RX
  - 18 mA TX at +10 dBm
  - 6 mA @ 1.2 kbps (Preamble Sense)
- Data rate = 100 bps to 1 Mbps
- · Excellent selectivity performance
  - · 69 dB adjacent channel
  - 79 dB blocking at 1 MHz
- · Antenna diversity and T/R switch control
- · Highly configurable packet handler
- · TX and RX 64 byte FIFOs
- Automatic frequency control (AFC)
- Automatic gain control (AGC)
- · IEEE 802.15.4g compliant

#### **System Features**

- · Power-on Reset and Brown-Out Detector
- · Debug Interface
- Temperature range -40 to 85 °C
- Single power supply 1.98 to 3.8 V
- QFN48 package

# 2. Ordering Information

The table below shows the available EZR32HG320 devices.

**Table 2.1. Ordering Information** 

| Ordering             | Radio      | Flash (kB) | RAM (kB) | Power Amplifier (dBm) | Max Sensi-<br>tivity (dBm) | Supply Volt-<br>age (V) | Package |
|----------------------|------------|------------|----------|-----------------------|----------------------------|-------------------------|---------|
| EZR32HG320FxxR55G-B0 | EZRadio    | 32-64      | 8        | +13                   | -116                       | 1.98 - 3.8              | QFN48   |
| EZR32HG320FxxR60G-B0 | EZRadioPro | 32-64      | 8        | +13                   | -126                       | 1.98 - 3.8              | QFN48   |
| EZR32HG320FxxR61G-B0 | EZRadioPro | 32-64      | 8        | +16                   | -126                       | 1.98 - 3.8              | QFN48   |
| EZR32HG320FxxR63G-B0 | EZRadioPro | 32-64      | 8        | +20                   | -126                       | 1.98 - 3.8              | QFN48   |
| EZR32HG320FxxR67G-B0 | EZRadioPro | 32-64      | 8        | +13                   | -133                       | 1.98 - 3.8              | QFN48   |
| EZR32HG320FxxR68G-B0 | EZRadioPro | 32-64      | 8        | +20                   | -133                       | 1.98 - 3.8              | QFN48   |
| EZR32HG320FxxR69G-B0 | EZRadioPro | 32-64      | 8        | +13 & 20              | -133                       | 1.98 - 3.8              | QFN48   |

Table 2.2. Flash Sizes

| Example Part Number | Flash Size |
|---------------------|------------|
| EZR32HG320F32R55G   | 32 kB      |
| EZR32HG320F64R55G   | 64 kB      |

**Note:** Add an "(R)" at the end of the device part number to denote tape and reel option.

Visit www.silabs.com for information on global distributors and representatives.

# 3. System Overview

#### 3.1 Introduction

The EZR32HG320 Wireless MCUs are the latest in the Silicon Labs family of wireless MCUs delivering a high-performance, low-energy wireless solution integrated into a small form factor package. By combining a high performance sub-GHz RF transceiver with an energy efficient 32-bit ARM Cortex-M0+, the EZR32HG family provides designers with the ultimate in flexibility with a family of pin-compatible parts that scale from 32 to 64 kB of flash and support Silicon Labs EZRadio or EZRadioPRO transceivers. The ultra-low power operating modes and fast wake-up times combined with the low transmit and receive power consumption of the sub-GHz radio result in a solution optimized for low power and battery powered applications. For a complete feature set and in-depth information on the modules, the reader is referred to the *EZR32HG Reference Manual*.

The EZR32HG320 block diagram is shown below.



Figure 3.1. Block Diagram

#### 3.1.1 ARM Cortex-M0+ Core

The ARM Cortex-M0+ includes a 32-bit RISC processor which can achieve as much as 0.9 Dhrystone MIPS/MHz. A Wake-up Interrupt Controller handling interrupts triggered while the CPU is asleep is included as well. The EZR32 implementation of the Cortex-M0+ is described in detail in ARM Cortex-M0+ Devices Generic User Guide.

# 3.1.2 Debugging Interface (DBG)

These devices include hardware debug support through a 2-pin serial-wire debug interface.

# 3.1.3 Memory System Controller (MSC)

The Memory System Controller (MSC) is the program memory unit of the EZR32HG microcontroller. The flash memory is readable and writable from both the Cortex-M0+ and DMA. The flash memory is divided into two blocks: the main block and the information block. Program code is normally written to the main block. Additionally, the information block is available for special user data and flash lock bits. There is also a read-only page in the information block containing system and device calibration data. Read and write operations are supported in the energy modes EM0 and EM1.

#### 3.1.4 Direct Memory Access Controller (DMA)

The Direct Memory Access (DMA) controller performs memory operations independently of the CPU. This has the benefit of reducing the energy consumption and the workload of the CPU, and enables the system to stay in low energy modes when moving, for instance, data from the USART to RAM or from the External Bus Interface to a PWM-generating timer. The DMA controller uses the PL230 µDMA controller licensed from ARM.

#### 3.1.5 Reset Management Unit (RMU)

The Reset Management Unit (RMU) is responsible for handling the reset functionality of the EZR32HG.

#### 3.1.6 Energy Management Unit (EMU)

The Energy Management Unit (EMU) manages all the low energy modes (EM) in EZR32HG microcontrollers. Each energy mode manages if the CPU and the various peripherals are available. The EMU can also be used to turn off the power to unused SRAM blocks.

#### 3.1.7 Clock Management Unit (CMU)

The Clock Management Unit (CMU) is responsible for controlling the oscillators and clocks on-board the EZR32HG. The CMU provides the capability to turn on and off the clock on an individual basis to all peripheral modules in addition to enable/disable and configure the available oscillators. The high degree of flexibility enables software to minimize energy consumption in any specific application by not wasting power on peripherals and oscillators that are inactive.

#### 3.1.8 Watchdog (WDOG)

The purpose of the watchdog timer is to generate a reset in case of a system failure, to increase application reliability. The failure may, for example, be caused by an external event, such as an ESD pulse, or by a software failure.

### 3.1.9 Peripheral Reflex System (PRS)

The Peripheral Reflex System (PRS) system is a network which lets the different peripheral module communicate directly with each other without involving the CPU. Peripheral modules which send out Reflex signals are called producers. The PRS routes these reflex signals to consumer peripherals which apply actions depending on the data received. The format for the Reflex signals is not given, but edge triggers and other functionality can be applied by the PRS.

# 3.1.10 Universal Serial Bus Controller (USB)

The USB is a full-speed USB 2.0 compliant device controller. The device supports both fullspeed (12 MBit/s) and low speed (1.5 MBit/s) operation. The USB also supports a Low Energy Mode that can be used to lower the current consumption up to 90% by shutting off the clock to the USB Core adn possibly suspending the USHFRCO. The USB device includes an internal dedicated Descriptor-Based Scatter/Garther DMA and supports up to 3 OUT endpoints and 3 IN endpoints, in addition to endpoint 0.

#### 3.1.11 Inter-Integrated Circuit Interface (I<sup>2</sup>C)

The  $I^2C$  module provides an interface between the MCU and a serial  $I^2C$ -bus. It is capable of acting as both a master and a slave, and supports multi-master buses. Both standard-mode, fast-mode and fast-mode plus speeds are supported, allowing transmission rates all the way from 10 kbit/s up to 1 Mbit/s. Slave arbitration and timeouts are also provided to allow implementation of an SMBus compliant system. The interface provided to software by the  $I^2C$  module allows both fine-grained control of the transmission process and close to automatic transfers. Automatic recognition of slave addresses is provided in all energy modes.

#### 3.1.12 Universal Synchronous/Asynchronous Receiver/Transmitter (USART)

The Universal Synchronous Asynchronous serial Receiver and Transmitter (USART) is a very flexible serial I/O module. It supports full duplex asynchronous UART communication as well as RS-485, SPI, MicroWire and 3-wire. It can also interface with ISO7816 Smart-Cards. IrDA and I2S devices.

#### 3.1.13 Pre-Programmed USB/UART Bootloader

The bootloader presented in application note *AN0042* is pre-programmed in the device at the factory. The bootloader enables users to program the EZR32 through a UART or a USB CDC class virtual UART without the need for a debuger. The autobaud feature, interface, and commands are described further in the application note.

# 3.1.14 Low Energy Universal Asynchronous Receiver/Transmitter (LEUART)

The unique Low Energy Universal Asynchronous Receiver/Transmitter (LEUART<sup>™</sup>), the Low Energy UART, is a UART that allows two-way UART communication on a strict power budget. Only a 32.768 kHz clock is needed to allow UART communication up to 9600 baud/s. The LEUART includes all necessary hardware support to make asynchronous serial communication possible with minimum of software intervention and energy consumption.

# 3.1.15 Timer/Counter (TIMER)

The 16-bit general purpose Timer has 3 compare/capture channels for input capture and compare/Pulse-Width Modulation (PWM) output. TIMER0 also includes a Dead-Time Insertion module suitable for motor control applications.

#### 3.1.16 Real Time Counter (RTC)

The Real Time Counter (RTC) contains a 24-bit counter and is clocked either by a 32.768 kHz crystal oscillator, or a 32.768 kHz RC oscillator. In addition to energy modes EM0 and EM1, the RTC is also available in EM2. This makes it ideal for keeping track of time since the RTC is enabled in EM2 where most of the device is powered down.

# 3.1.17 Pulse Counter (PCNT)

The Pulse Counter (PCNT) can be used for counting pulses on a single input or to decode quadrature encoded inputs. It runs off either the internal LFACLK or the PCNTn S0IN pin as external clock source. The module may operate in energy mode EM0 - EM3.

#### 3.1.18 Voltage Comparator (VCMP)

The Voltage Supply Comparator (VCMP) is used to monitor the supply voltage from software. An interrupt can be generated when the supply falls below or rises above a programmable threshold. Response time and thereby also the current consumption can be configured by altering the current supply to the comparator.

#### 3.1.19 Analog to Digital Converter (ADC)

The Analog to Digital Converter (ADC) is a Successive Approximation Register (SAR) architecture, with a resolution of up to 12 bits at up to one million samples per second. The integrated input mux can select inputs from 4 external pins and 6 internal signals.

#### 3.1.20 Current Digital to Analog Converter (IDAC)

The current digital to analog converter (IDAC) can source or sink a configurable constant current, which can be output on, or sinked from pin or ADC. The current is configurable with several ranges of various step sizes.

# 3.1.21 Advanced Encryption Standard Accelerator (AES)

The Advanced Encryption Standard Accelerator (AES) performs AES encryption and decryption with 128-bit keys. Encrypting or decrypting one 128-bit data block takes 52 HFCORECLK cycles with 128-bit keys. The AES module is an AHB slave which enables efficient access to the data and key registers. All write accesses to the AES module must be 32-bit operations (i.e., 8- or 16-bit operations are not supported).

#### 3.1.22 General Purpose Input/Output (GPIO)

In the EZR32HG320, there are 25 General Purpose Input/Output (GPIO) pins, which are divided into ports with up to 16 pins each. These pins can individually be configured as either an output or input. More advanced configurations like open-drain, filtering and drive strength can also be configured individually for the pins. The GPIO pins can also be overridden by peripheral pin connections, like Timer PWM outputs or USART communication, which can be routed to several locations on the device. The GPIO supports up to 16 asynchronous external pin interrupts, which enables interrupts from any pin on the device. Also, the input value of a pin can be routed through the Peripheral Reflex System to other peripherals.

#### 3.1.23 EZRadio® and EZRadioPro® Transceivers

The EZR32HG family of devices is built using high-performance, low-current EZRadio and EZRadioPro RF transceivers covering the sub-GHz frequency bands from 142 to 1050 MHz. These devices offer outstanding sensitivity of up to –133 dBm (using EZRadioPro) while achieving extremely low active and standby current consumption. The EZR32HG devices using the EZRadioPro transceiver offer frequency coverage in all major bands and include optimal phase noise, blocking, and selectivity performance for narrow band and licensed band applications, such as FCC Part 90 and 169 MHz wireless Mbus. The 69 dB adjacent channel selectivity with 12.5 kHz channel spacing ensures robust receive operation in harsh RF conditions, which is particularly important for narrow band operation. The active mode TX current consumption of 18 mA at +10 dBm and RX current of 10 mA coupled with extremely low standby current and fast wake times is optimized for extended battery life in the most demanding applications. The EZR32HG devices can achieve up to +27 dBm output power with built-in ramping control of a low-cost external FET. The devices can meet worldwide regulatory standards: FCC, ETSI, and ARIB. All devices using the EZRadioPRO transceiver are designed to be compliant with 802.15.4g and WMbus smart metering standards. The devices are highly flexible and can be programmed and configured via Simplicity Studio, available at www.silabs.com.

Communications between the radio and MCU are done over USART and IRQ, which requires the pins to be configured in the following way:

**EZR32HG MCU** RF **EZR32HG Function Assignment** PA2 SDN **GPIO Output** PC0 <sub>n</sub>SEL US1 CS #5 PC1 SDI US1 MOSI#5 PC2 SDO US1 MISO #5 PC3 **SCLK** US1\_CLK #5 PC4 nIRQ GPIO EM4WU6 (GPIO Input with IRQ enabled)

**Table 3.1. Radio MCU Communication Configuration** 

# 3.1.23.1 EZRadio and EZRadioPRO Transceivers GPIO Configuration

The EZRadio and EZRadioPRO Transceivers have 4 General Purpose Digital I/O pins. These GPIOs may be configured to perform various radio-specific functions, including Clock Output, FIFO Status, POR, Wake-up Timer, TRSW, AntDiversity control, etc.

# 3.2 Configuration Summary

The features of the EZR32HG320 are a subset of the feature set described in the EZR32HG Reference Manual. The table below describes device specific implementation of the features.

**Table 3.2. Configuration Summary** 

| Module     | Configuration                             | Pin Connections                                          |
|------------|-------------------------------------------|----------------------------------------------------------|
| Cortex-M0+ | Full configuration                        | NA                                                       |
| DBG        | Full configuration                        | DBG_SWCLK, DBG_SWDIO                                     |
| MSC        | Full configuration                        | NA                                                       |
| DMA        | Full configuration                        | NA                                                       |
| RMU        | Full configuration                        | NA                                                       |
| EMU        | Full configuration                        | NA                                                       |
| CMU        | Full configuration                        | CMU_CLK0, CMU_CLK1                                       |
| WDOG       | Full configuration                        | NA                                                       |
| PRS        | Full configuration                        | NA                                                       |
| USB        | Full configuration                        | USB_VBUS, USB_VREGI, USB_VREGO, USB_DM, USB_DMPU, USB_DP |
| I2C0       | Full configuration                        | I2C0_SDA, I2C0_SCL                                       |
| UART0      | Full configuration with IrDA and I2S      | US0_TX, US0_RX, US0_CLK, US0_CS                          |
| LEUART0    | Full configuration                        | LEU0_TX, LEU0_RX                                         |
| USARTRF1   | Reduced configuration                     | USRF1_RX, USRF1_TX                                       |
| TIMER0     | Full configuration with DTI               | TIM0_CC[2:0], TIM0_CDTI[2:0]                             |
| TIMER1     | Full configuration                        | TIM1_CC[2:0]                                             |
| TIMER2     | Full configuration                        | TIM2_CC[2:0]                                             |
| RTC        | Full configuration                        | NA                                                       |
| PCNT0      | Full configuration, 16-bit count register | PCNT0_S[1:0]                                             |
| VCMP       | Full configuration                        | NA                                                       |
| ADC0       | Full configuration                        | ADC0_CH[7, 6, 5, 4, 1, 0]                                |
| IDAC0      | Full configuration                        | IDAC0_OUT                                                |
| AES        | Full configuration                        | NA                                                       |
| GPIO       | 25 pins                                   | Available pins are shown in 5.4 GPIO Pinout Overview     |

# 3.3 Memory Map

The EZR32HG320 memory map is shown below with RAM and flash sizes for the largest memory configuration.



Figure 3.2. EZR32HG320 Memory Map with Largest RAM and Flash Sizes

# 4. Electrical Specifications

#### 4.1 Test Conditions

#### 4.1.1 Typical Values

The typical data are based on  $T_{AMB}$  = 25°C and  $V_{DD}$  = 3.0 V, as defined in Table 4.3 General Operating Conditions on page 10, by simulation and/or technology characterisation unless otherwise specified.

#### 4.1.2 Minimum and Maximum Values

The minimum and maximum values represent the worst conditions of ambient temperature, supply voltage and frequencies, as defined in Table 4.3 General Operating Conditions on page 10, by simulation and/or technology characterisation unless otherwise specified.

#### 4.2 Absolute Maximum Ratings

The absolute maximum ratings are stress ratings, and functional operation under such conditions are not guaranteed. Stress beyond the limits specified in the table below may affect the device reliability or cause permanent damage to the device. Functional operating conditions are given in Table 4.3 General Operating Conditions on page 10.

**Table 4.1. Absolute Maximum Ratings** 

| Parameter                     | Symbol             | Test Condition                          | Min  | Тур | Max                  | Unit |
|-------------------------------|--------------------|-----------------------------------------|------|-----|----------------------|------|
| Storage temperature range     | T <sub>STG</sub>   |                                         | -55  | _   | 150 <sup>1</sup>     | °C   |
| Maximum soldering temperature | T <sub>S</sub>     | Latest IPC/JEDEC J-<br>STD-020 Standard | _    | _   | 260                  | °C   |
| External main supply voltage  | $V_{\text{DDMAX}}$ |                                         | 0    | _   | 3.8                  | V    |
| Voltage on any I/O pin        | V <sub>IOPIN</sub> |                                         | -0.3 | _   | V <sub>DD</sub> +0.3 | V    |

# Note:

<sup>1.</sup> Based on programmed devices tested for 10000 hours at 150 °C. Storage temperature affects retention of preprogrammed calibration values stored in flash. Please refer to the Flash section in the Electrical Characteristics for information on flash data retention for different temperatures.

# 4.3 Thermal Characteristics

**Table 4.2. Thermal Conditions** 

| Parameter                  | Symbol           | Test Condition                   | Min | Тур | Max               | Unit |
|----------------------------|------------------|----------------------------------|-----|-----|-------------------|------|
| Ambient temperature range  | T <sub>AMB</sub> |                                  | -40 | _   | 85                | °C   |
| Junction temperature value | TJ               |                                  | _   | _   | 105 <sup>1</sup>  | °C   |
| Thermal impedance junction | TlJA             | +13/+16 dBm on 2-<br>layer board | _   | _   | 61.8              | °C/W |
| to ambient                 | TIJA             | +20 dBm on 4-layer<br>board      | _   | _   | 20.7 <sup>2</sup> | °C/W |
| Storage temperature range  | T <sub>STG</sub> |                                  | -55 | _   | 150               | °C   |

#### Note:

- 1. Values are based on simulations run on 2 layer and 4 layer PCBs at 0m/s airflow.
- 2. Based on programmed devices tested for 10000 hours at 150 °C. Storage temperature affects retention of preprogrammed calibration values stored in flash. Please refer to the Flash section in the Electrical Characteristics for information on flash data retention for different temperatures.

# 4.4 General Operating Conditions

**Table 4.3. General Operating Conditions** 

| Parameter                    | Symbol            | Min  | Тур | Max | Unit |
|------------------------------|-------------------|------|-----|-----|------|
| Ambient temperature range    | T <sub>AMB</sub>  | -40  | _   | 85  | °C   |
| Operating supply voltage     | V <sub>DDOP</sub> | 1.98 | _   | 3.8 | V    |
| Internal APB clock frequency | f <sub>APB</sub>  | _    | _   | 25  | MHz  |
| Internal AHB clock frequency | f <sub>AHB</sub>  | _    | _   | 25  | MHz  |

Latch-up sensitivity passed:  $\pm 100$  mA/1.5 ×  $V_{SUPPLY}(max)$  according to JEDEC JESD 78 method Class II, 85 °C.

# 4.5 Current Consumption

**Table 4.4. Current Consumption** 

| Symbol           | Parameter                                 | Condition                                                                                       | Min | Тур | Max                                             | Unit   |
|------------------|-------------------------------------------|-------------------------------------------------------------------------------------------------|-----|-----|-------------------------------------------------|--------|
|                  |                                           | 24 MHz HFXO, all peripheral clocks disabled, V <sub>DD</sub> = 3.0 V, T <sub>AMB</sub> = 25°C   |     | 148 | 158                                             | μΑ/MHz |
|                  | EM0 current. No prescaling. Running prime | 24 MHz HFXO, all peripheral clocks disabled, V <sub>DD</sub> = 3.0 V, T <sub>AMB</sub> = 85°C   |     | 153 | 163                                             | μΑ/MHz |
|                  |                                           | 24 MHz USHFRCO, all peripheral clocks disabled, $V_{DD}$ = 3.0 V, $T_{AMB}$ = 25°C              |     | 161 | 172                                             | μΑ/MHz |
|                  |                                           | 24 MHz USHFRCO, all peripheral clocks disabled, $V_{DD}$ = 3.0 V, $T_{AMB}$ = 85°C              |     | 163 | 174                                             | μΑ/MHz |
|                  |                                           | 24 MHz HFRCO, all peripheral clocks disabled, $V_{DD}$ = 3.0 V, $T_{AMB}$ = 25°C                |     | 127 | 137                                             | μΑ/MHz |
|                  |                                           | 24 MHz HFRCO, all peripheral clocks disabled, V <sub>DD</sub> = 3.0 V, T <sub>AMB</sub> = 85°C  |     | 129 | 139                                             | μΑ/MHz |
|                  |                                           | 21 MHz HFRCO, all peripheral clocks disabled, V <sub>DD</sub> = 3.0 V, T <sub>AMB</sub> = 25°C  |     | 131 | 140                                             | μΑ/MHz |
| le               | EM0 current. No prescaling. Running prime | 21 MHz HFRCO, all peripheral clocks disabled, V <sub>DD</sub> = 3.0 V, T <sub>AMB</sub> = 85°C  |     | 134 | 143                                             | μΑ/MHz |
| I <sub>EM0</sub> | 1                                         | 14 MHz HFRCO, all peripheral clocks disabled, V <sub>DD</sub> = 3.0 V, T <sub>AMB</sub> = 25°C  |     | 134 | 143                                             | μΑ/MHz |
|                  |                                           | 14 MHz HFRCO, all peripheral clocks disabled, V <sub>DD</sub> = 3.0 V, T <sub>AMB</sub> = 85°C  |     | 137 | 145                                             | μΑ/MHz |
|                  |                                           | 11 MHz HFRCO, all peripheral clocks disabled, V <sub>DD</sub> = 3.0 V, T <sub>AMB</sub> = 25°C  |     | 136 | 144                                             | μΑ/MHz |
|                  |                                           | 11 MHz HFRCO, all peripheral clocks disabled, V <sub>DD</sub> = 3.0 V, T <sub>AMB</sub> = 85°C  |     | 139 | 148                                             | μΑ/MHz |
|                  |                                           | 6.6 MHz HFRCO, all peripheral clocks disabled, V <sub>DD</sub> = 3.0 V, T <sub>AMB</sub> = 25°C |     | 142 | 150                                             | μΑ/MHz |
|                  |                                           | 6.6 MHz HFRCO, all peripheral clocks disabled, V <sub>DD</sub> = 3.0 V, T <sub>AMB</sub> = 85°C |     | 146 | 154                                             | μΑ/MHz |
|                  |                                           | 1.2 MHz HFRCO, all peripheral clocks disabled, V <sub>DD</sub> = 3.0 V, T <sub>AMB</sub> = 25°C |     | 184 | 196                                             | μΑ/MHz |
|                  |                                           | 1.2 MHz HFRCO, all peripheral clocks disabled, V <sub>DD</sub> = 3.0 V, T <sub>AMB</sub> = 85°C |     | 194 | 158 163 172 174 137 139 140 143 144 148 150 154 | μΑ/MHz |

| Symbol           | Parameter      | Condition                                                                                                  | Min | Тур  | Max   | Unit   |
|------------------|----------------|------------------------------------------------------------------------------------------------------------|-----|------|-------|--------|
|                  |                | 24 MHz HFXO, all peripheral clocks disabled, V <sub>DD</sub> = 3.0 V, T <sub>AMB</sub> =25°C               |     | 64   | 68    | µA/MHz |
|                  |                | 24 MHz HFXO, all peripheral clocks disabled, $V_{DD}$ = 3.0 V, $T_{AMB}$ = 85°C                            |     | 67   | 71    | µA/MHz |
|                  |                | 24 MHz USHFRCO, all peripheral clocks disabled, $V_{DD}$ = 3.0 V, $T_{AMB}$ = 25°C                         |     | 85   | 91    | µA/MHz |
|                  |                | 24 MHz USHFRCO, all peripheral clocks disabled, $V_{DD}$ = 3.0 V, $T_{AMB}$ = 85°C                         |     | 86   | 92    | µA/MHz |
|                  |                | 24 MHz HFRCO, all peripheral clocks disabled, $V_{DD}$ = 3.0 V, $T_{AMB}$ = 25°C                           |     | 51   | 55    | µA/MHz |
|                  |                | 24 MHz HFRCO, all peripheral clocks disabled, $V_{DD}$ = 3.0 V, $T_{AMB}$ = 85°C                           |     | 52   | 56    | µA/MHz |
|                  |                | 21 MHz HFRCO, all peripheral clocks disabled, V <sub>DD</sub> = 3.0 V, T <sub>AMB</sub> = 25°C             |     | 53   | 57    | µA/MHz |
| I <sub>EM1</sub> | EM1 current    | 21 MHz HFRCO, all peripheral clocks disabled, V <sub>DD</sub> = 3.0 V, T <sub>AMB</sub> = 85°C             |     | 54   | 58    | µA/MHz |
| -EMI             | LIVIT GUITGIR  | 14 MHz HFRCO, all peripheral clocks disabled, $V_{DD}$ = 3.0 V, $T_{AMB}$ = 25°C                           |     | 56   | 59    | µA/MHz |
|                  |                | 14 MHz HFRCO, all peripheral clocks disabled, $V_{DD}$ = 3.0 V, $T_{AMB}$ = 85°C                           |     | 57   | 61    | μA/MHz |
|                  |                | 11 MHz HFRCO, all peripheral clocks disabled, V <sub>DD</sub> = 3.0 V, T <sub>AMB</sub> = 25°C             |     | 58   | 61    | µA/MHz |
|                  |                | 11 MHz HFRCO, all peripheral clocks disabled, V <sub>DD</sub> = 3.0 V, T <sub>AMB</sub> = 85°C             |     | 59   | 63    | μA/MHz |
|                  |                | 6.6 MHz HFRCO, all peripheral clocks disabled, $V_{DD}$ = 3.0 V, $T_{AMB}$ = 25°C                          |     | 64   | 68    | µA/MHz |
|                  |                | 6.6 MHz HFRCO, all peripheral clocks disabled, $V_{DD}$ = 3.0 V, $T_{AMB}$ = 85°C                          |     | 67   | 71    | µA/MHz |
|                  |                | 1.2 MHz HFRCO. all peripheral clocks disabled, $V_{DD}$ = 3.0 V, $T_{AMB}$ = 25°C                          |     | 106  | 114   | µA/MHz |
|                  |                | 1.2 MHz HFRCO. all peripheral clocks disabled, $V_{DD}$ = 3.0 V, $T_{AMB}$ = 85°C                          |     | 114  | 126   | µA/MHz |
| Ігмо             | EM2 current    | EM2 current with RTC prescaled to 1 Hz, 32.768 kHz LFRCO, V <sub>DD</sub> = 3.0 V, T <sub>AMB</sub> = 25°C |     | 0.9  | 1.35  | μA     |
| I <sub>EM2</sub> | LIVIZ CUITEIII | EM2 current with RTC prescaled to 1 Hz, 32.768 kHz LFRCO, V <sub>DD</sub> = 3.0 V, T <sub>AMB</sub> = 85°C |     | 1.6  | 3.50  | μA     |
| Invo             | EM3 current    | EM3 current (ULFRCO enabled, LFRCO/LFXO disabled), V <sub>DD</sub> = 3.0 V, T <sub>AMB</sub> = 25°C        |     | 0.6  | 0.90  | μA     |
| I <sub>EM3</sub> | EINIS CUITENT  | EM3 current (ULFRCO enabled, LFRCO/LFXO disabled), V <sub>DD</sub> = 3.0 V, T <sub>AMB</sub> = 85°C        |     | 1.2  | 2.65  | μA     |
| leva             | EM4 current    | V <sub>DD</sub> = 3.0 V, T <sub>AMB</sub> = 25°C                                                           |     | 0.02 | 0.035 | μA     |
| I <sub>EM4</sub> | LIVIT CUITEIIL | V <sub>DD</sub> = 3.0 V, T <sub>AMB</sub> = 85°C                                                           |     | 0.18 | 0.480 | μA     |

# 4.5.1 EM0 Current Consumption



Figure 4.1. EM0 Current Consumption while Executing Prime Number Calculation Code from Flash with HFRCO Running at 24 MHz



Figure 4.2. EM0 Current Consumption while Executing Prime Number Calculation Code from Flash with HFRCO Running at 21 MHz



Figure 4.3. EM0 Current Consumption while Executing Prime Number Calculation Code from Flash with HFRCO Running at 14 MHz



Figure 4.4. EM0 Current Consumption while Executing Prime Number Calculation Code from Flash with HFRCO Running at 11 MHz



Figure 4.5. EM0 Current Consumption while Executing Prime Number Calculation Code from Flash with HFRCO Running at 6.6 MHz

# 4.5.2 EM1 Current Consumption



Figure 4.6. EM1 Current Consumption with all Peripheral Clocks Disabled and HFRCO Running at 24 MHz



Figure 4.7. EM1 Current Consumption with all Peripheral Clocks Disabled and HFRCO Running at 21 MHz



Figure 4.8. EM1 Current Consumption with all Peripheral Clocks Disabled and HFRCO Running at 14 MHz



Figure 4.9. EM1 Current Consumption with all Peripheral Clocks Disabled and HFRCO Running at 11 MHz



Figure 4.10. EM1 Current Consumption with all Peripheral Clocks Disabled and HFRCO Running at 6.6 MHz

# 4.5.3 EM2 Current Consumption



Figure 4.11. EM2 Current Consumption, RTC Prescaled to 1 kHz, 32.768 kHz LFRCO

# 4.5.4 EM3 Current Consumption



Figure 4.12. EM3 Current Consumption

# 4.5.5 EM4 Current Consumption



Figure 4.13. EM4 Current Consumption

# 4.6 Transitions between Energy Modes

The transition times are measured from the trigger to the first clock edge in the CPU.

**Table 4.5. Energy Modes Transitions** 

| Parameter                       | Symbol            | Min | Тур | Max | Unit             |
|---------------------------------|-------------------|-----|-----|-----|------------------|
| Transition time from EM1 to EM0 | t <sub>EM10</sub> | _   | 0   | _   | HFCORECLK cycles |
| Transition time from EM2 to EM0 | t <sub>EM20</sub> | _   | 2   | _   | μs               |
| Transition time from EM3 to EM0 | t <sub>EM30</sub> | _   | 2   | _   | μs               |
| Transition time from EM4 to EM0 | t <sub>EM40</sub> | _   | 163 | _   | μs               |

# 4.7 Power Management

The EZR32HG requires the AVDD\_x, VDD\_DREG, RFVDD\_x and IOVDD\_x pins to be connected together (with optional filter) at the PCB level. For practical schematic recommendations, please see the application note, *AN0002: EFM32 Hardware Design Considerations*.

**Table 4.6. Power Management** 

| Symbol                   | Parameter                                                           | Condition                                                         | Min  | Тур  | Max  | Unit |
|--------------------------|---------------------------------------------------------------------|-------------------------------------------------------------------|------|------|------|------|
| .,                       | BOD threshold on fall-                                              | EM0                                                               | 1.74 |      | 1.96 | ٧    |
| V <sub>BODextthr</sub> - | ing external supply voltage                                         | EM2                                                               | 1.71 | 1.86 | 1.98 | V    |
| V <sub>BODextthr+</sub>  | BOD threshold on rising external supply voltage                     |                                                                   |      | 1.85 |      | V    |
| t <sub>RESET</sub>       | Delay from reset is re-<br>leased until program<br>execution starts | Applies to Power-on Reset,<br>Brown-out Reset and pin reset.      |      | 163  |      | μs   |
| C <sub>DECOUPLE</sub>    | Voltage regulator de-<br>coupling capacitor.                        | X5R capacitor recommended. Apply between DECOUPLE pin and GROUND  |      | 1    |      | μF   |
| C <sub>USB_VREGO</sub>   | USB voltage regulator out decoupling capacitor.                     | X5R capacitor recommended. Apply between USB_VREGO pin and GROUND |      | 1    |      | μF   |
| C <sub>USB_VREGI</sub>   | USB voltage regulator in decoupling capacitor.                      | X5R capacitor recommended. Apply between USB_VREGI pin and GROUND |      | 4.7  |      | μF   |

# 4.8 Flash

Table 4.7. Flash

| Parameter                                   | Symbol               | Test Condition           | Min   | Тур  | Max  | Unit   |
|---------------------------------------------|----------------------|--------------------------|-------|------|------|--------|
| Flash erase cycles before failure           | EC <sub>FLASH</sub>  |                          | 20000 | _    | _    | cycles |
|                                             |                      | T <sub>AMB</sub> <150 °C | 10000 | _    | _    | h      |
| Flash data retention                        | RET <sub>FLASH</sub> | T <sub>AMB</sub> <85 °C  | 10    | _    | _    | years  |
|                                             |                      | T <sub>AMB</sub> <70 °C  | 20    | _    | _    | years  |
| Word (32-bit) programming time              | t <sub>W_PROG</sub>  |                          | 20    | _    | _    | μs     |
| Page erase time                             | t <sub>PERASE</sub>  |                          | 20    | 20.4 | 20.8 | ms     |
| Device erase time                           | t <sub>DERASE</sub>  |                          | 40    | 40.8 | 41.6 | ms     |
| Erase current                               | I <sub>ERASE</sub>   |                          | _     | _    | 71   | mA     |
| Write current                               | I <sub>WRITE</sub>   |                          | _     | _    | 71   | mA     |
| Supply voltage during flash erase and write | V <sub>FLASH</sub>   |                          | 1.98  | _    | 3.8  | V      |
|                                             |                      |                          | 1     | 1    | 1    | 1      |

# Note:

1. Measured at 25 °C.

# 4.9 General Purpose Input Output

Table 4.8. GPIO

| Parameter                                         | Symbol            | Test Condition                                                                  | Min                  | Тур                  | Max                  | Unit |
|---------------------------------------------------|-------------------|---------------------------------------------------------------------------------|----------------------|----------------------|----------------------|------|
| Input low voltage                                 | V <sub>IOIL</sub> |                                                                                 | _                    | _                    | 0.30 V <sub>DD</sub> | V    |
| Input high voltage                                | V <sub>IOIH</sub> |                                                                                 | 0.70 V <sub>DD</sub> | _                    | _                    | V    |
|                                                   |                   | Sourcing 0.1 mA, V <sub>DD</sub> =1.98 V,<br>GPIO_Px_CTRL DRIVEMODE<br>= LOWEST | _                    | 0.80 V <sub>DD</sub> | -                    | V    |
|                                                   |                   | Sourcing 0.1 mA, V <sub>DD</sub> =3.0 V,<br>GPIO_Px_CTRL DRIVEMODE<br>= LOWEST  | _                    | 0.90 V <sub>DD</sub> | -                    | V    |
|                                                   |                   | Sourcing 1 mA, V <sub>DD</sub> =1.98 V,<br>GPIO_Px_CTRL DRIVEMODE<br>= LOW      | _                    | 0.85 V <sub>DD</sub> | -                    | V    |
| Output high voltage (Production                   | V                 | Sourcing 1 mA, V <sub>DD</sub> =3.0 V,<br>GPIO_Px_CTRL DRIVEMODE<br>= LOW       | _                    | 0.90 V <sub>DD</sub> | -                    | V    |
| test condition = 3.0V, DRIVE-<br>MODE = STANDARD) | V <sub>IOOH</sub> | Sourcing 6 mA, V <sub>DD</sub> =1.98 V,<br>GPIO_Px_CTRL DRIVEMODE<br>= STANDARD | 0.75 V <sub>DD</sub> | _                    | -                    | V    |
|                                                   |                   | Sourcing 6 mA, V <sub>DD</sub> =3.0 V,<br>GPIO_Px_CTRL DRIVEMODE<br>= STANDARD  | 0.85 V <sub>DD</sub> | -                    | -                    | V    |
|                                                   |                   | Sourcing 20 mA, V <sub>DD</sub> =1.98 V,<br>GPIO_Px_CTRL DRIVEMODE<br>= HIGH    | 0.60 V <sub>DD</sub> | -                    | -                    | V    |
|                                                   |                   | Sourcing 20 mA, V <sub>DD</sub> =3.0 V,<br>GPIO_Px_CTRL DRIVEMODE<br>= HIGH     | 0.80 V <sub>DD</sub> | -                    | -                    | V    |

| Parameter                                                                     | Symbol              | Test Condition                                                                           | Min                   | Тур                  | Max                  | Unit |
|-------------------------------------------------------------------------------|---------------------|------------------------------------------------------------------------------------------|-----------------------|----------------------|----------------------|------|
| Output low voltage (Production test condition = 3.0 V, DRIVE-MODE = STANDARD) | V <sub>IOOL</sub>   | Sinking 0.1 mA, V <sub>DD</sub> =1.98 V,<br>GPIO_Px_CTRL DRIVEMODE<br>= LOWEST           | _                     | 0.20 V <sub>DD</sub> | _                    | V    |
|                                                                               |                     | Sinking 0.1 mA, V <sub>DD</sub> =3.0 V,<br>GPIO_Px_CTRL DRIVEMODE<br>= LOWEST            | _                     | 0.10 V <sub>DD</sub> | _                    | V    |
|                                                                               |                     | Sinking 1 mA, V <sub>DD</sub> =1.98 V,<br>GPIO_Px_CTRL DRIVEMODE<br>= LOW                | _                     | 0.10 V <sub>DD</sub> | _                    | V    |
|                                                                               |                     | Sinking 1 mA, V <sub>DD</sub> =3.0 V,<br>GPIO_Px_CTRL DRIVEMODE<br>= LOW                 | _                     | 0.05 V <sub>DD</sub> |                      | V    |
|                                                                               |                     | Sinking 6 mA, V <sub>DD</sub> =1.98 V,<br>GPIO_Px_CTRL DRIVEMODE<br>= STANDARD           | _                     | -                    | 0.30 V <sub>DD</sub> | V    |
|                                                                               |                     | Sinking 6 mA, V <sub>DD</sub> =3.0 V,<br>GPIO_Px_CTRL DRIVEMODE<br>= STANDARD            | -                     | -                    | 0.20 V <sub>DD</sub> | V    |
|                                                                               |                     | Sinking 20 mA, V <sub>DD</sub> =1.98 V,<br>GPIO_Px_CTRL DRIVEMODE<br>= HIGH              | _                     | -                    | 0.35 V <sub>DD</sub> | V    |
|                                                                               |                     | Sinking 20 mA, V <sub>DD</sub> =3.0 V,<br>GPIO_Px_CTRL DRIVEMODE<br>= HIGH               | _                     | -                    | 0.25 V <sub>DD</sub> | V    |
| Input leakage current                                                         | I <sub>IOLEAK</sub> | High Impedance IO connected to GROUND or Vdd                                             | _                     | ±0.1                 | ±40                  | nA   |
| I/O pin pull-up resistor                                                      | R <sub>PU</sub>     |                                                                                          | _                     | 40                   | _                    | kOhm |
| I/O pin pull-down resistor                                                    | R <sub>PD</sub>     |                                                                                          | _                     | 40                   | _                    | kOhm |
| Internal ESD series resistor                                                  | R <sub>IOESD</sub>  |                                                                                          | _                     | 200                  | _                    | Ohm  |
| Pulse width of pulses to be removed by the glitch suppression filter          | tiogLitch           |                                                                                          | 10                    | -                    | 50                   | ns   |
| Output fall time                                                              | t <sub>IOOF</sub>   | GPIO_Px_CTRL DRIVEMODE<br>= LOWEST and load capaci-<br>tance C <sub>L</sub> =12.5-25 pF. | 20+0.1 C <sub>L</sub> | _                    | 250                  | ns   |
|                                                                               |                     | GPIO_Px_CTRL DRIVEMODE = LOW and load capacitance C <sub>L</sub> =350-600 pF             | 20+0.1 C <sub>L</sub> | -                    | 250                  | ns   |
| I/O pin hysteresis (V <sub>IOTHR+</sub> - V <sub>IOTHR-</sub> )               | V <sub>IOHYST</sub> | V <sub>DD</sub> = 1.98 - 3.8 V                                                           | 0.1 V <sub>DD</sub>   | _                    | _                    | V    |





GPIO\_Px\_CTRL DRIVEMODE = LOWEST







Figure 4.14. Typical Low-Level Output Current, 2 V Supply Voltage





GPIO\_Px\_CTRL DRIVEMODE = LOWEST







Figure 4.15. Typical High-Level Output Current, 2 V Supply Voltage





GPIO\_Px\_CTRL DRIVEMODE = LOWEST







GPIO\_Px\_CTRL DRIVEMODE = STANDARD

GPIO\_Px\_CTRL DRIVEMODE = High

Figure 4.16. Typical Low-Level Output Current, 3 V Supply Voltage





GPIO\_Px\_CTRL DRIVEMODE = LOWEST

GPIO\_Px\_CTRL DRIVEMODE = LOW





Figure 4.17. Typical High-Level Output Current, 3 V Supply Voltage





GPIO\_Px\_CTRL DRIVEMODE = LOWEST







Figure 4.18. Typical Low-Level Output Current, 3.8 V Supply Voltage





GPIO\_Px\_CTRL DRIVEMODE = LOWEST







Figure 4.19. Typical High-Level Output Current, 3.8 V Supply Voltage

#### 4.10 Oscillators

# 4.10.1 LXFO

Table 4.9. LFXO

| Parameter                                             | Symbol              | Test Condition                                                                                               | Min  | Тур    | Max  | Unit |
|-------------------------------------------------------|---------------------|--------------------------------------------------------------------------------------------------------------|------|--------|------|------|
| Supported nominal crystal frequency                   | f <sub>LFXO</sub>   |                                                                                                              | 31.3 | 32.768 | 34.3 | kHz  |
| Supported crystal equivalent series resistance (ESR)  | ESR <sub>LFXO</sub> |                                                                                                              | _    | 30     | 120  | kΩ   |
| Supported crystal external load range                 | C <sub>LFXOL</sub>  |                                                                                                              | 5    | _      | 25   | pF   |
| Current consumption for core and buffer after startup | I <sub>LFXO</sub>   | ESR=30 kΩ, $C_L$ =10 pF, LFXO-BOOST in CMU_CTRL is 1                                                         | _    | 190    | _    | nA   |
| Start- up time                                        | t <sub>LFXO</sub>   | ESR=30 kΩ, C <sub>L</sub> =10 pF, 40% -<br>60% duty cycle has been<br>reached, LFXOBOOST in<br>CMU_CTRL is 1 | _    | 1100   | _    | ms   |

For safe startup of a given crystal, the Configurator tool in Simplicity Studio contains a tool to help users configure both load capacitance and software settings for using the LFXO. For details regarding the crystal configuration, the reader is referred to application note *AN0016: EFM32 Oscillator Design Consideration*.

# 4.10.2 HFXO

Table 4.10. HFXO

| Parameter                                                            | Symbol              | Test Condition                                                                     | Min | Тур | Max  | Unit |
|----------------------------------------------------------------------|---------------------|------------------------------------------------------------------------------------|-----|-----|------|------|
| Supported frequency, any mode                                        | f <sub>HFXO</sub>   |                                                                                    | 4   | _   | 25   | MHz  |
| Supported crystal equivalent                                         | ESR <sub>HFXO</sub> | Crystal frequency 25 MHz                                                           | _   | 30  | 100  | Ω    |
| series resistance (ESR)                                              | LOINHEXO            | Crystal frequency 4 MHz                                                            | _   | 400 | 1500 | Ω    |
| The transconductance of the HFXO input transistor at crystal startup | 9 <sub>mHFXO</sub>  | HFXOBOOST in CMU_CTRL equals 0b11                                                  | 20  | _   | _    | ms   |
| Supported crystal external load range                                | C <sub>HFXOL</sub>  |                                                                                    | 5   | _   | 25   | pF   |
| Current consumption for HFXO after startup                           | lumua               | 4 MHz: ESR=400 Ohm, C <sub>L</sub> =20 pF,<br>HFXOBOOST in CMU_CTRL equals<br>0b11 | -   | 85  | _    | μА   |
|                                                                      | I <sub>HFXO</sub>   | 25 MHz: ESR=30 Ohm, C <sub>L</sub> =10 pF,<br>HFXOBOOST in CMU_CTRL equals<br>0b11 | _   | 165 | _    | μА   |
| Startup time                                                         | t <sub>HFXO</sub>   | 25 MHz: ESR=30 Ohm, C <sub>L</sub> =10 pF,<br>HFXOBOOST in CMU_CTRL equals<br>0b11 | -   | 785 | _    | μs   |

# 4.10.3 LFRCO

Table 4.11. LFRCO

| Parameter                                                                | Symbol                         | Test Condition | Min  | Тур    | Max  | Unit |
|--------------------------------------------------------------------------|--------------------------------|----------------|------|--------|------|------|
| Oscillation frequency , V <sub>DD</sub> = 3.0 V, T <sub>AMB</sub> =25 °C | f <sub>LFRCO</sub>             |                | 31.3 | 32.768 | 34.3 | kHz  |
| Startup time not including soft-<br>ware calibration                     | t <sub>LFRCO</sub>             |                | _    | 150    | _    | μs   |
| Current consumption                                                      | I <sub>LFRCO</sub>             |                | _    | 361    | 492  | nA   |
| Frequency step for LSB change in TUNING value                            | TUNE-<br>STEP <sub>LFRCO</sub> |                | _    | 202    | _    | Hz   |





Figure 4.20. Calibrated LFRCO Frequency vs Temperature and Supply Voltage

# 4.10.4 HFRCO

Table 4.12. HFRCO

| Symbol                         | Parameter                                               | Condition                    | Min   | Тур               | Max   | Unit   |
|--------------------------------|---------------------------------------------------------|------------------------------|-------|-------------------|-------|--------|
| f <sub>HFRCO</sub>             |                                                         | 24 MHz frequency band        | 23.28 | 24.0              | 24.72 | MHz    |
|                                |                                                         | 21 MHz frequency band        | 20.37 | 21.0              | 21.63 | MHz    |
|                                | Oscillation frequency,                                  | 14 MHz frequency band        | 13.58 | 14.0              | 14.42 | MHz    |
|                                | $V_{DD} = 3.0 \text{ V, } T_{AMB} = 25^{\circ}\text{C}$ | 11 MHz frequency band        | 10.67 | 11.0              | 11.33 | MHz    |
|                                |                                                         | 7 MHz frequency band         | 6.40  | 6.60              | 6.80  | MHz    |
|                                |                                                         | 1 MHz frequency band         | 1.15  | 1.20              | 1.25  | MHz    |
| t <sub>HFRCO_settling</sub>    | Settling time after start-<br>up                        | f <sub>HFRCO</sub> = 14 MHz  |       | 0.6               |       | Cycles |
| I <sub>HFRCO</sub>             |                                                         | f <sub>HFRCO</sub> = 24 MHz  |       | 158               | 184   | μΑ     |
|                                |                                                         | f <sub>HFRCO</sub> = 21 MHz  |       | 143               | 175   | μΑ     |
|                                |                                                         | f <sub>HFRCO</sub> = 14 MHz  |       | 113               | 140   | μA     |
|                                | Current consumption                                     | f <sub>HFRCO</sub> = 11 MHz  |       | 101               | 125   | μΑ     |
|                                |                                                         | f <sub>HFRCO</sub> = 6.6 MHz |       | 84                | 105   | μΑ     |
|                                |                                                         | f <sub>HFRCO</sub> = 1.2 MHz |       | 27                | 40    | μΑ     |
|                                |                                                         | 24 MHz frequency band        |       | 66.8 <sup>1</sup> |       | kHz    |
| TUNE-<br>STEP <sub>HFRCO</sub> |                                                         | 21 MHz frequency band        |       | 52.8 <sup>1</sup> |       | kHz    |
|                                | Frequency step for LSB                                  | 14 MHz frequency band        |       | 36.9 <sup>1</sup> |       | kHz    |
|                                | change in TUNING value                                  | 11 MHz frequency band        |       | 30.1 <sup>1</sup> |       | kHz    |
|                                |                                                         | 7 MHz frequency band         |       | 18.0 <sup>1</sup> |       | kHz    |
|                                |                                                         | 1 MHz frequency band         |       | 3.4               |       | kHz    |

# Note:

<sup>1.</sup> The TUNING field in the CMU\_HFRCOCTRL register may be used to adjust the HFRCO frequency. There is enough adjustment range to ensure that the frequency bands above 7 MHz will always have some overlap across supply voltage and temperature. By using a stable frequency reference such as the LFXO or HFXO, a firmware calibration routine can vary the TUNING bits and the frequency band to maintain the HFRCO frequency at any arbitrary value between 7 MHz and 21 MHz across operating conditions.



Figure 4.21. Calibrated HFRCO 1 MHz Band Frequency vs Supply Voltage and Temperature



Figure 4.22. Calibrated HFRCO 7 MHz Band Frequency vs Supply Voltage and Temperature



Figure 4.23. Calibrated HFRCO 11 MHz Band Frequency vs Supply Voltage and Temperature



Figure 4.24. Calibrated HFRCO 14 MHz Band Frequency vs Supply Voltage and Temperature





Figure 4.25. Calibrated HFRCO 21 MHz Band Frequency vs Supply Voltage and Temperature

# 4.10.5 AUXHFRCO

Table 4.13. AUXHFRCO

| Symbol                            | Parameter                                                                    | Condition                      | Min   | Тур  | Max   | Unit   |
|-----------------------------------|------------------------------------------------------------------------------|--------------------------------|-------|------|-------|--------|
| f <sub>AUXHFRCO</sub>             | Oscillation frequency,<br>V <sub>DD</sub> = 3.0 V,<br>T <sub>AMB</sub> =25°C | 21 MHz frequency band          | 20.37 | 21.0 | 21.63 | MHz    |
|                                   |                                                                              | 14 MHz frequency band          | 13.58 | 14.0 | 14.42 | MHz    |
|                                   |                                                                              | 11 MHz frequency band          | 10.67 | 11.0 | 11.33 | MHz    |
|                                   |                                                                              | 7 MHz frequency band           | 6.40  | 6.60 | 6.80  | MHz    |
|                                   |                                                                              | 1 MHz frequency band           | 1.15  | 1.20 | 1.25  | MHz    |
| t <sub>AUXHFRCO_set-</sub>        | Settling time after start-<br>up                                             | f <sub>AUXHFRCO</sub> = 14 MHz |       | 0.6  |       | Cycles |
| TUNE-<br>STEP <sub>AUXHFRCO</sub> | Frequency step for LSB change in TUNING value                                | 21 MHz frequency band          |       | 52.8 |       | kHz    |
|                                   |                                                                              | 14 MHz frequency band          |       | 36.9 |       | kHz    |
|                                   |                                                                              | 11 MHz frequency band          |       | 30.1 |       | kHz    |
|                                   |                                                                              | 7 MHz frequency band           |       | 18.0 |       | kHz    |
|                                   |                                                                              | 1 MHz frequency band           |       | 3.4  |       | kHz    |

# 4.10.6 USHFRCO

Table 4.14. USHFRCO

| Symbol                          | Parameter                  | Condition                                                                 | Min   | Тур    | Max   | Unit |
|---------------------------------|----------------------------|---------------------------------------------------------------------------|-------|--------|-------|------|
| fushfreco Oscillation frequence |                            | No Clock Recovery, Full Temper-<br>ature and Supply Range, 48 MHz<br>band | 47.10 | 48.00  | 48.90 | MHz  |
|                                 |                            | No Clock Recovery, Full Temper-<br>ature and Supply Range, 24 MHz<br>band | 23.73 | 24.00  | 24.32 | MHz  |
|                                 | Oscillation frequency      | No Clock Recovery, 25°C, 3.3V, 48 MHz band                                | 47.50 | 48.00  | 48.50 | MHz  |
|                                 |                            | No Clock Recovery, 25°C, 3.3V, 24 MHz band                                | 23.86 | 24.00  | 24.16 | MHz  |
|                                 |                            | USB Active with Clock Recovery,<br>Full Temperature and Supply<br>Range   | 47.88 | 48.00  | 48.12 | MHz  |
| TC <sub>USHFRCO</sub>           | Temperature coefficient    | 3.3V                                                                      |       | 0.0175 |       | %/°C |
| VC <sub>USHFRCO</sub>           | Supply voltage coefficient | 25°C                                                                      |       | 0.0045 |       | %/V  |
| lucuspoo                        | Current consumption        | f <sub>USHFRCO</sub> = 48 MHz                                             | 1.21  | 1.36   | 1.48  | mA   |
| lushfrco                        | Current consumption        | f <sub>USHFRCO</sub> = 24 MHz                                             | 0.81  | 0.92   | 1.02  | mA   |

### 4.10.7 ULFRCO

Table 4.15. ULFRCO

| Parameter                  | Symbol               | Test Condition | Min | Тур   | Max  | Unit |
|----------------------------|----------------------|----------------|-----|-------|------|------|
| Oscillation frequency      | f <sub>ULFRCO</sub>  | 25 °C, 3 V     | 0.7 |       | 1.75 | kHz  |
| Temperature coefficient    | TC <sub>ULFRCO</sub> |                | _   | 0.05  | _    | %/°C |
| Supply voltage coefficient | VC <sub>ULFRCO</sub> |                | _   | -18.2 | _    | %/V  |

# 4.11 Analog Digital Converter (ADC)

Table 4.16. ADC

| Symbol                    | Parameter                                                                | Condition                                                                                       | Min                  | Тур  | Max                   | Unit |
|---------------------------|--------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------|----------------------|------|-----------------------|------|
| \ /                       |                                                                          | Single ended                                                                                    | 0                    |      | V <sub>REF</sub>      | V    |
| V <sub>ADCIN</sub>        | Input voltage range                                                      | Differential                                                                                    | -V <sub>REF</sub> /2 |      | V <sub>REF</sub> /2   | V    |
| VADCREFIN                 | Input range of external reference voltage, single ended and differential |                                                                                                 | 1.25                 |      | V <sub>DD</sub>       | V    |
| V <sub>ADCREFIN_CH7</sub> | Input range of external negative reference voltage on channel 7          | See V <sub>ADCREFIN</sub>                                                                       | 0                    |      | V <sub>DD</sub> - 1.1 | V    |
| Vadcrefin_ch6             | Input range of external positive reference voltage on channel 6          | See V <sub>ADCREFIN</sub>                                                                       | 0.625                |      | V <sub>DD</sub>       | V    |
| V <sub>ADCCMIN</sub>      | Common mode input range                                                  |                                                                                                 | 0                    |      | V <sub>DD</sub>       | V    |
| I <sub>ADCIN</sub>        | Input current                                                            | 2pF sampling capacitors                                                                         |                      | <100 |                       | nA   |
| CMRR <sub>ADC</sub>       | Analog input common mode rejection ratio                                 |                                                                                                 |                      | 65   |                       | dB   |
|                           | Average active current                                                   | 1 MSamples/s, 12 bit, external reference                                                        |                      | 392  | 510                   | μA   |
|                           |                                                                          | 10 kSamples/s 12 bit, internal<br>1.25 V reference, WARMUP-<br>MODE in ADCn_CTRL set to<br>0b00 |                      | 67   |                       | μА   |
| I <sub>ADC</sub>          |                                                                          | 10 kSamples/s 12 bit, internal<br>1.25 V reference, WARMUP-<br>MODE in ADCn_CTRL set to<br>0b01 |                      | 63   |                       | μА   |
|                           |                                                                          | 10 kSamples/s 12 bit, internal<br>1.25 V reference, WARMUP-<br>MODE in ADCn_CTRL set to<br>0b10 |                      | 64   |                       | μA   |
|                           |                                                                          | 10 kSamples/s 12 bit, internal<br>1.25 V reference, WARMUP-<br>MODE in ADCn_CTRL set to<br>0b11 |                      | 244  |                       | μA   |
| I <sub>ADCREF</sub>       | Current consumption of internal voltage reference                        | Internal voltage reference                                                                      |                      | 65   |                       | μA   |
| C <sub>ADCIN</sub>        | Input capacitance                                                        |                                                                                                 |                      | 2    |                       | pF   |
| R <sub>ADCIN</sub>        | Input ON resistance                                                      |                                                                                                 | 1                    |      |                       | MOhm |
| R <sub>ADCFILT</sub>      | Input RC filter resistance                                               |                                                                                                 |                      | 10   |                       | kOhm |
| C <sub>ADCFILT</sub>      | Input RC filter/decou-<br>pling capacitance                              |                                                                                                 |                      | 250  |                       | fF   |

| Symbol                            | Parameter                                                             | Condition    | Min | Тур | Max | Unit                   |
|-----------------------------------|-----------------------------------------------------------------------|--------------|-----|-----|-----|------------------------|
| f <sub>ADCCLK</sub>               | ADC Clock Frequency                                                   |              |     |     | 13  | MHz                    |
|                                   |                                                                       | 6 bit        | 7   |     |     | ADCCL<br>K Cy-<br>cles |
| t <sub>ADCCONV</sub> Conversion t | Conversion time                                                       | 8 bit        | 11  |     |     | ADCCL<br>K Cy-<br>cles |
|                                   |                                                                       | 12 bit       | 13  |     |     | ADCCL<br>K Cy-<br>cles |
| t <sub>ADCACQ</sub>               | Acquisition time                                                      | Programmable | 1   |     | 256 | ADCCL<br>K Cy-<br>cles |
| t <sub>ADCACQVDD3</sub>           | Required acquisition time for VDD/3 reference                         |              | 2   |     |     | μѕ                     |
| <sup>†</sup> ADCSTART             | Startup time of reference generator and ADC core in NORMAL mode       |              |     | 5   |     | μs                     |
|                                   | Startup time of reference generator and ADC core in KEEP-ADCWARM mode |              |     | 1   |     | μs                     |

| Symbol             | Parameter             | Condition                                                         | Min | Тур | Max | Unit |
|--------------------|-----------------------|-------------------------------------------------------------------|-----|-----|-----|------|
|                    |                       | 1 MSamples/s, 12 bit, single ended, internal 1.25V reference      |     | 59  |     | dB   |
|                    |                       | 1 MSamples/s, 12 bit, single ended, internal 2.5V reference       |     | 63  |     | dB   |
|                    |                       | 1 MSamples/s, 12 bit, single ended, V <sub>DD</sub> reference     |     | 65  |     | dB   |
|                    |                       | 1 MSamples/s, 12 bit, differential, internal 1.25V reference      |     | 60  |     | dB   |
|                    |                       | 1 MSamples/s, 12 bit, differential, internal 2.5V reference       |     | 65  |     | dB   |
|                    |                       | 1 MSamples/s, 12 bit, differential, 5V reference                  |     | 54  |     | dB   |
|                    |                       | 1 MSamples/s, 12 bit, differential, V <sub>DD</sub> reference     |     | 67  |     | dB   |
| OND                | Signal to Noise Ratio | 1 MSamples/s, 12 bit, differential, 2xV <sub>DD</sub> reference   |     | 69  |     | dB   |
| SNR <sub>ADC</sub> | (SNR)                 | 200 kSamples/s, 12 bit, single ended, internal 1.25V reference    |     | 62  |     | dB   |
|                    |                       | 200 kSamples/s, 12 bit, single ended, internal 2.5V reference     |     | 63  |     | dB   |
|                    |                       | 200 kSamples/s, 12 bit, single ended, V <sub>DD</sub> reference   |     | 67  |     | dB   |
|                    |                       | 200 kSamples/s, 12 bit, differential, internal 1.25V reference    |     | 63  |     | dB   |
|                    |                       | 200 kSamples/s, 12 bit, differential, internal 2.5V reference     |     | 66  |     | dB   |
|                    |                       | 200 kSamples/s, 12 bit, differential, 5V reference                |     | 66  |     | dB   |
|                    |                       | 200 kSamples/s, 12 bit, differential, V <sub>DD</sub> reference   | 63  | 66  |     | dB   |
|                    |                       | 200 kSamples/s, 12 bit, differential, 2xV <sub>DD</sub> reference |     | 70  |     | dB   |

| Symbol               | Parameter                | Condition                                                         | Min                                                           | Тур | Max | Unit |
|----------------------|--------------------------|-------------------------------------------------------------------|---------------------------------------------------------------|-----|-----|------|
|                      |                          | 1 MSamples/s, 12 bit, single ended, internal 1.25V reference      |                                                               | 58  |     | dB   |
|                      |                          | 1 MSamples/s, 12 bit, single ended, internal 2.5V reference       |                                                               | 62  |     | dB   |
|                      |                          |                                                                   | 1 MSamples/s, 12 bit, single ended, V <sub>DD</sub> reference |     | 64  |      |
|                      |                          | 1 MSamples/s, 12 bit, differential, internal 1.25V reference      |                                                               | 60  |     | dB   |
|                      |                          | 1 MSamples/s, 12 bit, differential, internal 2.5V reference       |                                                               | 64  |     | dB   |
|                      |                          | 1 MSamples/s, 12 bit, differential, 5V reference                  |                                                               | 54  |     | dB   |
|                      |                          | 1 MSamples/s, 12 bit, differential, V <sub>DD</sub> reference     |                                                               | 66  |     | dB   |
| CINAD                | SIgnal-to-Noise And      | 1 MSamples/s, 12 bit, differential, 2xV <sub>DD</sub> reference   |                                                               | 68  |     | dB   |
| SINAD <sub>ADC</sub> | Distortion-ratio (SINAD) | 200 kSamples/s, 12 bit, single ended, internal 1.25V reference    |                                                               | 61  |     | dB   |
|                      |                          | 200 kSamples/s, 12 bit, single ended, internal 2.5V reference     |                                                               | 65  |     | dB   |
|                      |                          | 200 kSamples/s, 12 bit, single ended, V <sub>DD</sub> reference   |                                                               | 66  |     | dB   |
|                      |                          | 200 kSamples/s, 12 bit, differential, internal 1.25V reference    |                                                               | 63  |     | dB   |
|                      |                          | 200 kSamples/s, 12 bit, differential, internal 2.5V reference     |                                                               | 66  |     | dB   |
|                      |                          | 200 kSamples/s, 12 bit, differential, 5V reference                |                                                               | 66  |     | dB   |
|                      |                          | 200 kSamples/s, 12 bit, differential, V <sub>DD</sub> reference   | 62                                                            | 66  |     | dB   |
|                      |                          | 200 kSamples/s, 12 bit, differential, 2xV <sub>DD</sub> reference |                                                               | 69  |     | dB   |

| Symbol                                               | Parameter                                                     | Condition                                                         | Min                    | Тур   | Max | Unit                |
|------------------------------------------------------|---------------------------------------------------------------|-------------------------------------------------------------------|------------------------|-------|-----|---------------------|
|                                                      |                                                               | 1 MSamples/s, 12 bit, single ended, internal 1.25V reference      |                        | 64    |     | dBc                 |
|                                                      |                                                               | 1 MSamples/s, 12 bit, single ended, internal 2.5V reference       |                        | 76    |     | dBc                 |
|                                                      | 1 MSamples/s, 12 bit, single ended, V <sub>DD</sub> reference |                                                                   | 73                     |       | dBc |                     |
|                                                      |                                                               | 1 MSamples/s, 12 bit, differential, internal 1.25V reference      |                        | 66    |     | dBc                 |
|                                                      |                                                               | 1 MSamples/s, 12 bit, differential, internal 2.5V reference       |                        | 77    |     | dBc                 |
|                                                      |                                                               | 1 MSamples/s, 12 bit, differential, V <sub>DD</sub> reference     |                        | 76    |     | dBc                 |
|                                                      |                                                               | 1 MSamples/s, 12 bit, differential, 2xV <sub>DD</sub> reference   |                        | 75    |     | dBc                 |
| 0500                                                 | Spurious-Free Dynamic                                         | 1 MSamples/s, 12 bit, differential, 5V reference                  |                        | 69    |     | dBc                 |
| SFDR <sub>ADC</sub> Spurious-Free Dynam Range (SFDR) |                                                               | 200 kSamples/s, 12 bit, single ended, internal 1.25V reference    |                        | 75    |     | dBc                 |
|                                                      |                                                               | 200 kSamples/s, 12 bit, single ended, internal 2.5V reference     |                        | 75    |     | dBc                 |
|                                                      |                                                               | 200 kSamples/s, 12 bit, single ended, V <sub>DD</sub> reference   |                        | 76    |     | dBc                 |
|                                                      |                                                               | 200 kSamples/s, 12 bit, differential, internal 1.25V reference    |                        | 79    |     | dBc                 |
|                                                      |                                                               | 200 kSamples/s, 12 bit, differential, internal 2.5V reference     |                        | 79    |     | dBc                 |
|                                                      |                                                               | 200 kSamples/s, 12 bit, differential, 5V reference                |                        | 78    |     | dBc                 |
|                                                      |                                                               | 200 kSamples/s, 12 bit, differential, V <sub>DD</sub> reference   | 68                     | 79    |     | dBc                 |
|                                                      |                                                               | 200 kSamples/s, 12 bit, differential, 2xV <sub>DD</sub> reference |                        | 79    |     | dBc                 |
| \/                                                   | Offeetoshare                                                  | After calibration, single ended                                   | -4                     | 0.3   | 4   | mV                  |
| V <sub>ADCOFFSET</sub>                               | Offset voltage                                                | After calibration, differential                                   |                        | 0.3   |     | mV                  |
|                                                      |                                                               |                                                                   |                        | -1.92 |     | mV/°C               |
| TGRAD <sub>ADCTH</sub>                               | Thermometer output gradient                                   |                                                                   |                        | -6.3  |     | ADC<br>Codes/<br>°C |
| DNL <sub>ADC</sub>                                   | Differential non-linearity (DNL)                              | V <sub>DD</sub> = 3.0 V, external 2.5V reference                  | -1                     | ±0.7  | 4   | LSB                 |
| INL <sub>ADC</sub>                                   | Integral non-linearity (INL), End point method                |                                                                   |                        | ±1.6  | ±3  | LSB                 |
| MC <sub>ADC</sub>                                    | No missing codes                                              |                                                                   | 11.999 <sup>xref</sup> | 12    |     | bits                |

| Symbol              | Parameter            | Condition                                         | Min   | Тур   | Max   | Unit |
|---------------------|----------------------|---------------------------------------------------|-------|-------|-------|------|
|                     |                      | Internal 1.25V, V <sub>DD</sub> = 3V, 25°C        | 1.248 | 1.254 | 1.262 | V    |
| VREF <sub>ADC</sub> | ADC Internal Voltage | Internal 1.25V, Full temperature and supply range | 1.188 | 1.254 | 1.302 | V    |
| VKELADC             | Reference            | Internal 2.5V, V <sub>DD</sub> = 3V, 25°C         | 2.492 | 2.506 | 2.520 | V    |
|                     |                      | Internal 2.5V, Full temperature and supply range  | 2.402 | 2.506 | 2.600 | V    |

#### Note:

1. On the average every ADC will have one missing code, most likely to appear around 2048 ± n\*512 where n can be a value in the set {-3, -2, -1, 1, 2, 3}. There will be no missing code around 2048, and in spite of the missing code the ADC will be monotonic at all times so that a response to a slowly increasing input will always be a slowly increasing output. Around the one code that is missing, the neighbour codes will look wider in the DNL plot. The spectra will show spurs on the level of -78dBc for a full scale input for chips that have the missing code issue.

The integral non-linearity (INL) and differential non-linearity parameters are explained in Figure 3.14 (p. 33) and Figure 3.15 (p. 33), respectively.



Figure 4.26. Integral Non-Linearity (INL)



Figure 4.27. Differential Non-Linearity (DNL)

### 4.11.1 Typical Performance





### 1.25V Reference







**2XVDDVSS Reference** 

**5VDIFF Reference** 



Figure 4.28. ADC Frequency Spectrum, V<sub>DD</sub> = 3 V, Temp = 25 °C





1.25V Reference

2.5V Reference





### **2XVDDVSS Reference**

**5VDIFF Reference** 



**VDD Reference** 

Figure 4.29. ADC Integral Linearity Error vs Code,  $V_{DD}$  = 3 V, Temp = 25 °C





#### 1.25V Reference

2.5V Reference





**2XVDDVSS Reference** 

**5VDIFF Reference** 



V<sub>DD</sub> Reference

Figure 4.30. ADC Differential Linearity Error vs Code,  $V_{DD}$  = 3 V, Temp = 25 °C





Offset vs Supply Voltage, Temp = 25 °C

Offset vs Temperature,  $V_{DD} = 3 V$ 

Figure 4.31. ADC Absolute Offset, Common Mode =  $V_{DD}/2$ 



Figure 4.32. ADC Dynamic Performance vs Temperature for all ADC References,  $V_{DD} = 3 \text{ V}$ 



Figure 4.33. ADC Temperature Sensor Readout

# 4.12 Current Digital Analog Converter (IDAC)

Table 4.17. IDAC Range 0 Source

| Parameter                                     | Symbol             | Test Condition                                  | Min | Тур  | Max | Unit  |
|-----------------------------------------------|--------------------|-------------------------------------------------|-----|------|-----|-------|
| Active current with STEPSEL=0x10              | ميوا               | EM0, default settings                           | _   | 13.0 | _   | μΑ    |
|                                               | IDAC               | Duty-cycled                                     | _   | 10   | _   | nA    |
| Nominal IDAC output current with STEPSEL=0x10 | I <sub>0x10</sub>  |                                                 | _   | 0.85 | _   | μΑ    |
| Step size                                     | I <sub>STEP</sub>  |                                                 | _   | 0.05 | _   | μΑ    |
| Current drop at high impedance load           | I <sub>D</sub>     | V <sub>IDAC_OUT</sub> = V <sub>DD</sub> - 100mV | _   | 0.79 | _   | %     |
| Temperature coefficient                       | TC <sub>IDAC</sub> | V <sub>DD</sub> = 3.0V, STEPSEL=0x10            | _   | 0.3  | _   | nA/°C |
| Voltage coefficient                           | VC <sub>IDAC</sub> | T = 25 °C, STEPSEL=0x10                         | _   | 11.7 | _   | nA/V  |

Table 4.18. IDAC Range 0 Sink

| Parameter                                     | Symbol             | Test Condition                        | Min | Тур  | Max | Unit  |
|-----------------------------------------------|--------------------|---------------------------------------|-----|------|-----|-------|
| Active current with STEPSEL=0x10              | I <sub>IDAC</sub>  | EM0, default settings                 | _   | 15.1 | _   | μA    |
| Nominal IDAC output current with STEPSEL=0x10 | I <sub>0x10</sub>  |                                       | _   | 0.85 | _   | μA    |
| Step size                                     | I <sub>STEP</sub>  |                                       | _   | 0.05 | _   | μA    |
| Current drop at high impedance load           | Ι <sub>D</sub>     | V <sub>IDAC_OUT</sub> = 200 mV        | _   | 0.30 | _   | %     |
| Temperature coefficient                       | TC <sub>IDAC</sub> | V <sub>DD</sub> = 3.0 V, STEPSEL=0x10 | _   | 0.2  | _   | nA/°C |
| Voltage coefficient                           | VC <sub>IDAC</sub> | T = 25 °C, STEPSEL=0x10               | _   | 12.5 | _   | nA/V  |

Table 4.19. IDAC Range 1 Source

| Parameter                                     | Symbol             | Test Condition                                  | Min | Тур  | Max | Unit  |
|-----------------------------------------------|--------------------|-------------------------------------------------|-----|------|-----|-------|
| Active current with STEPSEL=0x10              | ميما               | EM0, default settings                           | _   | 14.4 | _   | μA    |
|                                               | IDAC               | Duty-cycled                                     | _   | 10   | _   | nA    |
| Nominal IDAC output current with STEPSEL=0x10 | I <sub>0x10</sub>  |                                                 | _   | 3.2  | _   | μA    |
| Step size                                     | I <sub>STEP</sub>  |                                                 | _   | 0.1  | _   | μA    |
| Current drop at high impedance load           | I <sub>D</sub>     | V <sub>IDAC_OUT</sub> = V <sub>DD</sub> - 100mV | _   | 0.75 | _   | %     |
| Temperature coefficient                       | TC <sub>IDAC</sub> | V <sub>DD</sub> = 3.0 V, STEPSEL=0x10           | _   | 0.7  | _   | nA/°C |
| Voltage coefficient                           | VC <sub>IDAC</sub> | T = 25 °C, STEPSEL=0x10                         | _   | 38.4 | _   | nA/V  |

# Table 4.20. IDAC Range 1 Sink

| Parameter                                     | Symbol             | Test Condition                        | Min | Тур  | Max | Unit  |
|-----------------------------------------------|--------------------|---------------------------------------|-----|------|-----|-------|
| Active current with STEPSEL=0x10              | I <sub>IDAC</sub>  | EM0, default settings                 | _   | 19.4 | _   | μA    |
| Nominal IDAC output current with STEPSEL=0x10 | I <sub>0x10</sub>  |                                       | _   | 3.2  | _   | μА    |
| Step size                                     | I <sub>STEP</sub>  |                                       | _   | 0.1  | _   | μА    |
| Current drop at high impedance load           | I <sub>D</sub>     | V <sub>IDAC_OUT</sub> = 200 mV        | _   | 0.32 | _   | %     |
| Temperature coefficient                       | TC <sub>IDAC</sub> | V <sub>DD</sub> = 3.0 V, STEPSEL=0x10 | _   | 0.7  | _   | nA/°C |
| Voltage coefficient                           | VC <sub>IDAC</sub> | T = 25 °C, STEPSEL=0x10               | _   | 40.9 | _   | nA/V  |

# Table 4.21. IDAC Range 2 Source

| Parameter                                     | Symbol             | Test Condition                                  | Min | Тур  | Max | Unit  |
|-----------------------------------------------|--------------------|-------------------------------------------------|-----|------|-----|-------|
| Active current with STEPSEL=0x10              | ميما               | EM0, default settings                           | _   | 17.3 | _   | μA    |
| Active current with STEPSEL=0XTO              | I <sub>IDAC</sub>  | Duty-cycled                                     | _   | 10   | _   | nA    |
| Nominal IDAC output current with STEPSEL=0x10 | I <sub>0x10</sub>  |                                                 | _   | 8.5  | _   | μА    |
| Step size                                     | I <sub>STEP</sub>  |                                                 | _   | 0.5  | _   | μA    |
| Current drop at high impedance load           | I <sub>D</sub>     | V <sub>IDAC_OUT</sub> = V <sub>DD</sub> - 100mV | _   | 1.22 | _   | %     |
| Temperature coefficient                       | TC <sub>IDAC</sub> | V <sub>DD</sub> = 3.0 V, STEPSEL=0x10           | _   | 2.8  | _   | nA/°C |
| Voltage coefficient                           | VC <sub>IDAC</sub> | T = 25 °C, STEPSEL=0x10                         | _   | 96.6 | _   | nA/V  |

# Table 4.22. IDAC Range 2 Sink

| Parameter                                     | Symbol             | Test Condition                        | Min | Тур  | Max | Unit  |
|-----------------------------------------------|--------------------|---------------------------------------|-----|------|-----|-------|
| Active current with STEPSEL=0x10              | $I_{\text{IDAC}}$  | EM0, default settings                 | _   | 29.3 | _   | μA    |
| Nominal IDAC output current with STEPSEL=0x10 | I <sub>0x10</sub>  |                                       | _   | 8.5  | _   | μΑ    |
| Step size                                     | I <sub>STEP</sub>  |                                       | _   | 0.5  | _   | μΑ    |
| Current drop at high impedance load           | Ι <sub>D</sub>     | V <sub>IDAC_OUT</sub> = 200 mV        | _   | 0.62 | _   | %     |
| Temperature coefficient                       | TC <sub>IDAC</sub> | V <sub>DD</sub> = 3.0 V, STEPSEL=0x10 | _   | 2.8  | _   | nA/°C |
| Voltage coefficient                           | $VC_{IDAC}$        | T = 25 °C, STEPSEL=0x10               | _   | 94.4 | _   | nA/V  |

# Table 4.23. IDAC Range 3 Source

| Parameter                                     | Symbol             | Test Condition                                   | Min | Тур   | Max | Unit  |
|-----------------------------------------------|--------------------|--------------------------------------------------|-----|-------|-----|-------|
| Active current with STEPSEL=0x10              | ميما               | EM0, default settings                            | _   | 18.7  | _   | μΑ    |
| Active current with STEPSEL-0X10              | I <sub>IDAC</sub>  | Duty-cycled                                      | _   | 10    | _   | nA    |
| Nominal IDAC output current with STEPSEL=0x10 | I <sub>0x10</sub>  |                                                  | _   | 33.9  | _   | μА    |
| Step size                                     | I <sub>STEP</sub>  |                                                  | _   | 2.0   | _   | μΑ    |
| Current drop at high impedance load           | I <sub>D</sub>     | V <sub>IDAC_OUT</sub> = V <sub>DD</sub> - 100 mV | _   | 3.54  | _   | %     |
| Temperature coefficient                       | TC <sub>IDAC</sub> | V <sub>DD</sub> = 3.0 V, STEPSEL=0x10            | _   | 10.9  | _   | nA/°C |
| Voltage coefficient                           | VC <sub>IDAC</sub> | T = 25 °C, STEPSEL=0x10                          | _   | 159.5 | _   | nA/V  |

# Table 4.24. IDAC Range 3 Sink

| Parameter                                     | Symbol             | Test Condition                        | Min | Тур   | Max | Unit  |
|-----------------------------------------------|--------------------|---------------------------------------|-----|-------|-----|-------|
| Active current with STEPSEL=0x10              | I <sub>IDAC</sub>  | EM0, default settings                 | _   | 62.5  | _   | μA    |
| Nominal IDAC output current with STEPSEL=0x10 | I <sub>0x10</sub>  |                                       | _   | 34.1  | _   | μA    |
| Step size                                     | I <sub>STEP</sub>  |                                       | _   | 2.0   | _   | μA    |
| Current drop at high impedance load           | I <sub>D</sub>     | V <sub>IDAC_OUT</sub> = 200 mV        | _   | 1.75  | _   | %     |
| Temperature coefficient                       | TC <sub>IDAC</sub> | V <sub>DD</sub> = 3.0 V, STEPSEL=0x10 | _   | 10.9  | _   | nA/°C |
| Voltage coefficient                           | VC <sub>IDAC</sub> | T = 25 °C, STEPSEL=0x10               | _   | 148.6 | _   | nA/V  |

### Table 4.25. IDAC

| Parameter                                     | Symbol                 | Min | Тур | Max | Unit |
|-----------------------------------------------|------------------------|-----|-----|-----|------|
| Start-up time, from enabled to output settled | t <sub>IDACSTART</sub> |     | 40  |     | μs   |



Figure 4.34. IDAC Source Current as a Function of Voltage on IDAC\_OUT



Figure 4.35. IDAC Sink Current as a Function of Voltage from IDAC\_OUT





Figure 4.36. IDAC Linearity

### 4.13 Voltage Comparator (VCMP)

Table 4.26. VCMP

| Parameter                        | Symbol              | Test Condition                                                          | Min | Тур             | Max | Unit |
|----------------------------------|---------------------|-------------------------------------------------------------------------|-----|-----------------|-----|------|
| Input voltage range              | V <sub>VCMPIN</sub> |                                                                         | _   | V <sub>DD</sub> | _   | V    |
| VCMP Common Mode voltage range   | V <sub>VCMPC</sub>  |                                                                         | _   | V <sub>DD</sub> | _   | V    |
| Active current                   |                     | BIASPROG=0b0000 and HALF-<br>BIAS=1 in VCMPn_CTRL register              | _   | 0.2             | 0.8 | μΑ   |
|                                  | IVCMP               | BIASPROG=0b1111 and HALF-<br>BIAS=0 in VCMPn_CTRL register.<br>LPREF=0. | _   | 22              | 35  | μА   |
| Startup time reference generator | t <sub>VCMPRE</sub> | NORMAL                                                                  | _   | 10              | _   | μs   |
| Offset voltage                   | V <sub>VCMPOF</sub> | Single ended                                                            | _   | 10              | _   | mV   |
| Offset voltage                   | FSET                | Differential                                                            | _   | 10              | _   | mV   |
| VCMP hysteresis                  | V <sub>VCMPHY</sub> |                                                                         | _   | 17              | _   | mV   |
| Startup time                     | t <sub>VCMPST</sub> |                                                                         | _   | _               | 10  | μs   |

The  $V_{DD}$  trigger level can be configured by setting the TRIGLEVEL field of the VCMP\_CTRL register in accordance with the following equation:  $V_{DD\ Trigger\ Level}$ =1.667 V+0.034 ×TRIGLEVEL

Table 4.27. I2C Standard-Mode (Sm)

| Parameter                                          | Symbol              | Min | Тур | Max                  | Unit |
|----------------------------------------------------|---------------------|-----|-----|----------------------|------|
| SCL clock frequency                                | f <sub>SCL</sub>    | 0   | _   | 100 <sup>1</sup>     | kHz  |
| SCL clock low time                                 | t <sub>LOW</sub>    | 4.7 | _   | _                    | μs   |
| SCL clock high time                                | t <sub>HIGH</sub>   | 4.0 | _   | _                    | μs   |
| SDA set-up time                                    | t <sub>SU,DAT</sub> | 250 | _   | _                    | ns   |
| SDA hold time                                      | t <sub>HD,DAT</sub> | 8   | _   | 3450 <sup>2, 3</sup> | ns   |
| Repeated START condition set-up time               | t <sub>SU,STA</sub> | 4.7 | _   | _                    | μs   |
| (Repeated) START condition hold time               | t <sub>HD,STA</sub> | 4.0 | _   | _                    | μs   |
| STOP condition set-up time                         | tsu,sто             | 4.0 | _   | _                    | μs   |
| Bus free time between a STOP and a START condition | t <sub>BUF</sub>    | 4.7 | _   | _                    | μs   |

#### Note:

- 1. For the minimum HFPERCLK frequency required in Standard-mode, see the I2C chapter in the EZR32HG Reference Manual.
- 2. The maximum SDA hold time ( $t_{HD,DAT}$ ) needs to be met only when the device does not stretch the low time of SCL ( $t_{LOW}$ ).
- 3. When transmitting data, this number is guaranteed only when I2Cn\_CLKDIV < ((3450 \*  $10^{-9}$  [s] \*  $f_{HFPERCLK}$  [Hz]) 4).

Table 4.28. I2C Fast-Mode (Fm)

| Parameter                                          | Symbol              | Min | Тур | Max              | Unit |
|----------------------------------------------------|---------------------|-----|-----|------------------|------|
| SCL clock frequency                                | f <sub>SCL</sub>    | 0   | _   | 400 <sup>1</sup> | kHz  |
| SCL clock low time                                 | t <sub>LOW</sub>    | 1.3 | _   | _                | μs   |
| SCL clock high time                                | t <sub>HIGH</sub>   | 0.6 | _   | _                | μs   |
| SDA set-up time                                    | t <sub>SU,DAT</sub> | 100 | _   | _                | ns   |
| SDA hold time                                      | t <sub>HD,DAT</sub> | 8   | _   | 9002 , 3         | ns   |
| Repeated START condition set-up time               | t <sub>SU,STA</sub> | 0.6 | _   | _                | μs   |
| (Repeated) START condition hold time               | t <sub>HD,STA</sub> | 0.6 | _   | _                | μs   |
| STOP condition set-up time                         | t <sub>SU,STO</sub> | 0.6 | _   | _                | μs   |
| Bus free time between a STOP and a START condition | t <sub>BUF</sub>    | 1.3 | _   | _                | μs   |

#### Note:

- 1. For the minimum HFPERCLK frequency required in Fast-mode, see the I2C chapter in the EZR32HG Reference Manual.
- 2. The maximum SDA hold time (t<sub>HD,DAT</sub>) needs to be met only when the device does not stretch the low time of SCL (t<sub>LOW</sub>).
- 3. When transmitting data, this number is guaranteed only when I2Cn\_CLKDIV < ((900 \* 10<sup>-9</sup> [s] \* f<sub>HFPERCLK</sub> [Hz]) 4).

Table 4.29. I2C Fast-mode Plus (Fm+)

| Parameter                                          | Symbol              | Min  | Тур | Max               | Unit |
|----------------------------------------------------|---------------------|------|-----|-------------------|------|
| SCL clock frequency                                | f <sub>SCL</sub>    | 0    | _   | 1000 <sup>1</sup> | kHz  |
| SCL clock low time                                 | t <sub>LOW</sub>    | 0.5  | _   | _                 | μs   |
| SCL clock high time                                | t <sub>HIGH</sub>   | 0.26 | _   | _                 | μs   |
| SDA set-up time                                    | t <sub>SU,DAT</sub> | 50   | _   | _                 | ns   |
| SDA hold time                                      | t <sub>HD,DAT</sub> | 8    | _   | _                 | ns   |
| Repeated START condition set-up time               | t <sub>SU,STA</sub> | 0.26 | _   | _                 | μs   |
| (Repeated) START condition hold time               | t <sub>HD,STA</sub> | 0.26 | _   | _                 | μs   |
| STOP condition set-up time                         | t <sub>su,sto</sub> | 0.26 | _   | _                 | μs   |
| Bus free time between a STOP and a START condition | t <sub>BUF</sub>    | 0.5  | _   | _                 | μs   |

#### Note:

#### 4.15 USB

The USB hardware in the EZR32HG320 passes all tests for USB 2.0 Full Speed certification. The test report will be distributed with application note AN0046 - USB Hardware Design Guide when ready.

Table 4.30. USB

| Symbol              | Parameter                          | Condition                          | Min   | Тур   | Max   | Unit |
|---------------------|------------------------------------|------------------------------------|-------|-------|-------|------|
| V <sub>USBOUT</sub> | USB regulator output voltage       |                                    | 3.1   | 3.4   | 3.7   | V    |
|                     |                                    | BIASPROG=0, T <sub>AMB</sub> =25°C | 55.7  | 79.4  | 104.1 | mA   |
|                     | USB regulator output               | BIASPROG=1, T <sub>AMB</sub> =25°C | 66.0  | 95.9  | 126.4 | mA   |
| Current current     | BIASPROG=2, T <sub>AMB</sub> =25°C | 94.6                               | 146.5 | 188.1 | mA    |      |
|                     | BIASPROG=3, T <sub>AMB</sub> =25°C | 80.4                               | 128.3 | 176.0 | mA    |      |

#### 4.16 Radio

All minimum and maximum values are guaranteed across the recommended operating conditions of supply voltage and from -40 to +85 °C unless otherwise stated. All typical values apply at  $V_{DD}$  = 3.3 V and 25 °C unless otherwise stated. The data was collected while running off the internal RC oscillator (HFRCO).

<sup>1.</sup> For the minimum HFPERCLK frequency required in Fast-mode Plus, see the I2C chapter in the EZR32HG Reference Manual.

### 4.16.1 EZRadioPRO (R6x) DC Electrical Characteristics

Measured on direct-tie RF evaluation board.

Table 4.31. EZRadioPro DC Characteristics

| Parameter                        | Symbol                  | Test Condition                                                                | Min | Тур  | Max   | Unit |
|----------------------------------|-------------------------|-------------------------------------------------------------------------------|-----|------|-------|------|
|                                  | I <sub>shutdown</sub>   | RC Oscillator, Main Digital Regulator, and Low Power Digital Regulator OFF    | _   | 30   | 4000  | nA   |
|                                  | I <sub>standby</sub>    | Register values maintained and RC oscillator/WUT OFF                          | _   | 40   | 9000  | nA   |
| Power Saving Modes               | I <sub>SleepRC</sub>    | RC Oscillator, Main Digital Regulator, and Low Power Digital Regulator OFF    | _   | 740  | 10000 | nA   |
| -                                | I <sub>SleepXO</sub>    | Sleep current using an external 32 kHz crystal                                | _   | 1.7  | _     | μА   |
|                                  | I <sub>Sensor-LBD</sub> | Low battery detector ON, register values maintained, and all other blocks OFF | _   | 1    | _     | μΑ   |
|                                  | I <sub>Ready</sub>      | Crystal Oscillator and Main Digital<br>Regulator ON, all other blocks OFF     | _   | 1.8  | _     | mA   |
| Preamble Sense Mode Cur-<br>rent |                         | Duty cycing during preamble search, 1.2 kbps, 4 byte preamble                 | _   | 6    | _     | mA   |
|                                  | I <sub>psm</sub>        | Fixed 1s wakeup interval, 50 kbps, 5 byte preamble                            | _   | 10   | _     | μΑ   |
| TUNE Made Current                | I <sub>TuneRX</sub>     | RX Tune, High Performance Mode                                                | _   | 7.6  | _     | mA   |
| TUNE Mode Current                | I <sub>TuneTX</sub>     | TX Tune, High Performance Mode                                                | _   | 7.8  | _     | mA   |
| RX Mode Current                  | I <sub>RXH</sub>        | High Performance Mode, 915 MHz, 40 kbps                                       | _   | 13.7 | 22    | mA   |
|                                  | I <sub>RXL</sub>        | Low Power Mode, 915 MHz, 40 kbps                                              | _   | 11.1 | _     | mA   |
| TX Mode Current (R69)            | I <sub>TX_+20</sub>     | +20 dBm output power, class-E match, 915 MHz, 3.3 V                           | _   | 93   | 108   | mA   |
| 1X Mode Current (Ros)            | I <sub>TX_+13</sub>     | +13 dBm output power, class-E match, 868/915 MHz, 3.3 V                       | _   | 22   | _     | mA   |
|                                  | <b>I</b>                | +20 dBm output power, class-E match, 915 MHz, 3.3 V                           | _   | 93   | 108   | mA   |
| TX Mode Current (R63, R68)       | I <sub>TX_+20</sub>     | +20 dBm output power, square-wave match, 169 MHz, 3.3 V                       | _   | 69   | 80    | mA   |
|                                  | I <sub>TX_+13</sub>     | +13 dBm output power, class-E match, 915 MHz, 3.3 V                           | _   | 44.5 | 60    | mA   |
|                                  | I <sub>TX_+10</sub>     | +10 dBm output power, class-E match, 868/915 MHz, 3.3 V                       | _   | 19.7 | _     | mA   |
| TX Mode Current (R60, R67)       | I <sub>TX_+10</sub>     | +10 dBm output power, class-E match, 169 MHz, 3.3 V                           | _   | 18   | _     | mA   |
|                                  | I <sub>TX_+13</sub>     | +13 dBm output power, class-E match, 868/915 MHz, 3.3 V                       | _   | 22   | _     | mA   |

| Parameter             | Symbol              | Test Condition                                                   | Min | Тур  | Max | Unit |
|-----------------------|---------------------|------------------------------------------------------------------|-----|------|-----|------|
|                       | I <sub>TX_+16</sub> | +16 dBm output power, class-E match, 868 MHz, 3.3 V              | _   | 43   | 55  | mA   |
| TX Mode Current (R61) | I <sub>TX_+13</sub> | +13 dBm output power, switched-<br>current match, 868 MHz, 3.3 V | _   | 33.5 | 40  | mA   |

# 4.16.2 EZRadioPRO (R6x) Synthesizer AC Electrical Characteristics

Table 4.32. EZRadioPro Synthensizer

| Parameter                        | Symbol                | Test Condition                                                                                  | Min | Тур  | Max  | Unit   |
|----------------------------------|-----------------------|-------------------------------------------------------------------------------------------------|-----|------|------|--------|
|                                  |                       |                                                                                                 | 850 | _    | 1050 | MHz    |
| Synthesizer Frequency Range      | F <sub>SYN</sub>      |                                                                                                 | 350 | _    | 525  | MHz    |
| Synthesizer Frequency Range      | SYN                   |                                                                                                 | 284 | _    | 350  | MHz    |
|                                  |                       |                                                                                                 | 142 | _    | 175  | MHz    |
|                                  | F <sub>RES-1050</sub> | 850–1050 MHz                                                                                    | _   | 28.6 | _    | Hz     |
|                                  | F <sub>RES-525</sub>  | 420–525 MHz                                                                                     | _   | 14.3 | _    | Hz     |
| Synthesizer Frequency Resolution | F <sub>RES-420</sub>  | 350–420 MHz                                                                                     | _   | 11.4 | _    | Hz     |
|                                  | F <sub>RES-350</sub>  | 283–350 MHz                                                                                     | _   | 9.5  | _    | Hz     |
|                                  | F <sub>RES-175</sub>  | 142–175 MHz                                                                                     | _   | 4.7  | _    | Hz     |
| Synthesizer Settling Time        | tLOCK                 | Measured from exiting Ready mode with XOSC running to any frequency. Including VCO Calibration. | _   | 50   | _    | μs     |
|                                  |                       | F = 10 kHz, 169 MHz, High Perf<br>Mode                                                          | _   | -117 | -108 | dBc/Hz |
|                                  |                       | F = 100 kHz, 169 MHz, High Perf<br>Mode                                                         | _   | -120 | -115 | dBc/Hz |
|                                  |                       | F = 1 MHz, 169 MHz, High Perf<br>Mode                                                           | _   | -138 | -135 | dBc/Hz |
| Dhana Naisa                      | ,                     | F = 10 MHz, 169 MHz, High Perf<br>Mode                                                          | _   | -148 | -143 | dBc/Hz |
| Phase Noise                      | L <sub>(fM)</sub>     | F = 10 kHz, 915 MHz, High Perf<br>Mode                                                          | _   | -102 | -94  | dBc/Hz |
|                                  |                       | F = 100 kHz, 915 MHz, High Perf<br>Mode                                                         | _   | -105 | -97  | dBc/Hz |
|                                  |                       | F = 1 MHz, 915 MHz, High Perf<br>Mode                                                           | _   | -125 | -122 | dBc/Hz |
|                                  |                       | F = 10 MHz, 915 MHz, High Perf<br>Mode                                                          | _   | -138 | -135 | dBc/Hz |

### 4.16.3 EZRadioPRO (R6x) Receiver AC Electrical Characteristics

For PER tests, 48 preamble symbols, 4 byte sync word, 10 byte payload and CRC-32 was used.

Measured over 50000 bits using PN9 data sequence and data and clock on GPIOs. Sensitivity is expected to be better if reading data from packet handler FIFO especially at higher data rates.

Table 4.33. EZRadioPro Receiver AC Electrical Characteristics

| Parameter                                              | Symbol              | Test Condition                                                 | Min | Тур        | Max  | Unit |
|--------------------------------------------------------|---------------------|----------------------------------------------------------------|-----|------------|------|------|
|                                                        | _                   |                                                                | 850 | _          | 1050 | MHz  |
| RX Frequency Range                                     |                     |                                                                | 350 | _          | 525  | MHz  |
| RX Frequency Range                                     | F <sub>RX</sub>     |                                                                | 284 |            | 350  | MHz  |
|                                                        |                     |                                                                | 142 | _          | 175  | MHz  |
| RX Sensitivity 169 MHz (R68, R67)3                     | P <sub>RX_0.1</sub> | (BER < 0.1%) (100 bps, GFSK, BT = 0.5, f = ±100 Hz)            | _   | -133       | _    | dBm  |
| RX Sensitivity 169 MHz (R60, R61, R63)3                | P <sub>RX_0.5</sub> | (BER < 0.1%) (500 bps, GFSK, BT = 0.5, f = ±250 Hz)            |     | -129       | _    | dBm  |
|                                                        | P <sub>RX_40</sub>  | (BER < 0.1%) (40 kbps, GFSK, BT = 0.5, f = ±20 kHz)            | _   | -110.7     | -108 | dBm  |
|                                                        | P <sub>RX_100</sub> | (BER < 0.1%) (100 kbps, GFSK, BT<br>= 0.5, f = ±50 kHz)        | _   | -106       | -104 | dBm  |
|                                                        | P <sub>RX_125</sub> | (BER < 0.1%) (500 kbps, GFSK, BT<br>= 0.5, f = ±250 kHz)       | _   | <b>-99</b> | -96  | dBm  |
| RX Sensitivity 169 MHz (R60,                           | P <sub>RX_9.6</sub> | (PER 1%) (9.6 kbps, 4GFSK, BT = 0.5, f = ±2.4 kHz)             | _   | -110       | _    | dBm  |
| R61, R63, R67, R68)3                                   | P <sub>RX_1M</sub>  | (PER 1%) (1 Mbps, 4GFSK, BT = 0.5, inner deviation = 83.3 kHz) | _   | -89        | _    | dBm  |
|                                                        |                     | (BER < 0.1%, 4.8 kbps, 350 kHz<br>BW, OOK, PN15 data)          | _   | -110       | -107 | dBm  |
|                                                        | P <sub>RX_OOK</sub> | (BER < 0.1%, 40 kbps, 350 kHz BW,<br>OOK, PN15 data)           | _   | -103       | -100 | dBm  |
|                                                        |                     | (BER < 0.1%, 120 kbps, 350 kHz<br>BW, OOK, PN15 data)          | _   | <b>-97</b> | -93  | dBm  |
| RX Sensitivity 915/868 MHz (R68, R67)3                 | P <sub>RX_0.1</sub> | (BER < 0.1%) (100 bps, GFSK, BT = 0.5, f = ±100 Hz)            | _   | -132       | _    | dBm  |
| RX Sensitivity 915 MHz (R60, R61, R63, R69)3           | D                   | (BER < 0.1%) (500 bps, GFSK, BT = 0.5, f = ±250 Hz)            | _   | -127       | _    | dBm  |
| RX Sensitivity 868 MHz (R60, R61, R63)3                | P <sub>RX_0.5</sub> | (BER < 0.1%) (500 bps, GFSK, BT = 0.5, f = ±250 Hz)            | _   | -127       | _    | dBm  |
| RX Sensitivity 868 MHz (R60, R61, R63, R67, R68, R69)3 | D=1,                | (BER < 0.1%) (40 kbps, GFSK, BT = 0.5, f = ±20 kHz)            | _   | -109.9     | _    | dBm  |
| RX Sensitivity 915 MHz (R60, R61, R63, R67, R68, R69)3 | P <sub>RX_40</sub>  | (BER < 0.1%) (40 kbps, GFSK, BT = 0.5, f = ±20 kHz)            |     | -109.4     | _    | dBm  |

| Parameter                                                        | Symbol              | Test Condition                                                                                                                                                                                     | Min      | Тур         | Max         | Unit |
|------------------------------------------------------------------|---------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------|-------------|-------------|------|
|                                                                  | P <sub>RX_100</sub> | (BER < 0.1%) (100 kbps, GFSK, BT<br>= 0.5, f = ±50 kHz)                                                                                                                                            | _        | -104        | -102        | dBm  |
|                                                                  | P <sub>RX_125</sub> | (BER < 0.1%) (500 kbps, GFSK, BT<br>= 0.5, f = ±250 kHz)                                                                                                                                           | _        | <b>–</b> 97 | -92         | dBm  |
|                                                                  | P <sub>RX_9.6</sub> | (PER 1%) (9.6 kbps, 4GFSK, BT = 0.5, f = ±2.4 kHz)                                                                                                                                                 | <u> </u> | -110.6      | _           | dBm  |
| RX Sensitivity 915/868 MHz<br>(R60, R61, R63, R67, R68,<br>R69)3 | P <sub>RX_1M</sub>  | (PER 1%) (1 Mbps, 4GFSK, BT = 0.5, inner deviation = 83.3 kHz)                                                                                                                                     | _        | -88.7       | _           | dBm  |
| 1003)3                                                           |                     | (BER < 0.1%, 4.8 kbps, 350 kHz<br>BW, OOK, PN15 data)                                                                                                                                              | _        | -108        | -104        | dBm  |
|                                                                  | P <sub>RX_OOK</sub> | (BER < 0.1%, 40 kbps, 350 kHz BW,<br>OOK, PN15 data)                                                                                                                                               | _        | -101        | <b>-97</b>  | dBm  |
|                                                                  |                     | (BER < 0.1%, 120 kbps, 350 kHz<br>BW, OOK, PN15 data)                                                                                                                                              | _        | -96         | <b>-</b> 91 | dBm  |
| RX Channel Bandwidth (R60, R61, R63)                             | DW                  |                                                                                                                                                                                                    | 1.1      | _           | 850         | kHz  |
| RX Channel Bandwidth (R68, R67)                                  | BW                  |                                                                                                                                                                                                    | 0.2      | _           | 850         | kHz  |
| RSSI Resolution                                                  | RES <sub>RSSI</sub> | Valid from –110 dBm to -90 dBm                                                                                                                                                                     | _        | ±0.5        | _           | dB   |
| ±1-Ch Offset Selectivity, 169<br>MHz                             | C/I <sub>1-CH</sub> | Desired Ref Signal 3 dB above sensitivity, BER, <0.1%. Interferer is CW and desired is modulated with 2.4 kbps F = 1.2 kHz GFSK with BT = 0.5, RX channel BW = 4.8 kHz, channel spacing = 12.5 kHz | -        | -69         | <b>-</b> 59 | dB   |
| ±1-Ch Offset Selectivity, 450 MHz                                |                     |                                                                                                                                                                                                    | _        | -60         | -50         | dB   |
| ±1-Ch Offset Selectivity, 868 / 915 MHz                          |                     |                                                                                                                                                                                                    | _        | -52.5       | -45         | dB   |
| Blocking 1 MHz Offset                                            | 1M <sub>BLOCK</sub> | Desired Ref Signal 3 dB above sensitivity, BER, <0.1%. Interferer is CW and desired is modulated with 2.4 kbps F = 1.2 kHz GFSK with BT = 0.5, RX channel BW = 4.8 kHz                             | _        | <b>-79</b>  | -68         | dB   |
| Blocking 8 MHz Offset                                            | 8M <sub>BLOCK</sub> |                                                                                                                                                                                                    | _        | -86         | <b>–</b> 75 | dB   |

| Parameter                    | Symbol                                                                           | Test Condition                                                                   | Min | Тур | Max | Unit |
|------------------------------|----------------------------------------------------------------------------------|----------------------------------------------------------------------------------|-----|-----|-----|------|
|                              |                                                                                  | No image rejection calibration. Rejection at the image frequency. RF = 460 MHz   | 30  | 40  | _   | dB   |
|                              |                                                                                  | With image rejection calibration. Rejection at the image frequency. RF = 460 MHz | 40  | 55  | _   | dB   |
| Image Rejection (IF = 468.75 |                                                                                  | No image rejection calibration. Rejection at the image frequency. RF = 915 MHz   | 30  | 45  | _   | dB   |
| kHz)                         | lm <sub>REJ</sub>                                                                | With image rejection calibration. Rejection at the image frequency. RF = 915 MHz | 40  | 52  | _   | dB   |
|                              |                                                                                  | No image rejection calibration. Rejection at the image frequency. RF = 169 MHz   | 35  | 45  | _   | dB   |
|                              | With image rejection calibration. Rejection at the image frequency. RF = 169 MHz | 45                                                                               | 60  | _   | dB  |      |

### Note:

- 1. BER sensitivity measure using GPIO3 for data and GPIO1 for data clock. Use of other GPIO pins could result in degraded sensitivity.
- 2. When in HFXO mode sensitivity will degrade at multiples of HFXO crystal frequency. Values in data sheet do not include spurious channel values.

### 4.16.4 EZRadioPRO (R6x) Transmitter AC Electrical Characteristics

The maximum data rate is dependent on the XTAL frequency and is calculated as per the formula: Maximum Symbol Rate = Fxtal/60, where Fxtal is the XTAL frequency (typically 30 MHz).

Default API setting for modulation deviation resolution is double the typical value specified.

Output power is dependent on matching components and board layout.

Table 4.34. EZRadioPro Transmitter AC Electrical Characteristics

| Parameter                        | Symbol                | Test Condition                                                                               | Min         | Тур  | Max   | Unit |
|----------------------------------|-----------------------|----------------------------------------------------------------------------------------------|-------------|------|-------|------|
|                                  |                       |                                                                                              | 850         | _    | 1050  | MHz  |
| TX Frequency Range               | F <sub>TX</sub>       |                                                                                              | 350         | _    | 525   | MHz  |
| y                                | 'IX                   |                                                                                              | 284         | _    | 350   | MHz  |
|                                  |                       |                                                                                              | 142         | _    | 175   | MHz  |
| (G)FSK Data Rate                 | DR <sub>FSK</sub>     |                                                                                              | 0.1         | _    | 500   | kbps |
| 4(G)FSK Data Rate                | DR <sub>4FSK</sub>    |                                                                                              | 0.2         | _    | 1000  | kbps |
| OOK Data Rate                    | DR <sub>OOK</sub>     |                                                                                              | 0.1         | _    | 120   | kbps |
|                                  | f <sub>960</sub>      | 850–1050 MHz                                                                                 | _           | 1.5  | _     | MHz  |
|                                  | f <sub>525</sub>      | 420–525 MHz                                                                                  | _           | 750  | _     | kHz  |
| Modulation Deviation Range       | f <sub>420</sub>      | 350–420 MHz                                                                                  | _           | 600  | _     | kHz  |
|                                  | f <sub>350</sub>      | 283–350 MHz                                                                                  | _           | 500  | _     | kHz  |
|                                  | f <sub>175</sub>      | 142–175 MHz                                                                                  | _           | 250  | _     | kHz  |
|                                  | F <sub>RES-1050</sub> | 850–1050 MHz                                                                                 | _           | 28.6 | _     | Hz   |
|                                  | F <sub>RES-525</sub>  | 420–525 MHz                                                                                  | _           | 14.3 | _     | Hz   |
| Modulation Deviation Resolution  | F <sub>RES-420</sub>  | 350–420 MHz                                                                                  | _           | 11.4 | _     | Hz   |
|                                  | F <sub>RES-350</sub>  | 283–350 MHz                                                                                  | _           | 9.5  | _     | Hz   |
|                                  | F <sub>RES-175</sub>  | 142–175 MHz                                                                                  | _           | 4.7  | _     | Hz   |
| Typical Output Power Range (R63) | P <sub>TX63</sub>     | Typical Output Power Range at 3.3<br>V with Class E mtch optimized for<br>best PA efficiency | <b>–</b> 20 | _    | +20   | dBm  |
| Typical Output Power Range (R61) | P <sub>TX61</sub>     | Typical Output Power Range at 3.3<br>V with Class E mtch optimized for<br>best PA efficiency | <b>-4</b> 0 |      | +16   | dBm  |
| Typical Output Power Range (R60) | P <sub>TX60</sub>     | Typical Output Power Range at 3.3<br>V with Class E mtch optimized for<br>best PA efficiency | <b>–</b> 20 | _    | +12.5 | dBm  |
| Typical Output Power Range (R68) | P <sub>TX68</sub>     | Typical Output Power Range at 3.3<br>V with Class E mtch optimized for<br>best PA efficiency | -20         | _    | +20   | dBm  |
| Typical Output Power Range (R69) | P <sub>TX69</sub>     | Typical Output Power Range at 3.3<br>V with Class E mtch optimized for<br>best PA efficiency | -20         | _    | +20   | dBm  |
| Typical Output Power Range (R67) | P <sub>TX67</sub>     | Typical Output Power Range at 3.3<br>V with Class E mtch optimized for<br>best PA efficiency | <b>–20</b>  | _    | +12.5 | dBm  |

| Parameter                                    | Symbol                   | Test Condition                                                       | Min          | Тур  | Max  | Unit |
|----------------------------------------------|--------------------------|----------------------------------------------------------------------|--------------|------|------|------|
| Output Power Variation (R63, R68, R69)       |                          | At 20 dBm PA power setting, 915 MHz, Class E match, 3.3 V, 25 °C     | 19           | 20   | 21   | dBm  |
| Output Power Variation (R60, R67)            |                          | At 10 dBm PA power setting, 915 MHz, Class E match, 3.3 V, 25 °C     | 9            | 10   | 11   | dBm  |
| Output Power Variation (R63, R68)            |                          | At 20 dBm PA power setting, 169 MHz, Square Wave match, 3.3 V, 25 °C | 18.5         | 20   | 21   | dBm  |
| Output Power Variation (R60, R67)            |                          | At 10 dBm PA power setting, 169 MHz, Square Wave match, 3.3 V, 25 °C | 9.5          | 10   | 10.5 | dBm  |
| TX RF Output Steps                           | P <sub>RF_OUT</sub>      | Using switched current match within 6 dB of max power                | _            | 0.25 | 0.4  | dB   |
| TX RF Output Level Variation vs. Temperature | P <sub>RF_TEMP</sub>     | –40 to +85 °C                                                        | _            | 2.3  | 3    | dB   |
| TX RF Output Level Variation vs. Frequency   | P-<br>RF <sub>FREQ</sub> | Measured across 902–928 MHz                                          | <del>_</del> | 0.6  | 1.7  | dB   |
| Transmit Modulation Filtering                | B×T                      | Gaussian Filtering Bandwith Time<br>Product                          | _            | 0.5  | _    |      |

### 4.16.5 EZRadioPRO (R6x) Radio Auxillary Block Specifications

Microcontroller clock frequency tested in production at 1 MHz, 30 MHz, 32 MHz, and 32.768 kHz. Other frequencies tested by bench characterization.

XTAL Range tested in production using an external clock source (similar to using a TCXO).

Table 4.35. EZRadioPro Auxiliary Block Specifications

| Parameter                                    | Symbol               | Test Condition                                                                                            | Min | Тур  | Max | Unit |
|----------------------------------------------|----------------------|-----------------------------------------------------------------------------------------------------------|-----|------|-----|------|
| XTAL Range                                   | XTAL <sub>RANG</sub> |                                                                                                           | 25  | ı    | 32  | MHz  |
| 30 MHz XTAL Start-Up Time                    | t <sub>30M</sub>     | Using XTAL and board layout in reference design. Start-up time will vary with XTAL type and board layout. | _   | 300  | _   | uS   |
| 30 MHz XTAL Cap Resolution                   | 30M <sub>RES</sub>   |                                                                                                           | _   | 70   | _   | fF   |
| 32 kHz XTAL Start-Up Time                    | t <sub>32K</sub>     |                                                                                                           | _   | 2    | _   | sec  |
| 32 kHz Accuracy using Internal RC Oscillator | 32KRC <sub>RES</sub> |                                                                                                           | _   | 2500 | _   | ppm  |
| POR Reset Time                               | t <sub>POR</sub>     |                                                                                                           | _   | _    | 6   | ms   |

### 4.16.6 EZRadio (R55) DC Electrical Characteristics

Table 4.36. EZRadio DC Characteristics

| Parameter          | Symbol                 | Test Condition                                                              | Min | Тур  | Max | Unit |
|--------------------|------------------------|-----------------------------------------------------------------------------|-----|------|-----|------|
|                    | I <sub>shutdown</sub>  | RC Oscillator, Main Digital Regulator, and Low Power Digital Regulator OFF  | -   | 30   | _   | nA   |
| Power Saving Modes | I <sub>standby</sub>   | Register values maintained                                                  | _   | 40   | _   | nA   |
|                    | I <sub>Ready</sub>     | Crystal Oscillator and Main Digital<br>Regulator ON, all other blocks OFF   | _   | 1.8  | _   | mA   |
|                    | I <sub>SPIActive</sub> | SPI active state                                                            | _   | 1.5  | _   | mA   |
| TUNE Mode Current  | I <sub>TuneRX</sub>    | RX Tune                                                                     | _   | 6.8  | _   | mA   |
| TONE Mode Current  | I <sub>TuneTX</sub>    | TX Tune                                                                     | _   | 7.1  | _   | mA   |
| RX Mode Current    | I <sub>RX</sub>        | Measured at 40 kbps, 20 kHz deviation, 315 MHz                              | _   | 10.9 | _   | mA   |
| TX Mode Current    | lev                    | +10 dBm output power, measured on direct tie RF evaluation board at 868 MHz | -   | 19   | _   | mA   |
|                    | I <sub>TX</sub>        | +13 dBm output power, measured on direct tie RF evaluation board at 868 MHz | -   | 24   | _   | mA   |

# 4.16.7 EZRadio (R55) Synthesizer AC Electrical Characteristics

Table 4.37. EZRadio Synthensizer

| Parameter                             | Symbol               | Test Condition       | Min | Тур   | Max | Unit   |
|---------------------------------------|----------------------|----------------------|-----|-------|-----|--------|
|                                       |                      |                      | 284 | _     | 350 | MHz    |
| Synthesizer Frequency Range           | F <sub>SYN</sub>     |                      | 350 | _     | 525 | MHz    |
|                                       |                      |                      | 850 | _     | 960 | MHz    |
|                                       | F <sub>RES-960</sub> | 850-960 MHz          | _   | 114.4 | _   | Hz     |
| Synthesizer Frequency Reso-<br>lution | F <sub>RES-525</sub> | 420-525 MHz          | _   | 57.2  | _   | Hz     |
|                                       | F <sub>RES-350</sub> | 283-350 MHz          | _   | 38.1  | _   | Hz     |
|                                       |                      | F = 10 kHz, 915 MHz  | _   | 100   | _   | dBc/Hz |
| Phase Noise                           | 1                    | F = 100 kHz, 915 MHz | _   | 102.1 | _   | dBc/Hz |
| Priase Noise                          | L (fM)               | F = 1 MHz, 915 MHz   | _   | 123.5 | _   | dBc/Hz |
|                                       |                      | F = 10 MHz, 915 MHz  | _   | 136.6 | _   | dBc/Hz |

# 4.16.8 EZRadio (R55) Receiver AC Electrical Characteristics

Table 4.38. EZRadio Receiver AC Electrical Characteristics

| Parameter                | Symbol                | Test Condition                                                                                                                                                                                   | Min | Тур    | Max | Unit |
|--------------------------|-----------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|--------|-----|------|
|                          |                       |                                                                                                                                                                                                  | 284 | _      | 350 | MHz  |
| RX Frequency Range       | F <sub>RX</sub>       |                                                                                                                                                                                                  | 350 | _      | 525 | MHz  |
|                          |                       |                                                                                                                                                                                                  | 850 | _      | 960 | MHz  |
|                          | P <sub>RX_2</sub>     | (BER < 0.1%) (2.4 kbps, GFSK, BT<br>= 0.5, f = ±30 kHz, 114 kHz RX<br>BW)                                                                                                                        | _   | -115   | _   | dBm  |
|                          | P <sub>RX_40</sub>    | (BER < 0.1%) (40 kbps, GFSK, BT = 0.5, f = ±25 kHz, 114 kHz RX BW)                                                                                                                               | _   | -107.6 | _   | dBm  |
| RX Sensitivity 915 MHz   | P <sub>RX_128</sub>   | (BER < 0.1%) (128 kbps, GFSK, BT = 0.5, $f = \pm 70 \text{ kHz}$ , 305 kHz RX BW)                                                                                                                | _   | -102.4 | _   | dBm  |
|                          | P <sub>RX_OOK</sub>   | (BER < 0.1%, 1 kbps, 185 kHz Rx<br>BW, OOK, PN15 data)                                                                                                                                           | _   | -113.5 | _   | dBm  |
|                          | ' RX_OOK              | (BER < 0.1%, 40 kbps, 185 kHz BW,<br>OOK, PN15 data)                                                                                                                                             | _   | -102.7 | _   | dBm  |
| RX Sensitivity 434 MHz   | P <sub>RX_2</sub>     | (BER < 0.1%) (2.4 kbps, GFSK, BT<br>= 0.5, DF = ±30 kHz, 114 kHz Rx<br>BW)                                                                                                                       | _   | -116   | _   | dBm  |
|                          | P <sub>RX_40</sub>    | (BER < 0.1%) (40 kbps, GFSK, BT = 0.5, DF = ±25 kHz, 114 kHz Rx BW)                                                                                                                              | _   | -108   | _   | dBm  |
|                          | P <sub>RX_128</sub>   | (BER < 0.1%) (128 kbps, GFSK, BT<br>= 0.5, DF = ±70 kHz, 305 kHz Rx<br>BW)                                                                                                                       | _   | -103   | _   | dBm  |
|                          | P <sub>RX_OOK</sub>   | (BER < 0.1%, 1 kbps, 185 kHz Rx<br>BW, OOK, PN15 data)                                                                                                                                           | _   | -113   | _   | dBm  |
|                          |                       | (BER < 0.1%, 40 kbps, 185 kHz BW,<br>OOK, PN15 data)                                                                                                                                             | _   | -102   | _   | dBm  |
| RX Channel Bandwidth     | BW                    |                                                                                                                                                                                                  | 40  | _      | 850 | kHz  |
| RSSI Resolution          | RES <sub>RSSI</sub>   | Valid from -110 dBm to -90 dBm                                                                                                                                                                   | _   | ±0.5   | _   | dB   |
| ±1-Ch Offset Selectivity | C/I <sub>1-CH</sub>   | Desired Ref Signal 3 dB above sensitivity, BER, <0.1%. Interferer is CW and desired is modulated with 1.2 kbps F = 5.2 kHz GFSK with BT = 0.5, RX channel BW = 58 kHz, channel spacing = 100 kHz | _   | -50    | _   | dB   |
| ±2-Ch Offset Selectivity | C/I <sub>2-CH</sub>   |                                                                                                                                                                                                  | _   | -56    | _   | dB   |
| Blocking 200 kHz-1 MHz   | 200K <sub>BLOCK</sub> | Desired Ref Signal 3 dB above sensitivity, BER, <0.1%. Interferer is CW and desired is modulated with 1.2 kbps F = 5.2 kHz GFSK with BT = 0.5, RX channel BW = 58 kHz                            | _   | -56    | _   | dB   |
| Blocking 1 MHz Offset    | 1M <sub>BLOCK</sub>   |                                                                                                                                                                                                  | _   | -71    | _   | dB   |
| Blocking 8 MHz Offset    | 8M <sub>BLOCK</sub>   |                                                                                                                                                                                                  | _   | -71    | _   | dB   |

| Parameter       | Symbol            | Test Condition                                | Min | Тур | Max | Unit |
|-----------------|-------------------|-----------------------------------------------|-----|-----|-----|------|
| Image Rejection | Im <sub>REJ</sub> | Rejection at the image frequency IF = 468 kHz | I   | 40  | _   | dB   |

#### Note:

- 1. BER sensitivity measure using GPIO3 for data and GPIO1 for data clock. Use of other GPIO pins could result in degraded sensitivity.
- 2. When in HFXO mode sensitivity will degrade at multiples of HFXO crystal frequency. Values in data sheet do not include spurious channel values.

### 4.16.9 EZRadio (R55) Transmitter AC Electrical Characteristics

The maximum data rate is dependent on the XTAL frequency and is calculated as per the formula: Maximum Symbol Rate = Fxtal/60, where Fxtal is the XTAL frequency (typically 30 MHz).

Conducted measurements based on RF evaluation board. Output power and emissions specifications are dependent on transmit frequency, matching components, and board layout.

Table 4.39. EZRadio Transmitter AC Electrical Characteristics

| Parameter                                    | Symbol                   | Test Condition                                        | Min | Тур   | Max | Unit |
|----------------------------------------------|--------------------------|-------------------------------------------------------|-----|-------|-----|------|
|                                              |                          |                                                       | 284 | _     | 350 | MHz  |
| TX Frequency Range                           | F <sub>TX</sub>          |                                                       | 350 | _     | 525 | MHz  |
|                                              |                          |                                                       | 850 | _     | 960 | MHz  |
| (G)FSK Data Rate                             | DR <sub>FSK</sub>        |                                                       | 1.0 | _     | 500 | kbps |
| OOK Data Rate                                | DR <sub>OOK</sub>        |                                                       | 0.5 | _     | 120 | kbps |
|                                              | f <sub>960</sub>         | 850-960 MHz                                           | _   | _     | 500 | kHz  |
| Modulation Deviation Range                   | f <sub>525</sub>         | 350-525 MHz                                           | _   | _     | 500 | kHz  |
|                                              | f <sub>350</sub>         | 284-350 MHz                                           | _   | _     | 500 | kHz  |
|                                              | F <sub>RES-960</sub>     | 850-960 MHz                                           | _   | 114.4 | _   | Hz   |
| Modulation Deviation Resolu-                 | F <sub>RES-525</sub>     | 420-525 MHz                                           | _   | 57.2  | _   | Hz   |
| tion                                         | F <sub>RES-420</sub>     | 350-420 MHz                                           | _   | 45.6  | _   | Hz   |
|                                              | F <sub>RES-350</sub>     | 284-350 MHz                                           | _   | 38.1  | _   | Hz   |
| Output Power Range                           | P <sub>TX</sub>          | Measured at 434 MHz, 3.3 V, Class E match             | -20 | _     | +13 | dBm  |
| TX RF Output Steps                           | P <sub>RF_OUT</sub>      | Using switched current match within 6 dB of max power | _   | 0.25  | _   | dB   |
| TX RF Output Level Variation vs. Temperature | P <sub>RF_TEMP</sub>     | -40 to +85 °C                                         | _   | 2.3   | _   | dB   |
| TX RF Output Level Variation vs. Frequency   | P-<br>RF <sub>FREQ</sub> | Measured across 902-928 MHz                           | _   | 0.6   | _   | dB   |
| Transmit Modulation Filtering                | B×T                      | Gaussian Filtering Bandwith Time<br>Product           | _   | 0.5   | _   |      |

### 4.16.10 EZRadio (R55) Radio Auxiliary Block Specifications

XTAL Range tested in production using an external clock source (similar to using a TCXO).

Microcontroller clock frequency tested in production at 1 MHz, 30 MHz, 32 MHz, and 32.768 kHz. Other frequencies tested by bench characterization.

Table 4.40. EZRadio Auxilliary Block Specifications

| Parameter                  | Symbol               | Test Condition                                                                                            | Min | Тур | Max | Unit |
|----------------------------|----------------------|-----------------------------------------------------------------------------------------------------------|-----|-----|-----|------|
| XTAL Range                 | XTAL <sub>RANG</sub> |                                                                                                           | 25  |     | 32  | MHz  |
|                            | E                    |                                                                                                           |     |     |     |      |
| 30 MHz XTAL Start-Up Time  | t <sub>30M</sub>     | Using XTAL and board layout in reference design. Start-up time will vary with XTAL type and board layout. | -   | 300 | _   | us   |
| 30 MHz XTAL Cap Resolution | 30M <sub>RES</sub>   |                                                                                                           | _   | 70  | _   | Ff   |
| POR Reset Time             | t <sub>POR</sub>     |                                                                                                           | _   | _   | 6   | ms   |

### 4.16.11 Radio Digital I/O Specification

6.7 ns is typical for GPIO0 rise time.

Assuming  $V_{DD}$  = 3.3 V, drive strength is specified at  $V_{OH}$  (min) = 2.64 V and Vol(max) = 0.66 V at room temperature.

2.4 ns is typical for GPIO0 fall time.

Table 4.41. EZRadio/Pro Digital I/O Specification

| Parameter                                         | Symbol              | Test Condition                                                                          | Min                      | Тур  | Max                      | Unit |
|---------------------------------------------------|---------------------|-----------------------------------------------------------------------------------------|--------------------------|------|--------------------------|------|
| Rise Time                                         | T <sub>RISE</sub>   | $0.1 \times V_{DD}$ to $0.9 \times V_{DD}$ , $C_L = 10 \text{ pF}$ , $DRV < 1:0 > = LL$ | _                        | 2.3  | _                        | ns   |
| Fall Time                                         | T <sub>FALL</sub>   | $0.9 \times V_{DD}$ to $0.1 \times V_{DD}$ , $C_L = 10 \text{ pF}$ , $DRV < 1:0 > = LL$ | _                        | 2    | _                        | ns   |
| Input Capacitance                                 | C <sub>IN</sub>     |                                                                                         | _                        | 2    | _                        | pF   |
| Logic High Level Input Voltage                    | V <sub>IH</sub>     |                                                                                         | V <sub>DD_RF</sub> x 0.7 | _    | _                        | V    |
| Logic Low Level Input Voltage                     | V <sub>IL</sub>     |                                                                                         | _                        | _    | V <sub>DD_RF</sub> x 0.3 | V    |
| Input Current                                     | I <sub>IN</sub>     | 0 <v<sub>IN&lt; VDD</v<sub>                                                             | -1                       | -    | 1                        | uA   |
| Input Current If Pullup is Activated              | I <sub>INP</sub>    | V <sub>IL</sub> = 0 V                                                                   | 1                        | -    | 4                        | uA   |
| Drive Strength for Output<br>Low Level3           | I <sub>OmaxLL</sub> | DRV[1:0] = LL                                                                           | _                        | 6.66 | _                        | mA   |
|                                                   | I <sub>OmaxLH</sub> | DRV[1:0] = LH                                                                           | _                        | 5.03 | _                        | mA   |
|                                                   | I <sub>OmaxHL</sub> | DRV[1:0] = HL                                                                           | _                        | 3.16 | _                        | mA   |
|                                                   | I <sub>OmaxHH</sub> | DRV[1:0] = HH                                                                           | _                        | 1.13 | _                        | mA   |
| Drive Strength for Output<br>High Level3          | I <sub>OmaxLL</sub> | DRV[1:0] = LL                                                                           | _                        | 5.75 | _                        | mA   |
|                                                   | I <sub>OmaxLH</sub> | DRV[1:0] = LH                                                                           | _                        | 4.37 | _                        | mA   |
|                                                   | I <sub>OmaxHL</sub> | DRV[1:0] = HL                                                                           | _                        | 2.73 | _                        | mA   |
|                                                   | I <sub>OmaxHH</sub> | DRV[1:0] = HH                                                                           | _                        | 0.96 | _                        | mA   |
| Drive Strength for Output<br>High Level for GPIO3 | I <sub>OmaxLL</sub> | DRV[1:0] = LL                                                                           | _                        | 2.53 | _                        | mA   |
|                                                   | I <sub>OmaxLH</sub> | DRV[1:0] = LH                                                                           | _                        | 2.21 | _                        | mA   |
|                                                   | I <sub>OmaxHL</sub> | DRV[1:0] = HL                                                                           | _                        | 1.7  | _                        | mA   |
|                                                   | I <sub>OmaxHH</sub> | DRV[1:0] = HH                                                                           | _                        | 0.80 | _                        | mA   |
| Logic High Level Output<br>Voltage                | V <sub>OH</sub>     | DRV[1:0] = HL                                                                           | V <sub>DD_RF</sub> x 0.8 | _    | _                        | V    |
| Logic Low Level Output Voltage                    | V <sub>OL</sub>     | DRV[1:0] = HL                                                                           | _                        | _    | V <sub>DD_RF</sub> x 0.2 | V    |

# 4.17 Digital Peripherals

Table 4.42. Digital Peripherals

| Parameter      | Symbol              | Condition                                | Min | Тур  | Max | Unit   |
|----------------|---------------------|------------------------------------------|-----|------|-----|--------|
| USART current  | lusart              | USART idle current, clock ena-<br>bled   |     | 7.5  |     | μA/MHz |
| LEUART current | I <sub>LEUART</sub> | LEUART idle current, clock ena-<br>bled  |     | 150  |     | nA     |
| I2C current    | I <sub>I2C</sub>    | I2C idle current, clock enabled          |     | 6.25 |     | μA/MHz |
| TIMER current  | I <sub>TIMER</sub>  | TIMER_0 idle current, clock ena-<br>bled |     | 8.75 |     | μA/MHz |
| PCNT current   | I <sub>PCNT</sub>   | PCNT idle current, clock enabled         |     | 100  |     | nA     |
| RTC current    | I <sub>RTC</sub>    | RTC idle current, clock enabled          |     | 100  |     | nA     |
| AES current    | I <sub>AES</sub>    | AES idle current, clock enabled          |     | 2.5  |     | μA/MHz |
| GPIO current   | I <sub>GPIO</sub>   | GPIO idle current, clock enabled         |     | 5.31 |     | μA/MHz |
| PRS current    | I <sub>PRS</sub>    | PRS idle current                         |     | 2.81 |     | μA/MHz |
| DMA current    | I <sub>DMA</sub>    | Clock enable                             |     | 8.12 |     | μA/MHz |

## 5. Pinout and Package

**Note:** Please refer to the application note *AN0002: EFM32 Hardware Design Considerations* for guidelines on designing Printed Circuit Boards (PCB's) for the EZR32HG320.

#### 5.1 Pinout

The EZR32HG320 pinout is shown in below. Alternate locations are denoted by "#" followed by the location number (Multiple locations on the same pin are split with "/"). Alternate locations can be configured in the LOCATION bitfield in the \*\_ROUTE register in the module in question.



Figure 5.1. Pinout (top view, not to scale)

# 5.2 Pin Descriptions

**Table 5.1. Device Pinout** 

| QFN      | 48 Pin# and Name | Pin Alternate Functionality / Description           |                                                                                                                                                                                                                                                                   |                                                                                           |                                          |  |  |  |  |  |
|----------|------------------|-----------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------|------------------------------------------|--|--|--|--|--|
| Pin<br># | Pin Name         | Analog                                              | Timers                                                                                                                                                                                                                                                            | Communication                                                                             | Other                                    |  |  |  |  |  |
| 0        | VSS              | Ground.                                             |                                                                                                                                                                                                                                                                   |                                                                                           |                                          |  |  |  |  |  |
| 1        | PF0              |                                                     | TIM0_CC0 #5                                                                                                                                                                                                                                                       | LEU0_TX #3 I2C0_SDA<br>#5                                                                 | DBG_SWCLK#0                              |  |  |  |  |  |
| 2        | PF1              |                                                     | TIM0_CC1 #5                                                                                                                                                                                                                                                       | LEU0_RX #3 I2C0_SCL<br>#5                                                                 | DBG_SWDIO #0<br>GPIO_EM4WU3              |  |  |  |  |  |
| 3        | PF2              |                                                     | TIM0_CC2 #5/6<br>TIM2_CC0 #3                                                                                                                                                                                                                                      | LEU0_TX #4                                                                                | CMU_CLK0 #3<br>PRS_CH0 #3<br>GPIO_EM4WU4 |  |  |  |  |  |
| 4        | PF3              |                                                     | TIM0_CDTI0 #5                                                                                                                                                                                                                                                     |                                                                                           | PRS_CH0 #1                               |  |  |  |  |  |
| 5        | PF4              |                                                     | TIM0_CDTI1 #5                                                                                                                                                                                                                                                     |                                                                                           | PRS_CH1 #1                               |  |  |  |  |  |
| 6        | IOVDD_5          | Digital IO power supply 5.                          |                                                                                                                                                                                                                                                                   |                                                                                           |                                          |  |  |  |  |  |
| 7        | PE10             |                                                     | TIM1_CC0 #1                                                                                                                                                                                                                                                       | US0_TX #0                                                                                 | PRS_CH2 #2                               |  |  |  |  |  |
| 8        | PE11             |                                                     | TIM1_CC1 #1                                                                                                                                                                                                                                                       | US0_RX #0                                                                                 | PRS_CH3 #2                               |  |  |  |  |  |
| 9        | PE12             | ADC0_CH0                                            | TIM1_CC2 #1<br>TIM2_CC1 #3                                                                                                                                                                                                                                        | US0_RX #3 US0_CLK<br>#0/6 I2C0_SDA #6                                                     | CMU_CLK1 #2<br>PRS_CH1 #3                |  |  |  |  |  |
| 10       | PE13             | ADC0_CH1                                            | TIM2_CC2 #3                                                                                                                                                                                                                                                       | US0_TX #3 US0_CS<br>#0/6 I2C0_SCL #6                                                      | PRS_CH2 #3<br>GPIO_EM4WU5                |  |  |  |  |  |
| 11       | PA0              |                                                     | TIM0_CC1 #6<br>TIM0_CC0 #0/1/4<br>PCNT0_S0IN #4                                                                                                                                                                                                                   | USB_DMPU #0<br>LEU0_RX #4 I2C0_SDA<br>#0                                                  | PRS_CH0 #0 PRS_CH3<br>#3 GPIO_EM4WU0     |  |  |  |  |  |
| 12       | PA1              |                                                     | TIM0_CC0 #6<br>TIM0_CC1 #0/1                                                                                                                                                                                                                                      | I2C0_SCL #0                                                                               | CMU_CLK1 #0<br>PRS_CH1 #0                |  |  |  |  |  |
| 13       | XOUT             | EZRadio peripheral crysta driving the XOUT pin with |                                                                                                                                                                                                                                                                   | to an external 26/30 MHz                                                                  | crystal or leave floating if             |  |  |  |  |  |
| 14       | XIN              | clock source. If using an e                         | xternal clock source with n                                                                                                                                                                                                                                       | o an external 26/30 MHz cr<br>o crystal, dc coupling with a<br>nVpp. Refer to AN417 for m | nominal 0.8 VDC level is                 |  |  |  |  |  |
| 15       | GPIO2            |                                                     |                                                                                                                                                                                                                                                                   | nfigured to perform various imer, TRSW, AntDiversity o                                    |                                          |  |  |  |  |  |
| 16       | GPIO3            |                                                     |                                                                                                                                                                                                                                                                   | nfigured to perform various imer, TRSW, AntDiversity of                                   |                                          |  |  |  |  |  |
| 17       | DNC              | Do not connect.                                     |                                                                                                                                                                                                                                                                   |                                                                                           |                                          |  |  |  |  |  |
| 18       | RXP              | Differential RF Input Pin of                        | f the LNA. See application                                                                                                                                                                                                                                        | schematic for example mat                                                                 | ching network.                           |  |  |  |  |  |
| 19       | RXN              | Differential RF Input Pin of                        | f the LNA. See application                                                                                                                                                                                                                                        | schematic for example mat                                                                 | ching network.                           |  |  |  |  |  |
| 20       | TX_13/16/20      | EZR32HG320FXXR61, an                                | Transmit Output Pin. +13 dBm for EZR32HG320FXXR55, R60, R67 and R69, +16 dBm for EZR32HG320FXXR61, and +20 dBm for EZR32HG320FXXR63 and R68 variants. The PA output is an open-drain connection, so the L-C match must supply VDD (+3.3 VDC nominal) to this pin. |                                                                                           |                                          |  |  |  |  |  |
| 21       | GND/DualTX_20    | +20 dBm for EZR32HG32                               | 0FXXR69 variant.                                                                                                                                                                                                                                                  |                                                                                           |                                          |  |  |  |  |  |

| QFN      | 48 Pin# and Name |                                               | Pin Alternate Functi                                    | onality / Description                                   |                              |
|----------|------------------|-----------------------------------------------|---------------------------------------------------------|---------------------------------------------------------|------------------------------|
| Pin<br># | Pin Name         | Analog                                        | Timers                                                  | Communication                                           | Other                        |
| 22       | RFVDD_2          | +1.8 to +3.6 V Supply Volt voltage is +3.3 V. | age Input to Internal Regul                             | ators for the Radio. The red                            | commended VDD supply         |
| 23       | TXRAMP           | Programmable Bias Outpu                       | ıt with Ramp Capability for                             | External FET PA.                                        |                              |
| 24       | RFVDD_1          | +1.8 to +3.6 V Supply Volt voltage is +3.3 V. | age Input to Internal Regul                             | ators for the Radio. The red                            | commended VDD supply         |
| 25       | GPIO0            |                                               |                                                         | nfigured to perform various limer, TRSW, AntDiversity o |                              |
| 26       | GPIO1            |                                               |                                                         | nfigured to perform various limer, TRSW, AntDiversity o |                              |
| 27       | PB7              | LFXTAL_P                                      | TIM1_CC0 #3                                             | US0_TX #4                                               |                              |
| 28       | PB8              | LFXTAL_N                                      | TIM1_CC1 #3                                             | US0_RX #4                                               |                              |
| 29       | RESETn           |                                               | apply an external reset so ternal pull-up ensure that r | urce to this pin, it is required eset is released.      | d to only drive this pin low |
| 30       | PB11             | IDAC0_OUT                                     | TIM1_CC2 #3<br>PCNT0_S1IN #4                            |                                                         | CMU_CLK1 #3                  |
| 31       | AVDD_1           | Analog power supply 1.                        |                                                         |                                                         |                              |
| 32       | PB13             | HFXTAL_P                                      |                                                         | US0_CLK #4/5<br>LEU0_TX #1                              |                              |
| 33       | PB14             | HFXTAL_N                                      |                                                         | US0_CS #4/5 LEU0_RX<br>#1                               |                              |
| 34       | IOVDD_3          | Digital IO power supply 3.                    |                                                         |                                                         |                              |
| 35       | AVDD_0           | Analog power supply 0.                        |                                                         |                                                         |                              |
| 36       | PD4              | ADC0_CH4                                      |                                                         | LEU0_TX #0                                              |                              |
| 37       | PD5              | ADC0_CH5                                      |                                                         | LEU0_RX #0                                              |                              |
| 38       | PD6              | ADC0_CH6                                      | TIM1_CC0 #4<br>PCNT0_S0IN #3                            | USRF1_RX #2<br>I2C0_SDA #1                              | BOOT_RX                      |
| 39       | PD7              | ADC0_CH7                                      | TIM1_CC1 #4<br>PCNT0_S1IN #3                            | USRF1_TX #2<br>I2C0_SCL #1                              | CMU_CLK0 #2<br>BOOT_TX       |
| 40       | VDD_DREG         | Power supply for on-chip v                    | oltage regulator.                                       | '                                                       |                              |
| 41       | DECOUPLE         | Decouple output for on-ch this pin.           | ip voltage regulator. An ext                            | ternal capacitance of size C                            | DECOUPLE is required at      |
| 42       | PC8              |                                               | TIM2_CC0 #2                                             | US0_CS #2                                               |                              |
| 43       | PC9              |                                               | TIM2_CC1 #2                                             | US0_CLK #2                                              | GPIO_EM4WU2                  |
| 44       | PC10             |                                               | TIM2_CC2 #2                                             | US0_RX #2                                               |                              |
| 45       | USB_VREGI        |                                               |                                                         |                                                         |                              |
| 46       | USB_VREGO        |                                               |                                                         |                                                         |                              |
| 47       | PC14             |                                               | TIM0_CDTI1 #1/6<br>TIM1_CC1 #0<br>PCNT0_S1IN #0         | US0_CS #3 LEU0_TX<br>#5 USB_DM                          | PRS_CH0 #2                   |
| 48       | PC15             |                                               | TIM0_CDTI2 #1/6<br>TIM1_CC2 #0                          | US0_CLK #3 LEU0_RX<br>#5 USB_DP                         | PRS_CH1 #2                   |

# **5.3 Alternate Functionality Pinout**

A wide selection of alternate functionality is available for multiplexing to various pins. This is shown in the table. The table shows the name of the alternate functionality in the first column, followed by columns showing the possible LOCATION bitfield settings.

**Note:** Some functionality, such as analog interfaces, do no have alternate settings or a LOCATION bitfield. In these cases, the pinout is shown in the column corresponding to the LOCATION 0.

Table 5.2. Alternate Functionality Overview

| Alternate       |      |   | LOC  | CATION |   |   |   |                                                                                       |
|-----------------|------|---|------|--------|---|---|---|---------------------------------------------------------------------------------------|
| Functionality   | 0    | 1 | 2    | 3      | 4 | 5 | 6 | Description                                                                           |
| ADC0_CH0        | PE12 |   |      |        |   |   |   | Analog to digital converter ADC0, input channel number 0.                             |
| ADC0_CH1        | PE13 |   |      |        |   |   |   | Analog to digital converter ADC0, input channel number 1.                             |
| ADC0_CH4        | PD4  |   |      |        |   |   |   | Analog to digital converter ADC0, input channel number 4.                             |
| ADC0_CH5        | PD5  |   |      |        |   |   |   | Analog to digital converter ADC0, input channel number 5.                             |
| ADC0_CH6        | PD6  |   |      |        |   |   |   | Analog to digital converter ADC0, input channel number 6.                             |
| ADC0_CH7        | PD7  |   |      |        |   |   |   | Analog to digital converter ADC0, input channel number 7.                             |
| BOOT_RX         | PD6  |   |      |        |   |   |   | Bootloader RX.                                                                        |
| BOOT_TX         | PD7  |   |      |        |   |   |   | Bootloader TX.                                                                        |
| CMU_CLK0        |      |   | PD7  | PF2    |   |   |   | Clock Management Unit, clock output number 0.                                         |
| CMU_CLK1        | PA1  |   | PE12 | PB11   |   |   |   | Clock Management Unit, clock output number 1.                                         |
|                 |      |   |      |        |   |   |   | Debug-interface Serial Wire clock input.                                              |
| DBG_SWCLK       | PF0  |   |      |        |   |   |   | Note that this function is enabled to pin out of reset, and has a built-in pull down. |
|                 |      |   |      |        |   |   |   | Debug-interface Serial Wire data input / output.                                      |
| DBG_SWDIO       | PF1  |   |      |        |   |   |   | Note that this function is enabled to pin out of reset, and has a built-in pull up.   |
| GPIO_EM4WU<br>0 | PA0  |   |      |        |   |   |   | Pin can be used to wake the system up from EM4                                        |
| GPIO_EM4WU<br>2 | PC9  |   |      |        |   |   |   | Pin can be used to wake the system up from EM4                                        |
| GPIO_EM4WU<br>3 | PF1  |   |      |        |   |   |   | Pin can be used to wake the system up from EM4                                        |
| GPIO_EM4WU<br>4 | PF2  |   |      |        |   |   |   | Pin can be used to wake the system up from EM4                                        |
| GPIO_EM4WU<br>5 | PE13 |   |      |        |   |   |   | Pin can be used to wake the system up from EM4                                        |
| HFXTAL_N        | PB14 |   |      |        |   |   |   | High Frequency Crystal negative pin. Also used as external optional clock input pin.  |
| HFXTAL_P        | PB13 |   |      |        |   |   |   | High Frequency Crystal positive pin.                                                  |

| Alternate     |      |      | LOC  | ATION |      |      |      |                                                                                                               |
|---------------|------|------|------|-------|------|------|------|---------------------------------------------------------------------------------------------------------------|
| Functionality | 0    | 1    | 2    | 3     | 4    | 5    | 6    | Description                                                                                                   |
| I2C0_SCL      | PA1  | PD7  |      |       |      | PF1  | PE13 | I2C0 Serial Clock Line input / output.                                                                        |
| I2C0_SDA      | PA0  | PD6  |      |       |      | PF0  | PE12 | I2C0 Serial Data input / output.                                                                              |
| IDAC0_OUT     | PB11 |      |      |       |      |      |      | IDAC0 output.                                                                                                 |
| LEU0_RX       | PD5  | PB14 |      | PF1   | PA0  | PC15 |      | LEUART0 Receive input.                                                                                        |
| LEU0_TX       | PD4  | PB13 |      | PF0   | PF2  | PC14 |      | LEUART0 Transmit output. Also used as receive input in half duplex communication.                             |
| LFXTAL_N      | PB8  |      |      |       |      |      |      | Low Frequency Crystal (typically 32.768 kHz) negative pin. Also used as an optional external clock input pin. |
| LFXTAL_P      | PB7  |      |      |       |      |      |      | Low Frequency Crystal (typically 32.768 kHz) positive pin.                                                    |
| PCNT0_S0IN    |      |      |      | PD6   | PA0  |      |      | Pulse Counter PCNT0 input number 0.                                                                           |
| PCNT0_S1IN    | PC14 |      |      | PD7   | PB11 |      |      | Pulse Counter PCNT0 input number 1.                                                                           |
| PRS_CH0       | PA0  | PF3  | PC14 | PF2   |      |      |      | Peripheral Reflex System PRS, channel 0.                                                                      |
| PRS_CH1       | PA1  | PF4  | PC15 | PE12  |      |      |      | Peripheral Reflex System PRS, channel 1.                                                                      |
| PRS_CH2       |      |      | PE10 | PE13  |      |      |      | Peripheral Reflex System PRS, channel 2.                                                                      |
| PRS_CH3       |      |      | PE11 | PA0   |      |      |      | Peripheral Reflex System PRS, channel 3.                                                                      |
| TIM0_CC0      | PA0  | PA0  |      |       | PA0  | PF0  | PA1  | Timer 0 Capture Compare input / output channel 0.                                                             |
| TIM0_CC1      | PA1  | PA1  |      |       |      | PF1  | PA0  | Timer 0 Capture Compare input / output channel 1.                                                             |
| TIM0_CC2      |      |      |      |       |      | PF2  | PF2  | Timer 0 Capture Compare input / output channel 2.                                                             |
| TIM0_CDTI0    |      |      |      |       |      | PF3  |      | Timer 0 Complimentary Deat Time Insertion channel 0.                                                          |
| TIM0_CDTI1    |      | PC14 |      |       |      | PF4  | PC14 | Timer 0 Complimentary Deat Time Insertion channel 1.                                                          |
| TIM0_CDTI2    |      | PC15 |      |       |      |      | PC15 | Timer 0 Complimentary Deat Time Insertion channel 2.                                                          |
| TIM1_CC0      |      | PE10 |      | PB7   | PD6  |      |      | Timer 1 Capture Compare input / output channel 0.                                                             |
| TIM1_CC1      | PC14 | PE11 |      | PB8   | PD7  |      |      | Timer 1 Capture Compare input / output channel 1.                                                             |
| TIM1_CC2      | PC15 | PE12 |      | PB11  |      |      |      | Timer 1 Capture Compare input / output channel 2.                                                             |
| TIM2_CC0      |      |      | PC8  | PF2   |      |      |      | Timer 2 Capture Compare input / output channel 0.                                                             |
| TIM2_CC1      |      |      | РС9  | PE12  |      |      |      | Timer 2 Capture Compare input / output channel 1.                                                             |
| TIM2_CC2      |      |      | PC10 | PE13  |      |      |      | Timer 2 Capture Compare input / output channel 2.                                                             |
| US0_CLK       | PE12 |      | PC9  | PC15  | PB13 | PB13 | PE12 | USART0 clock input / output.                                                                                  |
| US0_CS        | PE13 |      | PC8  | PC14  | PB14 | PB14 | PE13 | USART0 chip select input / output.                                                                            |

| Alternate     |                |   | LOC  | ATION |         |   |   |                                                                                         |
|---------------|----------------|---|------|-------|---------|---|---|-----------------------------------------------------------------------------------------|
| Functionality | 0              | 1 | 2    | 3     | 4       | 5 | 6 | Description                                                                             |
|               |                |   |      |       |         |   |   | USART0 Asynchronous Receive.                                                            |
| US0_RX        | PE11           |   | PC10 | PE12  | E12 PB8 |   |   | USART0 Synchronous mode Master Input / Slave Output (MISO).                             |
| US0 TX        | PE10           |   |      | PE13  | PB7     |   |   | USART0 Asynchronous Transmit.Also used as receive input in half duplex communication.   |
| 030_17        | PEIU           |   |      | PEIS  | PD/     | 7 |   | USART0 Synchronous mode Master Output / Slave Input (MOSI).                             |
| USB_DM        | PC14           |   |      |       |         |   |   | USB D- pin.                                                                             |
| USB_DMPU      | PA0            |   |      |       |         |   |   | USB D- Pullup control.                                                                  |
| USB_DP        | PC15           |   |      |       |         |   |   | USB D+ pin.                                                                             |
| USB_VREGI     | USB_VREGI      |   |      |       |         |   |   | USB Input to internal 3.3 V regulator                                                   |
| USB_VREGO     | USB_VRE-<br>GO |   |      |       |         |   |   | USB Decoupling for internal 3.3 V USB regulator and regulator output                    |
|               |                |   |      |       |         |   |   | USARTRF1 Asynchronous Receive.                                                          |
| USRF1_RX      |                |   | PD6  |       |         |   |   | USARTRF1 Synchronous mode Master Input / Slave Output (MISO).                           |
| USRF1_TX      |                |   | PD7  |       |         |   |   | USARTRF1 Asynchronous Transmit.Also used as receive input in half duplex communication. |
|               |                |   |      |       |         |   |   | USARTRF1 Synchronous mode Master Output / Slave Input (MOSI).                           |

# 5.4 GPIO Pinout Overview

The specific GPIO pins available in EZR32HG320 are shown in the GPIO pinout table. Each GPIO port is organized as 16-bit ports indicated by letters A through F, and the individual pin on this port in indicated by a number from 15 down to 0.

Table 5.3. GPIO Pinout

| Port   | Pin<br>15 | Pin<br>14 | Pin<br>13 | Pin<br>12 | Pin<br>11 | Pin<br>10 | Pin 9 | Pin 8 | Pin 7 | Pin 6 | Pin 5 | Pin 4 | Pin 3 | Pin 2 | Pin 1 | Pin 0 |
|--------|-----------|-----------|-----------|-----------|-----------|-----------|-------|-------|-------|-------|-------|-------|-------|-------|-------|-------|
| Port A | -         | -         | -         | -         | -         | -         | -     | -     | -     | -     | -     | -     | -     | -     | PA1   | PA0   |
| Port B | -         | PB14      | PB13      | -         | PB11      | -         | -     | PB8   | PB7   | -     | -     | -     | -     | -     | -     | -     |
| Port C | PC15      | PC14      | -         | -         | -         | PC10      | PC9   | PC8   | -     | -     | -     | -     | -     | -     | -     | -     |
| Port D | -         | -         | -         | -         | -         | -         | -     | -     | PD7   | PD6   | PD5   | PD4   | -     | -     | -     | -     |
| Port E | -         | -         | PE13      | PE12      | PE11      | PE10      | -     | -     | -     | -     | -     | -     | -     | -     | -     | -     |
| Port F | -         | -         | -         | -         | -         | -         | -     | -     | -     | -     | -     | PF4   | PF3   | PF2   | PF1   | PF0   |

# 5.5 QFN48 Package



Figure 5.2. QFN48

#### Note:

- 1. All dimensions shown are in millimeters (mm) unless otherwise noted.
- 2. Dimensioning and Tolerancing per ANSI Y14.5M-1994.
- 3. This drawing conforms to the JEDEC Solid State Outline MO-220, Variation VKKD-4.
- 4. Recommended card reflow profile is per the JEDEC/IPC J-STD-020 specification for Small Body Components.

Table 5.4. QFN48 (Dimensions in mm)

| Dimension | MIN  | NOM       | MAX  |  |  |  |
|-----------|------|-----------|------|--|--|--|
| A         | 0.80 | 0.85      | 0.90 |  |  |  |
| A1        | 0.00 | 0.035     | 0.05 |  |  |  |
| A2        |      | 0.65      | 0.67 |  |  |  |
| A3        |      | 0.203 REF |      |  |  |  |
| b         | 0.20 | 0.25      | 0.30 |  |  |  |
| D         | 6.90 | 7.00      | 7.10 |  |  |  |
| E         | 6.90 | 7.00      | 7.10 |  |  |  |
| J         | 5.55 | 5.65      | 5.75 |  |  |  |
| K         | 5.55 | 5.65      | 5.75 |  |  |  |
| е         |      | 0.50 BSC  |      |  |  |  |
| L         | 0.35 | 0.40      | 0.45 |  |  |  |
| aaa       |      | 0.10      |      |  |  |  |
| bbb       | 0.10 |           |      |  |  |  |
| ccc       | 0.08 |           |      |  |  |  |
| ddd       | 0.10 |           |      |  |  |  |
| eee       |      | 0.10      |      |  |  |  |

The QFN48 Package uses Matte Tin plated leadframe. All EZR32 packages are RoHS compliant and free of Bromine (Br) and Antimony (Sb).

For additional Quality and Environmental information, please see: http://www.silabs.com/support/quality/pages/default.aspx

# 6. PCB Layout and Soldering

# 6.1 Recommended PCB Layout



Figure 6.1. PCB Land Pattern

Table 6.1. PCB Land Pattern Dimensions (Dimensions in mm)

| Dimension | MIN     | MAX  |
|-----------|---------|------|
| C1        | 6.05    | 6.25 |
| C2        | 6.05    | 6.25 |
| E         | 0.50 BS | С    |
| X1        | 0.17    | 0.37 |
| X2        | 5.65    | 5.85 |
| Y1        | 0.69    | 0.89 |
| Y2        | 5.65    | 5.85 |

| Dimension | MIN | MAX |
|-----------|-----|-----|
|-----------|-----|-----|

#### Note:

#### General

- 1. All dimensions shown are in millimeters (mm) unless otherwise noted.
- 2. This Land Pattern Design is based on the IPC-7351 guidelines.

# Solder Mask Design

1. All metal pads are to be non-solder mask defined (NSMD). Clearance between the solder mask and the metal pad is to be 60 µm minimum, all the way around the pad.

# Stencil Design

- 1. A stainless steel, laser-cut and electro-polished stencil with trapezoidal walls should be used to assure good solder paste release.
- 2. The stencil thickness should be 0.125 mm (5 mils).
- 3. The ratio of stencil aperture to land pad size should be 1:1 for all perimeter pads.
- 4. A 4x4 array of 1.1 mm square openings on 1.3 mm pitch should be used for the center ground pad.

#### **Card Assembly**

- 1. A No-Clean, Type-3 solder paste is recommended.
- 2. The recommended card reflow profile is per the JEDEC/IPC J-STD-020 specification for Small Body Components.

# 6.2 Soldering Information

The latest IPC/JEDEC J-STD-020 recommendations for Pb-Free reflow soldering should be followed.

# 7. Top Marking

The top marking is illustrated and explained below.



| Mark Method:    | Laser                                                                                                                                                                                                       |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
|-----------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Logo Size:      | Top center                                                                                                                                                                                                  |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
| Font Size:      | 0.71 mm                                                                                                                                                                                                     |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
|                 | Left-Justified                                                                                                                                                                                              |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
| Line 1 Marking: | EZR32                                                                                                                                                                                                       |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
| Line 2 Marking: | PPPPPPPPP = Part Number  • P <sub>1</sub> P <sub>2</sub> : HG = Happy Gecko  • P <sub>3</sub> P <sub>4</sub> P <sub>5</sub> : 320 (USB)  • P <sub>6</sub> P <sub>7</sub> : Flash Size  • FD = 32  • FE = 64 | <ul> <li>P<sub>8</sub>P<sub>9</sub>: Radio</li> <li>55 = EZRadio +13 dBm, -116 sensitivity</li> <li>60 = EZRadioPRO +13 dBm, -126 sensitivity</li> <li>61 = EZRadioPRO +16 dBm, -126 sensitivity</li> <li>63 = EZRadioPRO +20 dBm, -126 sensitivity</li> <li>67 = EZRadioPRO +13 dBm, -133 sensitivity</li> <li>68 = EZRadioPRO +20 dBm, -133 sensitivity</li> <li>69 = EZRadioPRO +13 &amp; 20 dBm, -133 sensitivity</li> <li>P<sub>10</sub>: Temperature Range</li> <li>G = -40 — 85 °C</li> </ul> |
| Line 3 Marking: | YY = Year WW = Work Week                                                                                                                                                                                    | Assigned by the Assembly House.  Corresponds to the year and work week of the mold                                                                                                                                                                                                                                                                                                                                                                                                                   |
|                 | TTTTTT = Mfg Code                                                                                                                                                                                           | date.  Manufacturing Code from the Assembly Purchase Order from assembly PO.                                                                                                                                                                                                                                                                                                                                                                                                                         |

# 8. Revision History

# **Revision 1.0**

· Add R69 content

# Revision 0.4

- · Removed content currently documented the RFI database:
  - · Environmental Table from the Electrical Specifications chapter
  - · Moisture Sensitivity Level in the Soldering Information section

# Revision 0.3

- · Updated Current Consumption table
- · Updated Power Management table
- · Revised text describing LFXO Oscillator: "energyAware Designer" to "Configurator tool"
- Updated HFXO oscillator table, fHXFO parameter changed: "Supported nominal crystal Frequency" to "Supported frequency, any mode".
- · Updated LFRCO table
- · Updated HFRCO table
- · Updated AUXHFRCO table
- · Updated USHFRCO table
- · Updated ADC table
- · Added USB electrical table

#### Revision 0.2

· Initial Release

# **Table of Contents**

| 1. | Feature List                                                           | ٠   | 1 |
|----|------------------------------------------------------------------------|-----|---|
| 2. | Ordering Information                                                   |     | 2 |
| 3. | System Overview                                                        |     | 3 |
|    | 3.1 Introduction                                                       |     | 3 |
|    | 3.1.1 ARM Cortex-M0+ Core                                              |     | 3 |
|    | 3.1.2 Debugging Interface (DBG)                                        |     |   |
|    | 3.1.3 Memory System Controller (MSC)                                   |     |   |
|    | 3.1.4 Direct Memory Access Controller (DMA)                            |     |   |
|    | 3.1.5 Reset Management Unit (RMU)                                      |     |   |
|    | 3.1.6 Energy Management Unit (EMU)                                     |     |   |
|    | 3.1.7 Clock Management Unit (CMU)                                      |     |   |
|    | 3.1.9 Peripheral Reflex System (PRS)                                   |     |   |
|    | 3.1.10 Universal Serial Bus Controller (USB).                          |     |   |
|    | 3.1.11 Inter-Integrated Circuit Interface (I <sup>2</sup> C)           |     |   |
|    | 3.1.12 Universal Synchronous/Asynchronous Receiver/Transmitter (USART) |     |   |
|    | 3.1.13 Pre-Programmed USB/UART Bootloader                              |     |   |
|    | 3.1.14 Low Energy Universal Asynchronous Receiver/Transmitter (LEUART) |     |   |
|    | 3.1.15 Timer/Counter (TIMER)                                           |     |   |
|    | 3.1.16 Real Time Counter (RTC)                                         |     |   |
|    | 3.1.17 Pulse Counter (PCNT)                                            |     |   |
|    | 3.1.18 Voltage Comparator (VCMP)                                       |     |   |
|    | 3.1.19 Analog to Digital Converter (ADC)                               |     |   |
|    | 3.1.20 Current Digital to Analog Converter (IDAC)                      |     |   |
|    | 3.1.21 Advanced Encryption Standard Accelerator (AES)                  |     |   |
|    | 3.1.22 General Purpose Input/Output (GPIO)                             |     |   |
|    | 3.1.23.1 EZRadio and EZRadioPRO Transceivers GPIO Configuration        |     |   |
|    | 3.2 Configuration Summary                                              |     |   |
|    | 3.3 Memory Map                                                         |     |   |
| 1  | Electrical Specifications                                              |     |   |
| 4. |                                                                        |     |   |
|    | 4.1 Test Conditions                                                    |     |   |
|    | 4.1.1 Typical Values                                                   |     |   |
|    | 4.2 Absolute Maximum Ratings                                           |     |   |
|    | 4.3 Thermal Characteristics                                            |     |   |
|    | 4.4 General Operating Conditions                                       |     |   |
|    |                                                                        |     |   |
|    | 4.5 Current Consumption                                                |     |   |
|    | 4.5.1 EM0 Current Consumption                                          |     |   |
|    | 4.5.2 EM1 Current Consumption                                          |     |   |
|    | 4.5.3 EM2 Current Consumption                                          |     |   |
|    | 4.5.5 EM4 Current Consumption                                          |     |   |
|    | 1.0.0 Lim Current Concumption                                          | • 1 |   |

|    | 4.6 Transitions between Energy Modes                              | .20 |
|----|-------------------------------------------------------------------|-----|
|    | 4.7 Power Management                                              | .20 |
|    | 4.8 Flash                                                         | .21 |
|    | 4.9 General Purpose Input Output                                  | .22 |
|    | 4.10 Oscillators                                                  | .30 |
|    | 4.10.1 LXFO                                                       |     |
|    | 4.10.2 HFXO                                                       |     |
|    | 4.10.3 LFRCO                                                      |     |
|    | 4.10.4 HFRCO                                                      |     |
|    | 4.10.5 AUXHFRCO                                                   |     |
|    | 4.10.7 ULFRCO                                                     |     |
|    | 4.11 Analog Digital Converter (ADC)                               |     |
|    | 4.11.1 Typical Performance                                        |     |
|    | 4.12 Current Digital Analog Converter (IDAC)                      |     |
|    |                                                                   |     |
|    | 4.13 Voltage Comparator (VCMP)                                    |     |
|    | 4.14 I2C                                                          |     |
|    | 4.15 USB                                                          | .57 |
|    | 4.16 Radio                                                        |     |
|    | 4.16.1 EZRadioPRO (R6x) DC Electrical Characteristics             |     |
|    | 4.16.2 EZRadioPRO (R6x) Synthesizer AC Electrical Characteristics |     |
|    | 4.16.3 EZRadioPRO (R6x) Receiver AC Electrical Characteristics    |     |
|    | 4.16.5 EZRadioPRO (R6x) Pransmitter AC Electrical Characteristics |     |
|    | 4.16.6 EZRadio (R55) DC Electrical Characteristics                |     |
|    | 4.16.7 EZRadio (R55) Synthesizer AC Electrical Characteristics    |     |
|    | 4.16.8 EZRadio (R55) Receiver AC Electrical Characteristics       |     |
|    | 4.16.9 EZRadio (R55) Transmitter AC Electrical Characteristics    | .67 |
|    | 4.16.10 EZRadio (R55) Radio Auxiliary Block Specifications        |     |
|    | 4.16.11 Radio Digital I/O Specification                           | .69 |
|    | 4.17 Digital Peripherals                                          | .70 |
| 5. | Pinout and Package                                                | 71  |
|    | 5.1 Pinout                                                        | .71 |
|    | 5.2 Pin Descriptions                                              |     |
|    | 5.3 Alternate Functionality Pinout                                |     |
|    |                                                                   |     |
|    | 5.4 GPIO Pinout Overview                                          |     |
|    | 5.5 QFN48 Package                                                 | .77 |
| 6. | PCB Layout and Soldering                                          | 79  |
|    | 6.1 Recommended PCB Layout                                        | .79 |
|    | 6.2 Soldering Information                                         |     |
| 7  |                                                                   |     |
|    | Top Marking                                                       |     |
| 8. | Revision History                                                  | 82  |





loT Portfolio www.silabs.com/loT



**SW/HW**www.silabs.com/simplicity



Quality www.silabs.com/quality



Support and Community community.silabs.com

#### Disclaimer

Silicon Laboratories intends to provide customers with the latest, accurate, and in-depth documentation of all peripherals and modules available for system and software implementers using or intending to use the Silicon Laboratories products. Characterization data, available modules and peripherals, memory sizes and memory addresses refer to each specific device, and "Typical" parameters provided can and do vary in different applications. Application examples described herein are for illustrative purposes only. Silicon Laboratories reserves the right to make changes without further notice and limitation to product information, specifications, and descriptions herein, and does not give warranties as to the accuracy or completeness of the included information. Silicon Laboratories shall have no liability for the consequences of use of the information supplied herein. This document does not imply or express copyright licenses granted hereunder to design or fabricate any integrated circuits. The products are not designed or authorized to be used within any Life Support System without the specific written consent of Silicon Laboratories. A "Life Support System" is any product or system intended to support or sustain life and/or health, which, if it fails, can be reasonably expected to result in significant personal injury or death. Silicon Laboratories products are not designed or authorized for military applications. Silicon Laboratories products shall under no circumstances be used in weapons of mass destruction including (but not limited to) nuclear, biological or chemical weapons, or missiles capable of delivering such weapons.

#### **Trademark Information**

Silicon Laboratories Inc.®, Silicon Laboratories®, Silicon Labss®, Bluegiga®, Bluegiga®, Bluegiga®, Bluegiga®, Clockbuilder®, CMEMS®, DSPLL®, EFM®, EZLINE, EFM®, EF



Silicon Laboratories Inc. 400 West Cesar Chavez Austin, TX 78701