

## **United International University (UIU)**

## Dept. of Computer Science & Engineering (CSE)

Mid-Term Exam Trimester: Summer 2024

Course Code: CSE 4325 Course Title: Microprocessors and Microcontrollers

Total Marks: 30 Duration: 1 hour 45 minute(s)

Any examinee found adopting unfair means would be expelled from the trimester/ program as per UIU disciplinary rules.

| Ω  | Question 1: Answer all the questions. (6 Marks)                                                                                                                                                                                                                                                                                                                                                                  |     |  |  |  |
|----|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|--|--|--|
|    | Transfer of bus control from processor to device takes <b>200 ns</b> . Transfer of bus control from device to processor takes <b>300 ns</b> .                                                                                                                                                                                                                                                                    |     |  |  |  |
| a. | If one of the input/output devices employs <b>DMA</b> in <b>Burst</b> Mode and takes <b>20,000,500 ns</b> to transfer <b>2048 bytes</b> of data. Find the data transfer rate of the device in <b>KB/s</b> .                                                                                                                                                                                                      | [3] |  |  |  |
|    |                                                                                                                                                                                                                                                                                                                                                                                                                  |     |  |  |  |
| b. | Suppose, you are transferring <b>2048 bytes</b> of data in both Burst Mode and Cycle Stealing Mode. For the <b>first half</b> of the bytes, you use Burst Mode and for the <b>rest half</b> , you use Cycle Stealing Mode. Assume that in Cycle Stealing Mode, data is transferred 4 bytes at a time. How long will it take to transfer a total block of 2048 bytes? (Use the data transfer rate found from (a)) | [3] |  |  |  |
| Q  | Question 2: Answer all the questions. (6 Marks)                                                                                                                                                                                                                                                                                                                                                                  |     |  |  |  |
| a. | Suppose, execution of a signed addition instruction (7A34H + 4DC2H) occurred. What would be the values of the sign flag (SF), parity flag (PF), carry flag (CF), and overflow flag (OF)?                                                                                                                                                                                                                         | [4] |  |  |  |
|    |                                                                                                                                                                                                                                                                                                                                                                                                                  |     |  |  |  |
| b. | If some microprocessor has a 24 bit address bus, 8 bit data bus, and its total memory is segmented into 128 KB sized blocks; how many segments should be present in the memory?                                                                                                                                                                                                                                  | [2] |  |  |  |
| Q  | Question 3: Answer all the questions. (6 Marks)                                                                                                                                                                                                                                                                                                                                                                  |     |  |  |  |
| a. | CS = E47BH, DS = 4C18H, BX = 0100H, BP = 0F20H                                                                                                                                                                                                                                                                                                                                                                   | [3] |  |  |  |
|    | To access the physical address in the <b>Data Segment</b> , what should be the value of I) the <b>segment register</b> if the offset register holds the value of B290H.  II) the <b>offset register</b> if the segment register holds the value of 3C2FH. <b>Justify whether your answer is valid or not.</b> III) Find the last physical address of the given <b>Code Segment</b> .                             |     |  |  |  |

| b. | RAM[A] has a <b>data bus</b> of 32 bits, while RAM[B] has an <b>address bus</b> of 20 bits and a <b>data bus</b> of 8 bits. Both RAMs have the same total memory capacity. Determine the <b>width of the address bus</b> of RAM[A], and calculate the <b>total memory capacity</b> for both RAMs.               | [3] |  |  |  |
|----|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|--|--|--|
|    |                                                                                                                                                                                                                                                                                                                 |     |  |  |  |
| Q  | Question 4: Answer all the questions. (6 Marks)                                                                                                                                                                                                                                                                 |     |  |  |  |
| a. | <b>Draw the diagram</b> of a microprocessor with a 18-bit address bus and 8-bit data bus interfaced to 4 KB RAM system using the <b>partial decoding method</b> . Each RAM chip has a 10-bit address bus and 8-bit data bus. Provide the corresponding <b>address range</b> (starting and end address) as well. | [3] |  |  |  |
|    |                                                                                                                                                                                                                                                                                                                 |     |  |  |  |
| b. | What modifications are needed to implement the same system as described in part (a) using the <b>full decoding method? Draw</b> only the <b>modified part</b> .                                                                                                                                                 | [3] |  |  |  |
|    | <b>Compare</b> both methods (partial and full decoding) for this case, and determine which method is better and why.                                                                                                                                                                                            |     |  |  |  |

| Question 5: Answer all the questions. (6 Marks) |                                                                                                                                                                                                                                                                                                                               |     |  |
|-------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|--|
| a.                                              | In an <b>8086 microprocessor</b> ,<br>CS = 0080 H , IP = 00FF H , Flag Register = FFFF H<br>Describe the <b>sequence</b> of <b>events</b> that the 8086 microprocessor will execute when<br>it encounters a <b>software interrupt</b> based on the given values. Also, show the<br><b>stack contents</b> during this process. | [4] |  |
| b.                                              | The memory addresses for Overflow Interrupt and Floating Point Error in the vector table are (10 H - 13H) and (40 H - 43H) respectively. Which interrupt has a <b>higher priority</b> and why?                                                                                                                                | [2] |  |
|                                                 |                                                                                                                                                                                                                                                                                                                               |     |  |