

## **United International University (UIU)**

## Dept. of Computer Science & Engineering (CSE) Mid-Term Exam Trimester: Fall 2024

**Course Code: CSE 4325 Course Title: Microprocessors and Microcontrollers** 

Total Marks: 30 Duration: 1 hour 30 minute(s)

Any examinee found adopting unfair means would be expelled from the trimester/ program as per UIU disciplinary rules.

| Q                                                                                                                                             | Question 1: Answer all the questions. (6 Marks)                                                                                                                                                                                                                                                                                              |       |  |  |
|-----------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------|--|--|
| Transfer of bus control from processor to device takes <b>600 ns</b> . Transfer of bus control from device to processor takes <b>400 ns</b> . |                                                                                                                                                                                                                                                                                                                                              |       |  |  |
| a.                                                                                                                                            | If one of the I/O devices employs DMA in <b>cycle stealing mode</b> and takes <b>120512 µs (micro seconds)</b> to transfer a total <b>3072 bytes</b> of data. The I/O device has a data transfer rate of <b>25 KB/s</b> . How many bytes are transferred at a time in this mode?                                                             | [3]   |  |  |
|                                                                                                                                               |                                                                                                                                                                                                                                                                                                                                              |       |  |  |
| b.                                                                                                                                            | Shafiq, a student of the Microprocessor and Microcontroller course, stated that sending <b>3072 bytes</b> of data in <b>burst mode</b> would have been faster but could lead to a significant problem. Do you agree with <b>Shafiq's statement?</b> Justify your answer <b>mathematically</b> and explain the significant problem mentioned. | [1+2] |  |  |
| Question 2: Answer all the questions. (6 Marks)                                                                                               |                                                                                                                                                                                                                                                                                                                                              |       |  |  |
| a.                                                                                                                                            | Suppose the AX register contains 6F24H and the BX register contains 4213H.  Determine the values of the SF and OF after executing each of the following instructions sequentially. Provide a brief explanation for your answer.  I. ADD AX, BX  II. SUB AX, BX                                                                               | [2+2] |  |  |
|                                                                                                                                               |                                                                                                                                                                                                                                                                                                                                              |       |  |  |
| b.                                                                                                                                            | Briefly explain one disadvantage of memory mapped I/O.                                                                                                                                                                                                                                                                                       | [2]   |  |  |
| Q                                                                                                                                             | Question 3: Answer all the questions. (6 Marks)                                                                                                                                                                                                                                                                                              |       |  |  |
| a.                                                                                                                                            | CS = 1437H, DS = 2153H                                                                                                                                                                                                                                                                                                                       | [3]   |  |  |
|                                                                                                                                               | I) Find the last physical address of Code Segment. II) Find the last physical address of Data Segment. III) Find how many physical address slots exist that are overlapping between both segments?                                                                                                                                           |       |  |  |

| b. | A DRAM has a <b>data bus</b> of 24 bits, while an SRAM has an <b>address bus</b> of 24 bits and a <b>data bus</b> of 6 bits. Both the RAMs have the same total memory capacity. Determine the <b>width of the address bus</b> of the DRAM, and calculate the <b>total memory capacity</b> for both RAMs in <b>megabytes (MB)</b> .                                                                                                                                      | [2+1] |
|----|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------|
|    |                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |       |
| Q  | uestion 4: Answer all the questions. (6 Marks)                                                                                                                                                                                                                                                                                                                                                                                                                          |       |
| a. | You need to design a system where a microprocessor with a 20-bit address bus and 16-bit data bus is interfaced to a 192 KB RAM system using full decoding, starting from address 80000H. Each RAM chip has a 14-bit address bus and a 16-bit data bus. Draw a block diagram showing the microprocessor, RAM chips, and full decoding logic. Ensure the first RAM starts at 80000H. Provide the second address and the second-last address of the first three RAM chips. | [3+3] |
| Q  | uestion 5: Answer all the questions. (6 Marks)                                                                                                                                                                                                                                                                                                                                                                                                                          |       |
| a. | If <b>007EH</b> and <b>007FH</b> memory locations contain <b>CS=0080H</b> for an interrupt instruction in the Interrupt Vector Table, find the corresponding Interrupt (INT) number.                                                                                                                                                                                                                                                                                    | [4]   |
|    |                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |       |
| b. | Write the sequence of events that take place when a software interrupt instruction is executed.                                                                                                                                                                                                                                                                                                                                                                         | [2]   |
|    |                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |       |