# **SYNOPSYS®**

# SystemVerilog Testbench

VCS 2016.06

#### **Introductions**

- Name
- Company
- Job Responsibilities
- EDA Experience
- Main Goal(s) and Expectations for this Course

#### **Facilities**





Please turn off or mute your cell phones

#### **Workshop Goal**



Acquire the skills to write a SystemVerilog testbench to verify Verilog/SystemVerilog RTL code with coverage-driven random stimulus.

# **Target Audience**

Design or Verification engineers writing SystemVerilog testbenches to verify Verilog or SystemVerilog code.



#### **Workshop Prerequisites**

#### You must have experience in the following areas:

- Familiarity with a UNIX text editor
- Basic programming skills in Verilog, VHDL or C
- Debugging experience with Verilog, VHDL or C

# **Agenda: Day 1**



The Device Under Test (DUT)
SystemVerilog Verification Environment
SystemVerilog Language Basics - 1
SystemVerilog Language Basics - 2

#### Agenda: Day 2





# **Agenda: Day 3**





#### **Icons Used in this Workshop**



Lab Exercise



**Caution** 



Recommendation



Definition of Acronyms



For Further Reference



**Question** 



"Under the Hood" Information



**Group Exercise**