# EE446 Project Report: Pipelined Processor Architecture with Hazard Unit

**Noyan Erdin Kilic** 

### Introduction

This report presents a Verilog implementation of the pipelined processor with a hazard unit and a branch predictor as explained in the project document. Important code blocks, their explanations, instructions that are loaded in the memory and test results are given.

## **Datapath**

The datapath implementation follows the same design in the lecture notes. Figure 1 shows the schematic of the implemented design.



Figure 1: Datapath schematic used for the design.

Implementation was done with Verilog HDL, instead of the Schematic Editor in Quartus. The code snippet of the pipelined stages of the datapath can be seen in Figure 2.

```
Register_sync_rw PC_REG(clk, reset, !StallF, branch_taken_mux_out, pc_out);
Mux_2to1 PC_INPUT_MUX(PCSrcW, pc_adder_out, result_wire, pc_mux_out);
defparam PC_INPUT_MUX.WIDTH = 32;
Mux_2to1 BRANCH_TAKEN_MUX(BranchTakenE, pc_mux_out, alu_out, branch_taken_mux_out);
defparam BRANCH_TAKEN_MUX.WIDTH = 32;
Adder PC_ADDER(pc_out, 4, pc_adder_out);
Instruction_memory INST_MEM(pc_out, inst_mem_out);
Register_sync_rw FETCH_REGO(clk, FlushD || reset, !StallD, inst_mem_out, inst_bus);
Mux_2to1 A1_MUX(RegSrcD[0], inst_bus[19:16], 4'b1111, a1_mux_out);
Mux_2to1 A2_MUX(RegSrcD[1], inst_bus[3:0], inst_bus[15:12], a2_mux_out);
Register file REG FILE(clk, RegWriteW, reset, a1 mux out, a2 mux out, wa3w, result wire, pc adder out, rd1, rd2, register0
better_extender EXTENDER(inst_bus[23:0], ImmSrcD, extended_imm_out);
Register_simple DECODE_REG0(clk, (FlushE || reset), rd1, rd1_execute);
Register_simple DECODE_REG1(clk, (FlushE || reset), shifted_rd2, rd2_execute);
Register_simple DECODE_REG2(clk, (FlushE || reset), inst_bus[15:12], wa3e);
defparam DECODE_REG2.WIDTH = 4;
Register_simple DECODE_REG3(clk, (FlushE || reset), rotated_extended_imm_out, extended_imm_out_execute);
Mux_4to1 FORWARD_MUX_A(ForwardAE, rd1_execute, result_wire, alu_out_memory, 0, forward_mux_a_out);
defparam FORWARD_MUX_A.WIDTH = 32;
Mux_4to1 FORWARD_MUX_B(ForwardBE, rd2_execute, result_wire, alu_out_memory, 0, forward_mux_b_out);
defparam FORWARD_MUX_B.WIDTH = 32;
ALU ALU_MODULE(ALUControlE, zero_wire, forward_mux_a_out, alu_srcb_mux_out, alu_out, alu_co, alu_ovf, alu_n, alu_z);
Mux_2to1 ALU_SRCB_MUX(ALUSrcE, forward_mux_b_out, extended_imm_out_execute, alu_srcb_mux_out);
defparam ALU SRCB MUX.WIDTH = 32;
Register_simple EXECUTE_REGO(clk, reset, alu_out, alu_out_memory);
Register_simple EXECUTE_REG1(clk, reset, forward_mux_b_out, forward_mux_b_out_memory);
Register_simple EXECUTE_REG2(clk, reset, wa3e, wa3m);
defparam EXECUTE REG2.WIDTH = 4;
Memory MEMORY_MODULE(clk, MemWriteM, alu_out_memory, forward_mux_b_out_memory, mem_out, mem0, mem1, mem2, mem3);
Register_simple MEMORY_REG0(clk, reset, mem_out, mem_out_writeback);
Register_simple MEMORY_REG1(clk, reset, alu_out_memory, alu_out_writeback);
Register_simple MEMORY_REG2(clk, reset, wa3m, wa3w);
defparam MEMORY_REG2.WIDTH = 4;
Mux_2to1 RESULT_MUX(MemtoRegW, alu_out_writeback, mem_out_writeback, result_wire);
defparam RESULT MUX.WIDTH = 32;
```

Figure 2: Verilog HDL implementation of pipeline stages.

As a modification made on the schematic in Figure 1 is adding the register file inputs RA1D and RA2D to the execute stage registers. These address buses for the registers are propagated to the next stage. This is done in order for the hazard unit to function properly, it needs to have the information of whether there is a match between the registers that are being read at the decode stage and the write address in the memory stage (wa3m). Two signals are used in the hazard unit, namely "Match\_1E\_M" and "Match\_2E\_M".

This modification allows for easier implementation of the hazard unit, since it was directly taken from the lecture notes as explained later in the document. The modified schematic of the datapath can be seen in Figure 3.



Figure 3: Modified datapath.

In Figure 3, the newly added inputs and outputs of the execute stage register are shown in red and green colors respectively. Naming used for the outputs are RA1E and RA2E, which are consistent with the lecture notes.

Content of the register file registers and data memory are set as output ports for the datapath, for easier demonstration.

### **Hazard Unit**

The hazard unit implementation strictly follows the one in the lecture notes. Figure 4 shows the relation between signals outputted from the datapath/controller and the hazard unit outputs. The hazard unit's inputs and outputs are listed in Figure 5.

```
Match_2E_M = (RA2E == WA3M)
Match_2E_W = (RA2E == WA3W)
Match_1E_M = (RA1E == WA3M)
Match_1E_W = (RA1E == WA3W)
if (Match 1E M • RegWriteM)
                                         if (Match 2E M • RegWriteM)
\verb|else ForwardAE = 00; // SrcAE from regfile & else ForwardBE = 00; // SrcBE from regfile \\
                                          (SrcBE is selected from ExtImmE and regfile
                                          with another MUX)
Match_{12D_E} = (RA1D == WA3E) + (RA2D == WA3E)
LDRstall = Match_12D_E • MemtoRegE
BranchTakenE = BranchE • CondEx
PCWrPendingF = PCSrcD + PCSrcE + PCSrcM; Fetch is stalled, Decode is Flushed
StallF = LDRstall + PCWrPendingF; Not asserted during PCSrcW to allow the write
StallD = LDRstall
FlushD = PCWrPendingF + PCSrcW + BranchTakenE; Asserted as long as PC Write is going on
or Branch is taken
FlushE = LDRstall + BranchTakenE;
```

Figure 4: Description of hazard unit signals.

```
odule HazardUnit(
  input [3:0] rale,
  input [3:0] ra2e,
  input [3:0] ra1d,
  input [3:0] ra2d,
  input [3:0] wa3e,
  input [3:0] wa3m,
  input [3:0] wa3w,
              RegWriteM,
              RegWriteW,
              MemtoRegE,
              CondEx,
            BranchE,
            PCSrcD,
              PCSrcE,
              PCSrcM,
              PCSrcW,
                  StallF,
                  StallD,
                   FlushD,
  output
                   FlushE,
  output reg [1:0] ForwardAE = 2'b00,
 output reg [1:0] ForwardBE = 2'b00
```

Figure 5: Hazard unit input/output list.

One extra modification made to the operation of the hazard unit is flushing of the decode stage register. Normally, only the decode registers are flushed (set to 0). This sets the instruction bus

(INSTD in Figure 3) to 0. The controller treats this instruction as an actual instruction, and the control signals for the "ANDEQ RO, RO, RO, LSL #0" instruction. Also, if the controller treats the flushed decode stage as an actual instruction, the ALU flags could be modified in the next cycle. This behavior is not desired, therefore when the FlushD signal is "1", all the control signals for the decode stage are set to 0 manually. Figure 6 shows the code for this modification, and it is implemented inside the controller module.

```
if (prevFlushD) begin
  PCSrcD = 0;
  BranchD = 0;
  RegWriteD = 0;
  MemWriteD = 0;
  MemtoRegD = 0;
  ALUControlD = 0;
  ALUSrcD = 0;
  FlagWriteD = 0;
  RegSrcD = 0;
  ImmSrcD = 0;
end
```

Figure 6: Manual flushing of the control signals.

The prevFlushD signal is the FlushD signal in the previous clock cycle. FlushE is not used instead, since in branch instructions, decode and execute stages are flushed together. A separate latch is used for this reason.

## Controller

The controller for the designed processor uses ARM32 instruction format. Bits of the instructions are shown in Figure 7.



Figure 7: ARM32 instruction format.

Parsing of the instruction is done in the datapath and inputted to the controller. The controller's purpose is to decide on the necessary control signals' values. Based on the opcode of the instruction, ALU flags, condition for the instruction etc. the controller generates the necessary signals.

The propagation of the control signals is done in the controller, instead of the datapath. This can be seen in Figure 8.

```
always @(posedge clk) begin
   prevFlushD <= FlushD;</pre>
   FlagWriteE <= FlagWriteD;
   PCSrcE
              <= PCSrcD & ~FlushE;</pre>
                                         // condition check
             <= BranchD & ~FlushE;</pre>
   BranchE
   RegWriteE <= RegWriteD & ~FlushE;
                                         case(CondE)
   MemWriteE <= MemWriteD & ~FlushE;
                                              0: CondEx = Z;
   MemtoRegE <= MemtoRegD & ~FlushE;</pre>
                                              1: CondEx = \sim Z;
   ALUControlE <= ALUControlD & ~FlushE;
             <= ALUSrcD & ~FlushE;</pre>
   ALUSTCE
                                              2: CondEx = CO;
                                              3: CondEx = \simCO;
   if (FlagWriteE)
                  <= Flags;
                                              4: CondEx = N;
      FlagsE
                                              5: CondEx = \sim N;
   CondE
              <= Cond;
                                              6: CondEx = OVF;
              <= PCSrcE && CondEx;</pre>
   PCSrcM
                                              7: CondEx = \simOVF;
   RegWriteM <= RegWriteE && CondEx;</pre>
                                              8: CondEx = \simZ & CO;
   MemWriteM <= MemWriteE && CondEx;</pre>
                                              9: CondEx = Z | ~CO;
   MemtoRegM <= MemtoRegE;</pre>
                                              10: CondEx = \sim(N ^{\circ} OVF);
   PCSrcW
              <= PCSrcM;
                                              11: CondEx = (N ^ OVF);
   RegWriteW <= RegWriteM;</pre>
   MemtoRegW
             <= MemtoRegM;
                                              12: CondEx = \simZ & \sim(N ^{\circ} OVF);
                                              13: CondEx = Z \mid (N \land OVF);
   if (~FlushE) begin
      ra1e <= ra1d;
                                              14: CondEx = 1;
       ra2e <= ra2d;
                                              default: CondEx = 1;
                                         endcase
```

Figures 8 / 9: Propagation of the control signals / Condition check.

The condition check (CondEx signal) is also written in the controller module. Implementation can be seen in Figure 9.

## Top-level module

The top-level module simply connects previously explained modules. Inputs and outputs are adjusted for easy demonstration.

#### Testbench

The test for the top-level module is implemented with the Cocotb Python framework. It provides debug output, prints nearly all of the signals in the processor, and is formatted for easy tracing of the processor's operation.

The instructions buried into the instruction memory of the processor are shown in Figure 10.

```
Assembly code
// R2 holds 2
LDR R2, [R2, #4]
// R1 holds 3
LDR R1, [R2, #6]
// Idrstall
SUBS R1, R1, R2, LSL #0
BEQ #28
SUBS R1, R1, R1, LSL #0
BEQ #28
// R0 holds 1 (skip)
LDR R0, [R0, #0]
// R0 holds 2 (PC=28)
LDR R0, [R0, #4]
// R3 holds 1
LDR R3, [R3, #0]
SUBS R0, R0, R3
// should forward M->E
SUBS R0, R0, R3
// store 0 to mem 0
STR R0, [R0, #0]
LDR R4, [R4, #0]
MOVS R1, R0
// end loop
B #56
```

Figure 10: The program for testing the processor.

This small program demonstrates most of the functionality of the processor. Explanations for the operation are given as comments in Figure 10.

On the first LDR instructions, the hazard unit stalls the fetch and decode stages. Later on, in the SUBS instruction the hazard unit intervenes in the operation of the pipeline again. These allow for a complete test for the hazard unit.

Different instructions (data processing, memory and branch) are used within the program, and also different conditions are paired with those instructions to test the controller. There are no individual unit tests for the datapath components, this is rather a test for the higher level modules (controller, datapath and hazard unit), and it is also an integration test.

A few clock cycles' debug output of the test is shown in Figures 11, 12, 13 and 14. The hazard unit, controller and datapath signals can be traced in these Figures.

Figure 11: 3<sup>rd</sup> clock cycle of the test.

Figure 12:  $4^{th}$  clock cycle of the test.

Figure 13: 5<sup>th</sup> clock cycle of the test.

Figure 14: 6<sup>th</sup> clock cycle of the test.

# Conclusion

The implemented processor design, its sub-modules and the test results are presented in this report. The branch predictor as explained in the project document is not implemented.

The Verilog HDL code is ready to be uploaded to the FPGA, and its input/output ports are arranged for easy demonstration.