

- V. Memorize These! MIPS things
- @ oadultra deep field
- No Operation: Avoid register, memory writing and reading.
- Register file = 32 registers (collection) excluding immediate values
- Instruction Register (IR) contains the encoded instructions.
- \$sp = last occupied location on top of stack (grows & address)
- PC is updated on the rising edge of the next clock cycle.
- Mem To Reg multiplexer is reversed because wires cross on diagram!
- Branch Target Address (BTA) = PC+4+ (offset × 4)

## (VI) Control Signal Outputs

| Instruction | Reg Dst | ALUsrc | MemToReg | Reg Write |
|-------------|---------|--------|----------|-----------|
| R-type      | 1       | O      | 0        | 1         |
| lw          | 0       | 1      | 1        | 1         |
| SW          | ×       | 1      | ×        | 0         |
| beg         | ×       | 0      | X        |           |

| Instruction | MemRead | MemWrite | Branch | ALUGPI | ALUGP 2 |
|-------------|---------|----------|--------|--------|---------|
| R-type      | 0       | 0        | 0      | 1      | 0       |
| lω          | 1       | 0        | 0      | 0      | 0       |
| sw          | 0       | 1        | 0      | 0      | 0       |
| beg         | 0       | 0        | 1      | 0      | 1       |