



pubs.acs.org/NanoLett

Terms of Use

# A Graphene-Based Hot Electron Transistor

Sam Vaziri,<sup>†,||</sup> Grzegorz Lupina,<sup>‡,||</sup> Christoph Henkel,<sup>†</sup> Anderson D. Smith,<sup>†</sup> Mikael Östling,<sup>†</sup> Jarek Dabrowski,<sup>‡</sup> Gunther Lippert,<sup>‡</sup> Wolfgang Mehr,<sup>‡</sup> and Max C. Lemme\*,<sup>†,§</sup>

Supporting Information

ABSTRACT: We experimentally demonstrate DC functionality of graphene-based hot electron transistors, which we call graphene base transistors (GBT). The fabrication scheme is potentially compatible with silicon technology and can be carried out at the wafer scale with standard silicon technology. The state of the GBTs can be switched by a potential applied to the transistor base, which is made of graphene. Transfer characteristics of the GBTs show ON/OFF current ratios exceeding 10<sup>4</sup>.



KEYWORDS: Graphene, transistor, hot electrons, hot carrier transport, tunneling

raphene has been investigated intensely as a nextgeneration electronic material since the presence of the field effect was reported in 2004. The absence of a band gap and the resulting high off-state leakage currents prohibit graphene as the channel material in field effect transistors (FETs) for logic applications.<sup>2</sup> While graphene RF analog transistors can exploit the higher carrier mobility<sup>3</sup> and saturation velocity,<sup>4</sup> band-to-band tunneling reduces drain current saturation and voltage gain.<sup>5–7</sup> Several alternative graphene device concepts have been proposed that rely on quantum mechanical tunneling. These include graphene/ hexagonal boron nitride superlattices<sup>8</sup> or (gated) graphene/semiconductor Schottky barriers.<sup>9,10</sup> Along these lines, we recently proposed a graphene base transistor (GBT),<sup>11</sup> a hot electron transistor (HET)<sup>12-14</sup> with a base contact made of graphene that can potentially deliver superior DC and RF performance.<sup>11</sup> HETs with metallic bases are limited by two mechanisms: carrier scattering and "self-bias crowding" (inplane voltage drop) in the base material. Optimization becomes a trade-off, since thinning the metal-base reduces scattering, but increases the metal-base resistance and the self-bias crowding.<sup>12</sup> Graphene is thus the ideal material for HET bases due to its ultimate thinness and high conductivity. Theoretical calculations predict that ON/OFF current ratios of over 5 orders of magnitude and operation up to the THz frequency range can be obtained with GBTs. 11 An isometric view and a schematiccross section are shown in Figure 1a,b. The graphene base electrode is sandwiched between two insulating dielectrics, which are covered with two electrodes (emitter and collector). The emitter-base insulator (EBI) functions as the tunneling



Figure 1. (a) Schematic layout of the three terminal graphene base transistor. The emitter is formed by the doped Si substrate. The graphene base is transferred on top of the emitter after forming a thin EBI. The graphene base is contacted and a BCI is deposited on top of the graphene base before depositing the metal collector. (b) Crosssection of a GBT. During device operation, hot carriers are injected from the emitter across the EBI and the graphene base into the collector, as indicated by the red arrow. (c) Top view optical micrograph of a GBT with two base contacts. A cartoon of the graphene base has been added for clarity.

Received: November 21, 2012 Revised: February 3, 2013 Published: March 14, 2013

<sup>&</sup>lt;sup>†</sup>KTH Royal Institute of Technology, School of Information and Communication Technology, Isafjordsgatan 22, 16440 Kista, Sweden

<sup>&</sup>lt;sup>‡</sup>IHP, Im Technologiepark 25, 15236 Frankfurt (Oder), Germany

<sup>&</sup>lt;sup>§</sup>University of Siegen, Hölderlinstrasse 3, 57076 Siegen, Germany



Figure 2. Schematic band diagram of a GBT in different modes of operation (drawn to scale on the energy axis). The materials are identical to the ones used in the experiments. The graphene layer is assumed to be undoped, which is most likely different from the experiment. However, the results are not generally affected by the doping level. (a) The band alignment under flat band condition. (b) For finite collector voltages the device is in the OFF-state. A slight influence on the EBI field is shown to take into account incomplete screening of the collector field by the graphene base. (c) Increasing the base voltage to more positive voltages switches the device to the ON-state. The effective tunneling barrier of the EBI is reduced to enable Fowler–Nordheim tunneling, ballistic transport across the graphene, and injection of hot electrons into the BCI conduction band.



Figure 3. (a) Schematic cross section of the GBT wiring setup for a base voltage sweep. (b) Transfer characteristics of a GBT (device A). The graphene base voltage is swept from 0 to 6 V (red) and back to 0 V (blue) while biasing the emitter and the collector at 0 and 8 V, respectively. The collector current  $I_C$  is monitored. An ON/OFF collector current ratio of  $10^3$  is achieved. (c) Schematic cross section of the GBT wiring setup for an emitter voltage sweep. (d) The emitter voltage  $V_E$  is swept from 0 to -6 V while biasing the base and the collector at 0 and 2 V, respectively (device B). Inset: Transfer characteristics for the same device, including breakdown at  $V_B = 6$  V.

In our implementation, the collector is made of metal and the emitter is made of doped silicon. The fabrication process was designed to be largely silicon CMOS technology compatible (see Methods section). Here, we are reporting on experimental data of six different devices, labeled "device A" through "device F", including the Supporting Information. A top-view photograph of a GBT is shown in Figure 1c. The specific band structure of the GBTs investigated in this work is



Figure 4. (a) Idealized schematic band diagram during double sweep operation. The graphene base voltage and the collector voltage are kept at a certain fixed voltage difference. The injection of hot electrons from the n-doped Si emitter is controlled entirely by the EBI field. (b) Transfer characteristics for a fixed base collector bias  $V_{BC}$  and a base voltage sweep from  $V_B = 4-6$  V. The emitter voltage is kept at 0 V (device C). (c) Logarithmic scale of the transfer characteristics with an ON/OFF-ratio >10<sup>3</sup>. (d) Output characteristics of the GBT for various base voltages  $V_B$  extracted from the measurements shown in panels b and c.

shown schematically in Figure 2 for three relevant cases: (a) the flatband case with no external bias, (b) the OFF-state, where a collector bias is applied, and (c) the ON-state with both collector bias and base bias. We note that the work functions. band offsets and bias voltages are drawn to scale based on wellknown literature data for the materials used for fabrication, while the layer thicknesses are not to scale. In particular, an ndoped silicon emitter, a thermally grown silicon dioxide (SiO<sub>2</sub>) EBI tunneling barrier, a graphene base, an atomic layer deposited (ALD) aluminum oxide (Al2O3) collector-base insulator (BCI) and an evaporated titanium/gold collector contact were used. Without a voltage drop across the EBI (e.g.,  $V_{\rm E} = V_{\rm B} = 0$  V as in Figure 2a,b), the device is "OFF" regardless of any reasonable positive bias applied to the collector. There should be no current flowing from the emitter to the base or the collector as electrons in the emitter face the high potential barrier of the EBI. In reality, the monatomic graphene base layer does not fully screen the electrical field generated when a collector bias is applied,8 and there is a slight voltage drop across the EBI as indicated in Figure 2b. When a positive voltage is applied to the base in addition to a finite collector voltage (with  $V_{\rm B}$  <  $V_{\rm C}$ ), hot electrons will tunnel across the lowered barrier of the EBI from the conduction band of the ndoped silicon to the base through the Fowler-Nordheim mechanism. If all barriers are chosen carefully, these hot electrons are further injected into the base collector insulator conduction band and arrive at the collector contact. Thus, the state of graphene base transistor can be controlled with the potential of the graphene base electrode.

Figure 3a,b shows the wiring and the corresponding measurement of the collector current versus base voltage of a GBT (device A). This measurement is similar to the transfer

characteristics (i.e., drain current vs gate voltage) in standard silicon metal oxide semiconductor (MOS) FETs. In this device, the EBI and the BCI consist of 5 nm SiO<sub>2</sub> and 21 nm Al<sub>2</sub>O<sub>3</sub>, respectively. Both base contacts were connected to ensure a more uniform potential distribution across the base. The emitter potential was  $V_{\rm E}$  = 0 V and the collector was biased at  $V_{\rm C}$  = 8 V. The base voltage was swept from 0 to 6 V and back to 0 V. At a voltage of  $V_{\rm Bth} \approx 4.5$  V, the current  $I_{\rm C}$  measured at the collector contact increases rapidly. This is the threshold at which the energy barrier of the EBI is reduced sufficiently to allow Fowler-Nordheim tunneling and, ideally, the electrons have sufficient energy to be injected into the conduction band of the BCI (compare Figure 2c). It separates the OFF-state form the ON-state and we call  $V_{\rm Bth}$  the "threshold voltage" in analogy to conventional MOSFETs. Comparing  $I_{\rm C}$  at graphene base voltages below and above the threshold voltage results in an ON/OFF collector current ratio of >1000 (compare Figure 3b). In addition, the dual base voltage sweep reveals that no significant hysteresis is present in the device characteristics. This indicates that charge trapping in the insulators does not play any significant role in the operation. An alternative measurement setup for a different GBT (device B) with identical EBI thickness and 25 nm Al<sub>2</sub>O<sub>3</sub> BCI is shown in Figure 3c. Here, the base and the collector potentials are fixed at  $V_{\rm B}$  = 0 V and  $V_{\rm C}$  = 2 V, respectively. Instead of the base, the emitter voltage is swept from 0 to -6 V. The threshold voltage is again reached for a voltage drop across the EBI of 4.5 to 5 V. The inset in Figure 3d shows the GBT transfer characteristics for the same device, but includes a sharp drop of the collector current at  $V_{\rm B} \approx 6$  V, caused by a hard breakdown of the EBI silicon oxide. As a consequence, the emitter and base were short-circuited and the entire emitter current flows through the

base contacts, as the electrons can no longer gain sufficient energy to be injected into the BCI conduction band. Variable temperature measurements (see Supporting Information) show that in the relevant high-field region, electrons are injected from the emitter to the graphene base mostly by tunneling. The collector current, in contrast, shows some increase with temperature. This indicates that part of the transport through the base collector insulator occurs via a defect-mediated process.

In subsequent measurements, the base and the collector voltage were swept simultaneously. This keeps the electric field across the BCI constant and reduces the stress on the EBI because it minimizes the exposure time of the device to the maximum electrical field. Here we recall that the collector potential influences also the field in the EBI due to incomplete screening at the graphene base. The band structure for such double sweeps is shown schematically in Figure 4a. A set of transfer characteristics can be seen in Figure 4b. This is a different device than those in Figure 3, with an EBI and a BCI of 5 nm SiO<sub>2</sub> and 25 nm Al<sub>2</sub>O<sub>3</sub>, respectively (device C). We use the term "emitter-base voltage" in the figure caption to differentiate from the previous measurements. In the ONstate, the collector current clearly depends on the base-collector potential difference V<sub>BC</sub>. Figure 4c shows the same data in logarithmic scale. The threshold voltage is similar to the devices in Figure 3, indicating that the switching mechanism is dominated by the emitter-base tunneling process. These GBTs achieve an ON/OFF collector current ratio of  $\sim 10^3$ . Base-collector voltages greater than 6 V lead to an additional increase in the collector current below the threshold voltage. We speculate that this is the onset of additional conduction mechanisms through the Al<sub>2</sub>O<sub>3</sub> BCI, an undesirable parasitic effect. An additional unexpected collector current increase at low base voltages between  $V_B = 0$  and 1 V is also observed that is attributed to the charging and discharging of traps in the EBI and/or the BCI.

Figure 4d shows the collector current  $I_{\rm C}$  as a function of the collector voltage, which is the equivalent to output characteristics in conventional MOSFETs. The data is extracted from the previous graphs for different base voltages and a fixed emitter voltage of  $V_{\rm E}=0$  V. Above the threshold voltage of  $V_{\rm Bth}=4.5$  V,  $I_{\rm C}$  increases rapidly with higher collector voltages. This is in good agreement with our predictions. The collector currents do not saturate, which would be expected, but dielectric breakdown prevents applying sufficiently high collector voltages in this first generation of GBTs. Future BCI materials optimized for band offsets and thickness will extend the window of operation.

The common-base transfer characteristics of a GBT (device D) at  $V_{\rm BC}=6$  V is shown in Figure 5. The transfer ratio  $\alpha$ , defined as the ratio between collector current and emitter current in the ON-state reaches values of up to 6.5% in our devices. While this is comparable to reports on metal—insulator—metal—insulator—metal HETs  $^{12,15,16}$  (see Supporting Information), high-energy barriers at both EBI and BCI prevent reaching the full performance potential of these devices. However, structures with low tunneling barriers and optimized thickness of EBI and BCI should enable competitive operation characteristics.  $^{11,17}$ 

Finally, we note that the collector currents in the ON-state are rather low, too low when addressing potential future applications. One option to improve this is to reduce the thickness and barrier height of the EBI, as a linear decrease in



**Figure 5.** Common base transfer characteristics of a GBT at  $V_{\rm BC}=6$  V. A maximum common base gain up to 6.5% is achieved (device D).

thickness will lead to an exponential increase in the tunneling currents. Another option is to reduce the band offset and the thickness of the BCI, as these will decrease the quantum mechanical reflection at the base-insulator band edge and the scattering rate during transport across the dielectric. An example is shown in Figure 6, which compares the transfer



**Figure 6.** Transfer characteristics of a GBT with reduced BCI thickness of 16 nm at a constant base collector voltage difference of  $V_{\rm BC}=1.5~\rm V$  (black squares, device E). A comparison with the device from Figure 4 with a BCI thickness of 25 nm and  $V_{\rm BC}=2~\rm V$  (red dots) shows a drastic increase in ON-current density and ON/OFF ratio of approximately  $5\times10^4$ . The currents were normalized for size because the devices have different active areas. The 16 nm BCI broke down at  $V_{\rm B}\approx6.7~\rm V$ .

characteristics of a GBT with a reduced BCI of 16 nm (device E) with the device in Figure 4. The currents are normalized for size to compensate for different device areas, hence the difference in OFF-state leakage. Apart from the BCI thickness, the fabrication process was identical. A clear increase in  $I_{\rm C}$  can be observed despite a slightly lower  $V_{\rm BC}$ , along with an increase in the ON/OFF ratio exceeding 104 if the base voltage is extended to 7 V. In comparison with devices in Figure 3b,d and Figure 4c, this higher ON/OFF ratio has been achieved with a thinner BCI (16 nm Al<sub>2</sub>O<sub>3</sub> instead of 25 nm) and a higher emitter-base voltage (6.7 V instead of 6 V). This clear dependence of I<sub>C</sub> on the BCI thickness and a slight temperature dependence of the BCI currents (not shown) indicate that the devices do not operate in the fully ballistic regime, which is required to obtain high gain. We expect improved performance from lower tunneling barriers and dielectric thicknesses. 11,17 Nevertheless, one should note that small band offsets and thinner BCIs will increase the OFF-state currents through thermionic emission, direct tunneling and Frenkel-Poole tunneling. As a consequence, GBTs will have to be optimized with regards to thickness and materials for BCI and EBI depending on the envisioned application.

In summary, we report the experimental realization of a vertical hot electron transistor that can be switched by a voltage applied to the graphene base. We achieve ON/OFF current ratios exceeding 10<sup>4</sup> and most of the fabrication process is compatible with CMOS technology. Potential applications for GBTs include high speed RF analog devices like low noise amplifiers or power amplifiers and, if combined with complementary hot hole transistors, logic circuits.

Methods. A CMOS compatible process scheme on 200 mm silicon (100) substrates was used to fabricate the GBT structures. Neighboring devices were electrically isolated by shallow trench isolation (STI). Trenches were etched into the Si substrate and filled with high density plasma chemical vapor deposited SiO2, followed by chemical mechanical polishing. After a phosphorus implantation step to dope the Si emitter, a 5 nm SiO<sub>2</sub> emitter base insulator (EBI) was grown by thermal oxidation. A photograph of a full processed wafer is shown in the Supporting Information. The wafers were then cut into  $1 \times$ 1 cm<sup>2</sup> chips to facilitate experimental process variations. Commercially available chemical vapor deposited (CVD) graphene were then transferred from their copper substrates similar to the methods described by Li et al.<sup>19</sup> and Lin et al.<sup>20</sup> A layer of poly(methylmethacrylate) (PMMA) was spindeposited to one side of the copper/graphene substrate. Subsequently, the backside graphene was removed in oxygen plasma, and the copper film was selectively etched in a FeCl<sub>3</sub> solution. After rinsing in deionized water, the PMMA/graphene film was transferred from solution onto the Si chips. PMMA was removed in a two-step wet chemical treatment in acetone and chloroform. A forming gas anneal at 350 °C was applied to evaporate residual solvents and polymer. After transfer, the presence and quality of single layer graphene sheets were confirmed by Raman spectroscopy.<sup>21</sup> Considering that the choice of contact metal is not at all limited to Au, we note that the graphene transfer and lift-off are the only process steps not compatible with state-of-the-art silicon technology. The graphene sheet was patterned by photolithography and reactive ion etching. Afterward, the graphene base contacts of 15 nm Ti/70 nm Au were deposited by e-beam evaporation in combination with a lift-off technique. The base collector insulator was deposited in two steps. First, a 3 nm Al seed layer was deposited by e-beam evaporation. This thin Al layer transforms completely to aluminum oxide during a subsequent exposure to ambient air. In the second step, Al<sub>2</sub>O<sub>3</sub> was deposited by atomic layer deposition (ALD) using a standard trimethyl-aluminum/water process. The total Al<sub>2</sub>O<sub>3</sub> thickness was confirmed by spectroscopic ellipsometry on bare Si wafers. Finally, a metal stack of 15 nm Ti/70 nm Au was e-beam evaporated and structured with a lift-off process to form the collector electrode. The devices were electrically characterized as double gate field effect transistors to confirm the presence of graphene (see Supporting Information). All measurements were performed at room temperature and ambient air.

## ASSOCIATED CONTENT

# Supporting Information

A table comparing the graphene hot electron transistors with conventional HETs from literature, standard graphene MOSFET characteristics obtained from devices fabricated with the technology described in this work and temperature dependent electrical data. This material is available free of charge via the Internet at http://pubs.acs.org.

#### AUTHOR INFORMATION

#### **Author Contributions**

S.V. and G.L. contributed equally to this paper.

#### Notes

The authors declare no competing financial interest.

#### ACKNOWLEDGMENTS

The authors thank F. Driussi, P. Palestri, and L. Selmi (Univ. Udine) for fruitful discussions. Support from the European Commission through a STREP project (GRADE, No. 317839), an ERC Advanced Investigator Grant (OSIRIS, No. 228229), and an ERC Starting Grant (InteGraDe, No. 307311) as well as the German Research Foundation (DFG, LE 2440/1-1) is gratefully acknowledged.

## REFERENCES

- (1) Novoselov, K. S.; et al. Electric Field Effect in Atomically Thin Carbon Films. *Science* **2004**, *306*, 666–669.
- (2) Lemme, M. C.; Echtermeyer, T. J.; Baus, M.; Kurz, H. A Graphene Field-Effect Device. *IEEE Electron Device Lett.* **2007**, 28, 282–284.
- (3) Kim, S.; et al. Realization of a high mobility dual-gated graphene field-effect transistor with Al<sub>2</sub>O<sub>3</sub> dielectric. *Appl. Phys. Lett.* **2009**, *94*, 062107–062103.
- (4) Dorgan, V. E.; Bae, M.-H.; Pop, E. Mobility and Saturation Velocity in Graphene on SiO<sub>2</sub>. Appl. Phys. Lett. **2010**, 97, 082112.
- (5) Meric, I.; Baklitskaya, P.; Kim, P.; Shepard, K. RF performance of top-gated, zero-bandgap graphene field-effect transistor. *Electron Devices Meeting IEDM* **2008**, 1–4.
- (6) Rodriguez, S.; et al. RF Performance Projections of Graphene FETs vs. Silicon MOSFETs. ECS Solid State Lett 2012, 1 (5), Q39–O41.
- (7) Das, S.; Appenzeller, J. On the Importance of Bandgap Formation in Graphene for Analog Device Applications. *IEEE Trans. Nanotechnol.* **2011**, *10*, 1093–1098.
- (8) Britnell, L.; et al. Field-Effect Tunneling Transistor Based on Vertical Graphene Heterostructures. *Science* **2012**, 335, 947–950.
- (9) Tongay, S.; et al. Graphene/GaN Schottky diodes: Stability at elevated temperatures. *Appl. Phys. Lett.* **2011**, *99*, 102102–102103.
- (10) Yang, H.; et al. Graphene Barristor, a Triode Device with a Gate-Controlled Schottky Barrier. *Science* **2012**, 336, 1140–1143.
- (11) Mehr, W.; et al. Vertical Transistor with a Graphene Base. *IEEE Electron Device Lett.* **2012**, 33, 691–693.
- (12) Mead, C. A. Operation of Tunnel-Emission Devices. *J. Appl. Phys.* **1961**, 32, 646–652.
- (13) Heiblum, M. Tunneling hot electron transfer amplifiers (theta): Amplifiers operating up to the infrared. *Solid-State Electron.* **1981**, *24*, 343–366.
- (14) Yajima, T.; Hikita, Y.; Hwang, H. Y. A heteroepitaxial perovskite metal-base transistor. *Nat. Mater.* **2011**, *10*, 198–201.
- (15) Nelson, O. L.; Anderson, D. E. Hot-Electron Transfer through Thin-Film Al-Al $_2$ O $_3$  Triodes. *J. Appl. Phys.* **1966**, *37*, 66–76.
- (16) Huber, E. E.; Johnston, F. L.; Kirk, C. T. Hot Electron Transport in Al<sub>2</sub>O<sub>3</sub> Triodes Produced by Plasma Oxidation. *J. Appl. Phys.* **1968**, 39, 5104–5116.
- (17) Driussi, F.; Palestri, P.; Selmi, L. Modelling, simulation and design of the vertical Graphene Base Transistor. In *Insulating Films on Semiconductors*; (INFOS); Cracow, Poland, 2013.
- (18) Taur, Y.; et al. CMOS scaling into the nanometer regime. *Proc. IEEE* 1997, 85, 486–504.
- (19) Li, X.; et al. Large-Area Synthesis of High-Quality and Uniform Graphene Films on Copper Foils. *Science* **2009**, 324, 1312–1314.
- (20) Lin, Y.-C.; et al. Clean Transfer of Graphene for Isolation and Suspension. ACS Nano 2011, 5, 2362–2368.
- (21) Ferrari, A. C.; et al. Raman Spectrum of Graphene and Graphene Layers. *Phys. Rev. Lett.* **2006**, 97, 187401–187404.