# An automatic phase error compensating multiphase LC oscillator: analysis and design

Sina Seifi · Hossein Miar-Naimi

Received: 28 October 2012/Accepted: 11 September 2013/Published online: 26 September 2013 © Springer Science+Business Media New York 2013

**Abstract** In this work a self phase error compensating multiphase LC oscillator is proposed. Mismatches in LC tanks are considered as the main source of phase errors. Considering this, an analytical approach is proposed to find a relationship between phase errors and their corresponding coupling factors as a necessary condition for phase error cancellation then a self compensating circuit is proposed accordingly. The compensation circuit first detects the phase errors then employs them in a current tuner to change each stage coupling factor to reduce phase errors. The building blocks of the proposed circuit are investigated and the transistor level implementation of each one is presented afterwards. The theoretical results are evaluated and confirmed through simulations using ADS software in 0.18 µm CMOS technology. Simulation results show that not only phase errors are reduced with respect to the previous methods but also this procedure does not impose any further power consumption and phase noise to the circuit.

**Keywords** Multiphase LC oscillators · Phase errors · Fabrication mismatches · Coupling factors · Wireless communications

S. Seifi (⊠)

Electrical and Computer Engineering Faculty, Babol Noshirvani University of Technology, Babol, Iran e-mail: s.seifi65@yahoo.com

H. Miar-Naimi Electrical and Electronics Engineering Faculty, Babol Noshirvani University of Technology, Babol, Iran

#### 1 Introduction

The problem of generating sinusoidal waveforms with accurate phase difference has drawn a lot of attentions lately because of their key role in applications such as image-reject, zero-IF and low-IF receivers [1–3]. So implementing multiphase oscillators as the key building blocks in many wireless communication systems is of important concern [4]. Furthermore, the need for multiphase clocks in frequency multipliers based on edge combination [5], frequency synthesizers and fractional-N dividers [6] is inevitable. Also in receivers downconverting high frequency signals using signals at much lower frequency than them is possible by multiphase oscillators [7, 8]. Moreover, multiphase oscillators can be also employed in high speed samplers and clock and data recovery circuits, either [9].

Several methods have been proposed to implement multiphase oscillators. One common way is using ring oscillators [10–14] but they have the disadvantage of poor phase noise characteristics [10, 11]. Frequency dividers which work at N times of the desired frequency [15] are another approach to generate multiphase outputs but they have the difficulty of high frequency signal production. Another method to create multiphase outputs lies on the possibility of coupling several LC tanks by transistors [16]. Because of the filtering characteristics of the LC tanks, phase noise in the mentioned structure is improved considerably [17] so it can be a good choice for multiphase generation.

The applications of multiphase oscillator usually need accurate phase differences among the outputs. For example, phase inaccuracies can limit the ability of eliminating image frequencies [18] in the image rejection receivers. Therefore, compensating methods should be devised in order to reduce them [6, 19]. Studies show that fabrication





Fig. 1 Multiphase LC oscillator [16]

mismatches among the elements of LC tanks can be the major factor for phase error [16]. References [20-22] investigate and estimate phase and amplitude errors in a quadrature oscillator. In [23] a new method is presented for reducing quadrature phase and amplitude errors considering different coupling factor for each stage. Despite of previous works like [20] the traditional tradeoff between phase error and phase noise is cancelled in [23]. Reference [24] used the mentioned method to design a phase and amplitude tunable quadrature oscillator. Because of the complexity of the equations, same procedure as [24] cannot be employed for multiphase oscillators with more than 2 stages. Reference [16] analyzed phase errors in an N-stage multiphase LC oscillator and proposed some methods to reduce them but using these methods increases both the power consumption and phase noise of the circuit. In this work we extract a novel method (circuit) to automatically reduce phase errors while phase noise performance of the circuit is improved. The key parameter here is to change the coupling factors in each stage with respect to its corresponding phase error. Also the compensation circuit consumes no additional power.

The rest of the paper is organized as follows: in Sect. 2 multiphase LC oscillators are briefly described and essential equations for approaching to the proposed method are extracted. In Sect. 3, needed blocks for implementing the self compensating circuit is introduced. In Sects. 4 and 5 power consumption and phase noise of the circuit is investigated and in Sect. 6 simulation results are presented and at last in Sect. 7 the most important results of this work are summarized.

# 2 Proposed method

The schematic of a multiphase LC oscillator is shown in Fig. 1.



$$\Delta\theta = \frac{\pi}{N},\tag{1}$$

where  $\Delta\theta$  is the phase difference between two successive stages and N is the number of stages.

Considering the first stage phase equal to zero (reference phase), every stage phase can be expressed by (2).

$$\theta_n = (n-1)\frac{\pi}{N},\tag{2}$$

where  $\theta_n$  is the phase of *n*th stage.

Note that (1) and (2) are not true in the presence of fabrication mismatches. Here, first an analytical approach is described and using it a simple equation is extracted for reducing phase errors (difference between the output phase found by (2) and the real one) then a self compensating circuit is proposed to implement the mentioned equation.

We assume the selectivity of the tanks high enough so the output voltages can be considered sinusoidal with very good approximation [20], and can be expressed in phasor form. Therefore for every stage, (3) can be written.

$$V_{o_n}^{\pm} = -Z_{nRLC}(j\omega) \times I_n^{\pm}, \tag{3}$$

where  $V_{o_n}^{\pm}$  is the output voltage phasor and  $I_n^{\pm}$  is the current phasor passing through each tank and  $Z_{nRLC}$  is the LC tank impedance of the *n*th stage and can be found by (4).





**Fig. 2** Phasor diagram of  $I_1^+$ 

$$Z_{nRLC}(j\omega) = \frac{1}{\frac{1}{R_{on}} + j\left(\omega C_n - \frac{1}{\omega L_n}\right)},\tag{4}$$

where  $\omega$  is the oscillation frequency,  $L_n$  and  $C_n$  are the *n*th stage inductor and capacitor values respectively and  $R_{pn}$  is the equal parallel resistance of the tank which results of  $L_n$  and  $C_n$  parasitic resistances.

The phasor form for output voltages is as (5).

$$V_{o_n}^+ = A_n \angle \theta_n, \tag{5}$$

where  $A_n$  is the output voltage amplitude. (The equations will be extracted using  $V_{o_n}^+$  but the same sayings are true for  $V_{o_n}^-$ ).

In this steady state oscillation, transistors operate in the large signal regime and behave much like switches so the injected current into each tank assumed to be square wave [23]. The harmonic of current involved in oscillation can be found using (6) and (7).

$$I_1^+ = \frac{2}{\pi} I_{\text{bias}}[(1 \angle \pi + \theta_1) + (m_1 \angle \theta_N)],$$
 (6)

$$I_n^+ = \frac{2}{\pi} I_{\text{bias}} [(1 \angle \pi + \theta_n) + (m_n \angle \pi + \theta_{n-1})] \quad 1 < n \le N,$$
(7)

where  $I_{\text{bias}}$  is the  $Gm_n$  network tail current (see Fig. 1).

In order to find a way to reduce phase errors, first we need to apply the phase condition for (3). For this purpose the phase of (6) and (7) should be found.

Figure 2 shows the phasor diagram of  $I_1^+$  (the term  $(2/\pi)I_{\text{bias}}$  is neglected because it has no effect on the current phase. Note that the phasor diagram for  $I_n^+$  yields to the same results).

According to Fig. 2, the phase of  $I_1^+$  can be found using (8).

$$\angle I_1^+ = \pi + \theta_1 - (\alpha_1 + \Omega_1), \tag{8}$$

where  $\Omega_1$  can be found immediately by (9).

$$\Omega_1 = \frac{\pi - (\theta_N - \theta_1)}{2}.\tag{9}$$

Considering the fact  $\theta_N - \theta_1 \approx \pi - \frac{\pi}{N}$ , for finding  $\alpha_1$ , (10) can be written.

$$\sin \alpha_1 = \frac{(m_1 - 1)}{\sqrt{1^2 + 1^2 + 2\cos(\pi - \frac{\pi}{N})}} \frac{\tan(F_1)}{\sqrt{1 + \tan^2(F_1)}}.$$
 (10)

Equation (11) can be written using Fig. 2.

$$\tan(F_1 + F_2) = \frac{\overline{AD} + 1}{\overline{Af}} = \frac{1 + m_1 \cos\frac{\pi}{N}}{m_1 \sin\frac{\pi}{N}}.$$
 (11)

Using (11) and considering the fact  $F_2 \approx \frac{\pi}{2} - \frac{\pi}{N}$ , we can write (12).

$$\tan(F_1) = \frac{\sin(\frac{\pi}{N})}{m_1 + \cos(\frac{\pi}{N})}.$$
 (12)

Using (10) and (12) will lead us to (13).

$$\sin \alpha_1 = \frac{(m_1 - 1)\cos(\frac{\pi}{2N})}{\sqrt{m_1^2 + 2m_1\cos(\frac{\pi}{N}) + 1}}$$
(13)

For small values of  $\alpha_1$ , (13) is reduced to (14).

$$\alpha_1 = \frac{(m_1 - 1)\cos(\frac{\pi}{2N})}{\sqrt{m_1^2 + 2m_1\cos(\frac{\pi}{N}) + 1}}$$
(14)

Note that using the same approach for other stages will lead to the same equation and the general rule can be extracted for calculating  $\alpha_n$  as (15).

$$\alpha_n = \frac{(m_n - 1)\cos\left(\frac{\pi}{2N}\right)}{\sqrt{m_n^2 + 2m_n\cos\left(\frac{\pi}{N}\right) + 1}}$$
(15)

In fact  $\alpha_n$  is a parameter that relates the current phase to the coupling factor of each stage and by changing coupling factors one can control the phase of current injected to each tank.

Therefore, by using (8) and (9), the Phase of  $I_1^+$  can be found as (16).

$$\angle I_1^+ = \frac{\pi}{2} + \frac{\theta_1}{2} + \frac{\theta_N}{2} - \alpha_1 \tag{16}$$

By using the same approach we can find the phase of  $I_n^+$  using (17).

$$\angle I_n^+ = \pi + \frac{\theta_{n-1}}{2} + \frac{\theta_n}{2} - \alpha_n \quad 1 < n \le N$$
 (17)

Applying the phase condition for (3) will lead us to (18) and (19).

$$\varphi_1 - \alpha_1 = \frac{\pi - (\theta_N - \theta_1)}{2},\tag{18}$$



$$\varphi_n - \alpha_n = \frac{\theta_n - \theta_{n-1}}{2} \quad 1 < n \le N, \tag{19}$$

where  $\varphi_n$  is the LC tank phase and can be found by (20).

$$\varphi_n = \tan^{-1} \left[ \frac{R_{pn} (1 - L_n C_n \omega^2)}{L_n \omega} \right]. \tag{20}$$

Using (1) and considering the fabrication mismatches, the phase difference between two successive stages can be modeled as (21) and (22).

$$\pi - (\theta_N - \theta_1) = \frac{\pi}{N} + \psi_{e_1},\tag{21}$$

$$\theta_n - \theta_{n-1} = \frac{\pi}{N} + \psi_{e_n} \, 1 < n \le N,$$
 (22)

where  $\psi_{e_1}$  is the phase error between Nth and first stage and  $\psi_{e_n}(n \neq 1)$  is the phase error between (n-1)th and nth stage.

Clearly for satisfying Barkhausen criteria (23) must be fulfilled.

$$\sum_{n=1}^{N} \psi_{e_n} = 0 \tag{23}$$

Replacing (21) and (22) in (18) and (19) respectively results to (24).

$$\varphi_n - \alpha_n = \frac{\pi}{2N} + \frac{\psi_{e_n}}{2} \tag{24}$$

Equation (24) expresses a relationship among the phase of nth stage LC tank, the phase of the current passing through it and the phase error of nth stage. As shown in (15), the value of  $\alpha_n$  can be tuned by changing the coupling factor of the corresponding stage. So according to (24) changing  $\alpha_n$  would change  $\psi_{e_n}$ . Clearly for having a phase error less oscillator we should have (25).

$$\varphi_n - \alpha_n' = \frac{\pi}{2N},\tag{25}$$

where  $\alpha_n'$  is the new  $\alpha_n$  that reduces the phase error.

Replacing (25) in (24) will lead us to (26).

$$\alpha_n' = \alpha_n + \frac{\psi_{e_n}}{2} \tag{26}$$

In extracting (26) from (24) and (25),  $\varphi_n$  considered to be constant. In fact according to (20) the value of  $\varphi_n$  depends on the tank elements (which remain constant) and the oscillation frequency. The oscillation frequency can be found using (27) [16].

$$\omega = \sqrt{\omega_{res}^2 + \left(\frac{\omega_{res}}{2Q} \frac{m \sin(\Delta \theta)}{1 + m \cos(\Delta \theta)}\right)^2} - \frac{\omega_{res}}{2Q} \frac{m \sin(\Delta \theta)}{1 + m \cos(\Delta \theta)},$$
(27)

where  $\omega_{res}$  is the LC tank resonance frequency, Q is the tanks' quality factors and  $m=m_1=\ldots=m_n$  (coupling factors which considered equal for all stages). Note that (27) is extracted considering a symmetric circuit without any mismatches. According to (27) the oscillation frequency changes by changing the coupling factors but because of the small nature of phase errors, a small change in  $\alpha_n$  (and therefore  $m_n$ ) is needed to reduce them so the frequency deviation is small and can be neglected (this will be confirmed through simulation) so  $\varphi_n$  can be considered constant.

Using (26), one can compensate phase errors resulting from circuit elements mismatches. For this purpose first phase error between two successive stages should be measured and added to  $\alpha_n$  to find  $\alpha'_n$ . Then  $\alpha'_n$  should be translated to  $m'_n$ (the corresponding value for  $\alpha'_n$  according to (15)) and change the tail current of the  $Gmc_n$  network. The block diagram of an N stage self compensating oscillator is shown in Fig. 3. Note that  $\psi_{e_n}$  is defined between n-1 and nth stage so by correcting one stage phase the phase difference between two stages is corrected.

**Fig. 3** The self compensating oscillator block diagram





# 3 Circuit level implementation of the compensating circuit

As shown in Fig. 3, first the sinusoidal output voltages of two successive stages are converted to square ones using amplifiers so they can be fed to phase detectors. Then the phase detector produces an output square voltage proportional to the phase error between the corresponding stages, after that the charge pump and current tuner blocks adjust the  $Gmc_n$  network tail current so that the phase error is compensated. In the following section we describe the transistor level design of each block in Fig. 3.

# 3.1 Amplifier

The amplifier circuit converts the sinusoidal voltages into square ones enabling the detector circuit to detect the phase difference between two successive stages. The mentioned circuit is shown in Fig. 4.

For having larger bandwidth, the output swing of the amplifier is increased using large tail current  $(I_b)$  instead of large resistors  $(R_{1,2})$ . Doing so will increase the power consumption of the circuit but in this work we employed a method to hold the power consumption unchanged. This method is explained more in Sect. 3.4.

#### 3.2 Phase detector

Phase detector, PD, generates a square waveform with a duty cycle proportional to the phase difference between its inputs. Schematic of the used phase detector is shown in Fig. 5 [26].

Also, like the amplifier circuit the output swing is increased by using large tail current instead of a large resistor because larger bandwidth is desired. Note that as will be explained in Sect. 3.4 the tail current increase does not impose a power penalty to the circuit.



Fig. 4 The amplifier circuit



Fig. 5 The phase detector circuit

### 3.3 Charge pump

The charge pump circuit creates a DC signal ( $V_{\text{tun}}$ ) proportional to the phase difference of phase detector's input waveforms. Figure 6 shows the schematic of the charge pump circuit.

As shown in Fig. 6,  $V_{\rm XNOR}$  from phase detector is fed to the input of charge pump circuit. When  $V_{\rm XNOR}$  is high then the capacitor  $C_p$  is discharged through Q3 and when it is low,  $C_p$  is charged through Q4. According to (1) phase difference between two successive stages should be equal to  $\frac{\pi}{N}$  which results the duty cycle of  $V_{\rm XNOR}$  to be equal to (N-1)/N. Therefore when there are no mismatches in order to hold  $V_{\rm tun}$  constant  $I_p$  must be (N-1) times greater than  $I_N$ .

# 3.3.1 Dynamic of the charge pump

Figure 7 shows the transient behavior of charge pump circuit in presence of a phase error occurring in t=0.

A linear estimation is used to measure the voltage change resulting from phase error.

As it is clear in Fig. 7 the slope of voltage is equal to  $tan(\alpha)$  in a period of  $V_{\rm XNOR}$  waveform. Equations (28) and (29) can be written considering Figs. 6 and 7.

$$V_{\text{rise}} = (N-1)\frac{I_1}{C_p}t_{\text{rise}},\tag{28}$$

$$V_{\text{fall}} = \frac{I_1}{C_p} t_{\text{fall}},\tag{29}$$

where  $V_{\rm rise}$  and  $V_{\rm fall}$  are the amount of increase and decrease in the  $V_{\rm tun}$  in a period of  $V_{\rm XNOR}$  respectively and  $t_{\rm rise}$ ,  $t_{\rm fall}$ 



Fig. 6 The charge pump circuit





Fig. 7 Transient behavior of charge pump circuit in the presence of phase error

are the rise and fall time (see Fig. 7). Also,  $I_1$  and  $C_p$  are introduced in Fig. 6. Equations (30), (31) and (32) can immediately be found considering Fig. 7.

$$t_{\rm rise} + t_{\rm fall} = T_{\rm XNOR}, \tag{30}$$

$$t_{\rm rise} = \frac{T_{\rm XNOR} \Delta \varphi}{\pi},\tag{31}$$

$$t_{\text{fall}} = \frac{T_{\text{XNOR}}(\pi - \Delta \varphi)}{\pi},\tag{32}$$

where  $T_{\rm XNOR}$  is the period of  $V_{\rm XNOR}$  and it is equal to half the period of the oscillator output and  $\Delta \varphi$  is the phase difference between two successive stages. Using (28)–(32) will lead us to (33) and (34).

$$V_{\text{rise}} = \frac{I_1}{C_p} \frac{T_{\text{XNOR}}}{\pi} (N - 1) \Delta \varphi, \tag{33}$$

$$V_{\text{fall}} = \frac{I_1}{C_p} \frac{T_{\text{XNOR}}}{\pi} (\pi - \Delta \varphi)$$
 (34)

The slope of voltage increase in the capacitor  $C_p$  can be found as (35) using (33) and (34).

$$tg(a) = \frac{V_{\text{rise}} - V_{\text{fall}}}{T_{\text{XNOR}}} = \frac{I_1}{C_p} \frac{N}{\pi} \psi_{e_n}$$
(35)

So considering (35), the change in  $C_p$  voltage can be found as (36).

$$\Delta V_{\text{tun}}(t) = \frac{I_1}{C_p} \frac{N}{\pi} \psi_{e_n}(t)$$
(36)

where  $\Delta V_{\text{tun}}(t)$  is the change in  $V_{\text{tun}}$  because of the phase error. (See Fig. 6).

#### 3.4 Current tuner

In Sect. 3.3.1 we found  $\Delta V_{\rm tun}(t)$  as a function of  $\psi_{e_n}$ . To build a phase compensating circuit  $\Delta V_{\rm tun}(t)$  should be used to change the value of  $\alpha_n$  to reach to  $\alpha'_n$  (see Eqn. (26)). Therefore  $\Delta V_{\rm tun}(t)$  should be equal to the variation of  $\alpha_n(\alpha'_n-\alpha_n)$ . Using (26) and (36) leads us to (37).

$$\frac{I_1}{C_n} \frac{N}{\pi} t = \frac{1}{2} \tag{37}$$

For (37) to be true, t (which stands for time) should be tuned. Therefore the charge pump circuit in Fig. 6 should be modified to Fig. 8.





Fig. 8 The modified structure of Fig. 6

In Fig. 8 the Switch  $SW_1$  is ON only for the limited time interval of  $t_1$  to satisfy (37). Using this method also reduces the power consumption of the circuit. Because after  $t_1$ ,  $SW_1$  must switch off, other compensation circuits such as amplifiers and phase detectors can be disabled as well as the charge pumps so in the steady state none of them impose any further power consumption to the circuit. Therefore as it mentioned in Sects. 3.2 and 3.3 tail currents can be increased for increasing output swing of amplifiers and phase detectors without being concerned about the increase of circuit power consumption.

In order to design the current tuner we need to extract an equation for  $m_n$  with respect to  $\alpha_n$  using (15). Limiting the case for 3, 4 and 5 stage oscillators shows that considering a second order estimation for (15) yields to equations with 99.9 % accuracy, the following equations can be extracted for these oscillators.

$$m_n = 1.715\alpha_n^2 + 2.089\alpha_n + 1.005$$
 3 stage oscillator, (38)

$$m_n = 1.001\alpha_n^2 + 1.614\alpha_n + 1.005$$
4 stage oscillator, (39)

$$m_n = 0.945\alpha_n^2 + 1.566\alpha_n + 1.005$$
 5 stage oscillator, (40)

These estimations are made considering  $m_n$  to change only from 0.4 to 1.6 which is enough for phase error correction because of the small nature of phase errors.

The general form of (38)–(40) is as (41).

$$m_n = A\alpha_n^2 + B\alpha_n + C \tag{41}$$

where A, B and C are the constants defined in (38)–(40). The proposed circuit to convert  $\alpha_n$  into  $m_n$  and create the  $Gmc_n$  network tail current for each stage is shown in Fig. 9. According to Fig. 9, (42) can easily be derived.

$$m_n \times i_{bias} = kV_{C_p}^2(t) + 2k(V_{C_p}(0) - V_{th})V_{C_p}(t) + k(V_{C_p}(0) - V_{th})^2 + i_{O_p}$$
(42)



Fig. 9 The proposed circuit to convert  $\alpha_n$  into  $m_n$ 

where  $V_{C_p}(0)$  is the initial voltage of  $C_p$ ,  $V_{C_p}(t)$  is the voltage variations of  $C_p$  resulting from the compensation circuit,  $V_{\text{th}}$  is the threshold voltage of Q1,  $i_{Q_2}$  is the bias current of Q2 and K is defined as (43).

$$k = \frac{1}{2}\mu_n Cox \frac{w}{l} \tag{43}$$

where  $\mu_n$  is the electron mobility, Cox is the gate oxide capacitance per unit area and  $\frac{w}{l}$  is the aspect ratio of Q1.

Therefore by equalizing (41) and (42) and considering  $i_{\text{bias}}$  equal to 1 mA, the needed parameters to design circuit of Fig. 9 according to (38)–(40) can be derived. The term  $i_{\text{bias}}$  as a constant value is added to the left side of (42) to attain consistent units in both sides.

#### 4 Power consumption

As mentioned previously, because the phase compensation circuits (amplifiers/phase detectors/...) need only operate during a limited time interval, they are disabled and consume no power in steady state. Therefore, the only parameter which changes after compensation is  $Gmc_n$  network tail current. Using (26) and (41), (44) and (45) can be written.

$$i_n = A\alpha_n^2 + B\alpha_n + C \tag{44}$$

$$i'_{n} = A\left(\alpha'_{n}\right)^{2} + B\alpha'_{n} + C$$

$$= A\left(\alpha_{n} + \frac{\psi_{e_{n}}}{2}\right)^{2} + B\left(\alpha_{n} + \frac{\psi_{e_{n}}}{2}\right) + C$$
(45)

where  $i_n$  and  $i'_n$  are the  $Gmc_n$  tail currents before and after compensation, respectively. Subtracting (44) from (45) will lead us to (46).

$$\Delta i_n = \frac{A}{4} \left( \psi_{e_n} \right)^2 + \left( A \alpha_n + \frac{B}{2} \right) \psi_{e_n} \tag{46}$$

where  $\Delta i_n$  is the current difference of  $Gmc_n$  before and after compensation.

Because of the small nature of phase errors and the value of A being approximately equal to 1 (see (38)–(40))



the first term of (46) can be neglected. Therefore the overall change of  $Gmc_n$  network currents can be found using (47).

Total current change = 
$$\sum_{n=1}^{N} \Delta i_n = \left( A \alpha_n + \frac{B}{2} \right) \sum_{n=1}^{N} \psi_{e_n}$$
 (47)

Using (23) in (47) will result into the total current change of zero so after compensation, power consumption of the circuit remains unchanged.

## 5 Phase noise analysis

As explained before, in the steady state mode the compensating circuits (amplifiers, phase detectors, charge pumps) are disabled so they cannot have any contribution in the phase noise. Therefore we can predict phase noise of oscillator outputs will not change considerably. In fact the only changes in oscillator after compensation is the change of  $Gmc_n$  network tail current which is not much because of the small nature of phase errors and cannot change phase noise considerably. (This will be confirmed through simulation in Sect. 6).

# 6 Simulation results

To evaluate the proposed structure a 3, 4 and 5 stage oscillator is designed using 0.18  $\mu$ m technology in ADS software. (As mentioned in the introduction, quadrature phase tuning is investigated in [24] and here we pay attention to the oscillators with more than 2 stages). The simulation is performed considering different mismatches in a range from 1 to 10 % between the inductor of the first stage and other stages but the same results can be extracted considering the same percent mismatches for capacitors.

Table 1 shows the values for different elements of the oscillator and proposed compensating circuits.

Figures 10, 11 and 12 show the simulation results for 3,4 and 5 stage oscillators in 1–10 % mismatch range, respectively and compare the proposed method with what references [16, 20] proposed to reduce the phase errors (increase of coupling factors). As shown, the proposed method has a better effect in reducing phase errors. Although because of the approximations made to achieve (15) and (26), the compensation circuit has a limited ability to reduce phase errors but according to Fig. 10, 11 and 12 it yields to better results compared to previous methods and has no tradeoffs with power consumption and phase noise performance of the oscillator.

Table 2 shows the different values for oscillation frequency versus coupling factors. As it can be seen the oscillation frequency does not change much so the

**Table 1** Different element values for circuit implementation

| Parameter                                                  | Value   | Unit  |
|------------------------------------------------------------|---------|-------|
| Inductance (L <sub>n</sub> ) of LC tank                    | 8       | nН    |
| Capacitance (C <sub>n</sub> ) of LC tank                   | 0.5     | pF    |
| Quality factor (Q) of LC tank                              | 4       | _     |
| (W/L) for oscillator transistors                           | 10/0.18 | μm/μm |
| (W/L) for amplifier transistors                            | 10/0.18 | μm/μm |
| (W/L) for phase detector (XOR) transistors                 | 2/0.18  | μm/μm |
| Tail currents (I <sub>bias</sub> ) of oscillator           | 1       | mA    |
| Coupling factors before compensation                       | 1       | _     |
| Bias current of amplifiers                                 | 2.5     | mA    |
| Bias current of phase detectors (XOR)                      | 1.25    | mA    |
| Bias current (I <sub>1</sub> ) of the charge pump circuits | 0.16    | mA    |
| Capacitor (C <sub>p</sub> ) of the charge pump circuits    | 0.01    | nF    |
|                                                            |         |       |



Fig. 10  $\psi_{e_1}$  versus different values of mismatches in a 3 stage oscillator



Fig. 11  $\psi_{e_1}$  versus different values of mismatches in a 4 stage oscillator

assumption made in Sect. 2 to consider  $\varphi_n$  constant for achieving (26) is accurate.

Furthermore, despite the proposed method, increasing coupling factors will result in the increase of power





Fig. 12  $\psi_{e_1}$  versus different values of mismatches in a 5 stage oscillator

Table 2 Oscillation frequency values versus different coupling factors

| -        |           |           |         |           |           |
|----------|-----------|-----------|---------|-----------|-----------|
| $m_n$    | 0.4 (GHz) | 0.7 (GHz) | 1 (GHz) | 1.3 (GHz) | 1.6 (GHz) |
| 3 Stages | 2.5       | 2.53      | 2.57    | 2.61      | 2.64      |
| 4 Stages | 2.47      | 2.50      | 2.52    | 2.53      | 2.54      |
| 5 Stages | 2.45      | 2.47      | 2.48    | 2.49      | 2.5       |



**Fig. 13** Circuit power consumption versus different values of mismatches in a 3 stage oscillator

consumption. The power consumption simulation results for the mentioned oscillators are shown in Figs. 13, 14 and 15.

It is mentioned in Sect. 5 that the proposed method would not change phase noise significantly. The simulation results for phase noise in 3, 4 and 5 stage oscillators are shown in Figs. 16, 17 and 18 for 100 kHz frequency offset, respectively. It can be seen that the phase noise resulting from the proposed method is improved compared to the other compensation methods. These results were predictable because according to [16] by increasing coupling



Fig. 14 Circuit power consumption versus different values of mismatches in a 4 stage oscillator



Fig. 15 Circuit power consumption versus different values of mismatches in a 5 stage oscillator



Fig. 16 Phase noise versus different values of mismatches in a 3 stage oscillator at 100 kHz frequency offset

factors, phase noise will increase but in this work the proposed method will not impose any further phase noise to the oscillator. So, the traditional tradeoff between phase noise and phase error in multiphase oscillators is cancelled.





Fig. 17 Phase noise versus different values of mismatches in a 4 stage oscillator at 100 kHz frequency offset



Fig. 18 Phase noise versus different values of mismatches in a 5 stage oscillator at 100 kHz frequency offset

# 7 Conclusion

In this work we present a novel method to reduce phase errors for N-stage multiphase LC oscillators considering different fabrication mismatches for inductors and capacitors of the LC tanks. (Which considered as the main sources of phase deviations.) The mentioned method is automatic and reduces the phase errors independent of their values and it is completely compatible with the unpredictable nature of fabrication mismatches. Moreover, the proposed method will not change the power consumption of the circuits and the output phase noises are even improved slightly. Therefore, the traditional tradeoff between phase noise and phase error is cancelled in this work.

#### References

- Loke, A., & Ali, F. (2002). 'Direct conversion radio for digital mobile phones design issues, status, and trends'. *IEEE Transactions on Microwave Theory and Techniques*, 50(11), 2422–2435.
- Crols, J., & Steyaert, M. S. J. (1998). Low-IF topologies for highperformance analog front ends of fully integrated receivers. IEEE

- Transactions on Circuits and Systems II: Analog and Digital Signal Processing, 45(3), 256–282.
- Razavi, B. (1997). Design considerations for direct-conversion receivers. IEEE Transactions on Circuits and Systems II: Analog and Digital Signal Processing, 44(6), 428–435.
- Un, K.-F., Mak, P.-I., & Martins, R. P. (2010). Analysis and design of open-loop multiphase local-oscillator generator for wireless applications. *IEEE Transactions on Circuits and Systems I: Regular Papers*, 57(5), 970–981.
- van de Beek, R., Klumperink, E., Vaucher, C., & Nauta, B. (2002). Low-jitter clock multiplication: a comparison between PLLs and DLLs. *IEEE Transactions on Circuits and Systems II:* Analog and Digital Signal Processing, 49(8), 555–566.
- Park, C. H., Kim, O., & Kim, B. (2001). A 1.8-GHz self-calibrated phase locked loop with precise I/Q matching. *IEEE Journal of Solid-State Circuits*, 36(5), 777–783.
- Mazzanti, A., Sacchi, E., Andreani, P., & Svelto, F. (2008). Analysis and design of a double-quadrature CMOS VCO for subharmonic mixing at Ka-band. *IEEE Transactions on Micro*wave Theory and Techniques, 56(2), 355–363.
- Kyeongho, L., Joonbae, P., Jeong-Woo, L., Seung-Wook, L., Hyung Ki, H., Deog-Kyoon, J., et al. (2001). A single-chip 2.4-GHz direct conversion CMOS receiver for wireless local loop using multiphase reduced frequency conversion technique. *IEEE Journal of Solid-State Circuits*, 36(5), 800–809.
- Lee, J., & Razavi, B. (2003) A 40 Gb/s clock and data recovery circuit in 0.18 µm CMOS technology. In *Digest of Technical Papers: IEEE International Solid-State Circuits Conference (IS-SCC)*, (vol. 1), (pp. 242–491).
- Maneatis, J. G., & Horowitz, M. A. (1993). Precise delay generation using coupled oscillators. *IEEE Journal of Solid-State Circuits*, 28(12), 1273–1282.
- Kinget, J. G. P., Melville, R., Long, D., & Gopinathan, V. (2002).
   An injection-locking scheme for precision quadrature generation. IEEE Journal of Solid-State Circuits, 37(7), 845–851.
- Behbahani, F., Kishigami, Y., Leete, J., & Abidi, A. A. (2001).
   CMOS mixers and polyphase filters for large image rejection. IEEE Journal of Solid-State Circuits, 36(6), 873–887.
- Ma, D. K., & Long, J. R. (2004). A subharmonically injected LC delay line oscillator for 17-GHz quadrature LO generation. *IEEE Journal of Solid-State Circuits*, 39, 1434–1445.
- Maligeorgos, J. P., & Long, J. R. (2000). A low-voltage 5.1–5.8 GHz image-reject receiver with wide dynamic range. *IEEE Journal of Solid-State Circuits*, 35(12), 1917–1926.
- Maligeorgos, J. P., & Long, J. R. (2000). A low-voltage 5.1–5.8-GHz image reject receiver with wide dynamic range. *IEEE Journal of Solid-State Circuits*, 35, 1917–1926.
- Romanò, L., Levantino, S., Samori, C., & Lacaita, A. L. (2006).
   Multiphase LC oscillators. *IEEE Transactions on Circuits and Systems*. *I: Regular Papers*, 53(7), 1579–1588.
- Kim, J.J., & Kim, B. (2000) A low-phase-noise CMOS LC oscillator with a ring structure. In *IEEE International Solid-State Circuits Conference (ISSCC): Digest of Technical Papers*, (pp. 430–431, 475).
- Rofougaran, A., et al. (1998). A single-chip 900-MHz spreadspectrum wireless transceiver in 1- \_m CMOS—Part I: Architecture and transmitter design. *IEEE Journal of Solid-State Cir*cuits, 33(4), 515–534.
- Hsieh, Y.-H., et al. (2005). An auto-I/Q calibrated CMOS transceiver for 802.11 g. IEEE Journal of Solid-State Circuits, 40, 2187–2192.
- Mazzanti, A., Member, A., Svelto, F., & Andreani, P. (2006). On the amplitude and phase errors of quadrature LC-tank CMOS oscillators. *IEEE Journal of Solid-State Circuits*, 41(6), 1305–1313.
- Chamas, I. R., & Raman, S. (2007). A comprehensive analysis of quadrature signal synthesis in cross-coupled RF VCOs. IEEE



- Transactions on Circuits and Systems I: Regular Papers, 54(4), 689–704.
- Mirzaei, A., Heidari, M. E., Bagheri, R., Chehrazi, S., & Abidi, A. A. (2007). The quadrature LC oscillator: A complete portrait based on injection locking. *IEEE Journal of Solid-State Circuits*, 42(9), 1916–1932.
- GHonoodi, H., & Naimi, H. M. (2010). Canceling tradeoff between phase noise and phase error in parallel coupled quadrature oscillators. In *Electrical Engineering (ICEE)*, 2010 18th Iranian Conference, (pp. 459–464).
- 24. GHonoodi, H., & Naimi, H. M. (2011). A phase and amplitude tunable quadrature LC oscillator: Analysis and design. *IEEE Transactions on Circuits and Systems I: Regular Papers*, 58(4), 677–689.
- Razavi, B. (2001). Design of analog CMOS Integrated Circuits. New York, NY: McGraw-Hill.
- Alioto, M., & Palumbo, G. (2000). Modeling and optimized design of current mode MUX/XOR and D flip-flop. *IEEE Transactions on Circuits and Systems II: Analog and Digital Signal Processing*, 47(5), 452–461.



Sina seifi was born in Amol, Iran, in 1986. He received the B.Sc. and M.Sc. degree in electronics engineering from Babol Noshirvani University of Technology, Faculty of electrical and computer Engineering, Babol, Iran, in 2008 and 2012 respectively and is currently working towards the Ph.D. degree in microelectronics engineering with the Electrical and Computer Engineering Faculty, Babol Noshirvani University of Technology. He is a

Member of the Integrated Circuit Research Laboratory, Babol

Noshirvani University of Technology. His main research interests are the design of CMOS oscillators in high-frequency applications, with special focus on multiphase oscillators and their application in wireless communications.



Hossein Miar-Naimi was born in Chalous, Iran, in 1972. He received the B.Sc. degree from Sharif University of Technology, Tehran, Iran, in 1994, the M.Sc. degree from Tarbiat Modares University, Tehran, in 1996 and the Ph.D. degree from Iran University of Science and Technology, Tehran, in 2002, all in electrical engineering. Since 2003 he has been a Member of the Electrical and Electronics Engineering Faculty, Babol Noshirvani Univer-

sity of Technology. His research interests are analog CMOS integrated circuit design, RF and microwave microelectronics.

