# High-performance non-volatile CdS nanobelt-based floating nanodot gate memory

P. C. Wu, Y. Dai, Y. Ye, X. L. Fang, T. Sun, C. Liu and L. Dai\*

Received 11th January 2010, Accepted 5th March 2010
First published as an Advance Article on the web 19th April 2010

DOI: 10.1039/c000541j

High-performance, non-volatile, floating nanodot gate memories (FNGMs) based on single CdS nanobelts (NBs) are reported. Their structure consists of a CdS NB field-effect transistor and Au nanodots embedded in high-κ HfO<sub>2</sub> top-gate dielectrics. Direct tunnelling of charges between the CdS NB and the Au nanodots causes a shift of the threshold. A simple thermal evaporation method was employed to fabricate high-density, uniformly distributed Au nanodots ( $\sim 3 \times 10^{12}$  cm<sup>-2</sup>) in between a 5 nm HfO<sub>2</sub> tunnelling layer and a 15 nm HfO<sub>2</sub> control oxide layer. Under a low operation voltage of 5 V, a typical as-fabricated FNGM has a large memory window of 3.2 V, long retention time of up to  $10^5$  s, and good stress endurance of more than  $10^4$  write/erase cycles. The working principle of the CdS nanobelt-based FNGM is discussed in detail in this paper.

#### Introduction

Floating nanodot (ND) gate memory (FNGM) devices based on metal-oxide-semiconductor (MOS) structure have been widely studied due to their superior characteristics, such as lower operation voltage, faster write/erase speed, longer retention and better endurance, compared to conventional flash memories. 1-6 The FNGM devices usually introduce semiconductor or metal nanodots in between the tunnelling and control oxide layers as charge storage elements. Compared to their semiconductor counterparts, metal nanodots have the advantages of higher density of state around the Fermi level, a wide range of available work functions, stronger coupling with the conduction channel and smaller energy perturbation, due to carrier confinement.<sup>7,8</sup> In order to obtain high-performance FNGM devices, highdensity, uniformly distributed metal nanodots are highly desired. In some earlier reported work, metal nanodots were first synthesized by colloidal methods, then spin-coated on the tunnelling oxide deposited on semiconductor channels.9 A biomineralized method was also used to obtain high-density and homogeneous nanodots.10 However, these methods will introduce extra organic materials, which should be thoroughly removed by additional cleaning processes. Radio frequency magnetron sputtering was another commonly used method to fabricate metal nanodots.11 In this method, the power of sputtering should be precisely controlled in order to prevent destruction of the tunnelling layer, and an extra annealing process is required. Based on the above consideration, exploring simple ways to fabricate high quality metal nanodots in FNGMs has practical meaning. On the other hand, the semiconductor channels also play an important role in the FNGM devices. As one of the most important semiconductor materials, CdS nanowires/nanobelts (NWs/NBs) have demonstrated excellent performance in a wide range of prototype devices, such as laser devices, 12,13 logic gates, 14 piezoelectric nanogenerators, 15

State Key Lab for Mesoscopic Physics and School of Physics, Peking University, Beijing 100871, China. E-mail: lundai@pku.edu.cn

photoconductors, <sup>16</sup> etc. However, to the best of our knowledge, there is no report on CdS NWs/NBs-based memory devices so far.

In this work, we report high-performance FNGMs based on single n-CdS NBs for the first time. A simple thermal evaporation method was employed to fabricate the high-density uniformly distributed Au NDs ( $\sim 3 \times 10^{12}$  cm $^{-2}$ , 4–6 nm in size) in between a 5 nm HfO<sub>2</sub> tunnelling layer and a 15 nm HfO<sub>2</sub> control oxide layer. No later treatment, such as cleaning, annealing *etc.* was employed. The typical CdS NB-based FNGM shows a large memory window of 3.2 V under a low operation voltage of 5 V, long retention time of up to  $10^5$  s, and a good stress endurance of more than  $10^4$  write/erase cycles.

#### **Experiments**

The CdS NBs used in the FNGMs were synthesized via an improved atmospheric vapor-liquid-solid (VLS) method.14 The as-synthesized CdS NBs have excellent electrical properties.<sup>17</sup> The fabrication procedure for the FNGMs is as follows: first, CdS NB suspension was dropped on oxidized Si substrates, each with a 400 nm thick SiO<sub>2</sub> film on the top. Second, UV lithography followed by thermal evaporation and a lift-off process was used to fabricate two ohmic contact In/Au (40/80 nm) source and drain electrodes on an individual n-CdS NB (Fig. 1a). Third, a thin HfO<sub>2</sub> tunnelling layer (5 nm) was deposited to clad the NB by an atomic layer deposition (ALD) method. Next, a thin layer of Au film ( $\sim$ 1 nm) was thermally evaporated, which would self-assemble into high-density discrete Au NDs on the tunnelling layer (Fig. 1b). Fifth, another HfO<sub>2</sub> film (15 nm) was deposited by ALD as the control oxide layer. Finally, an Au top gate electrode (120 nm thick) was made on the control layer in between the source and drain electrodes by a similar process as mentioned in step two (Fig. 1c). The high resolution transmission electron microscopy (HRTEM) image (Fig. 2a) shows that the as-fabricated Au NDs have sizes of 4-6 nm, and are uniformly distributed. The density of the NDs can be estimated to be as high as  $3 \times 10^{12}$  cm<sup>-2</sup>. Fig. 2b is the





Fig. 1 A schematic illustration of the CdS NB-based FNGM fabrication process. (a) First, two ohmic contact source and drain electrodes were fabricated on a single n-CdS NB lying on a SiO<sub>2</sub>/Si substrate. (b) Then, a 5 nm thick HfO2 film was deposited by an ALD method as the tunnelling layer, followed by thermal evaporation of Au NDs; (c) a 15 nm thick HfO<sub>2</sub> film was deposited by ALD as the control oxide layer. Finally, a Au top gate electrode was made across the HfO2/NB in between the source and drain.

top-view field-emission scanning electron microscopy (FESEM) image of a CdS NB-based FNGM. The lengths of the channel and gate are about 18 and 6 µm, respectively. The width and thickness of the CdS NB used in this FNGM are about 270 and 65 nm, respectively. The control devices with similar structure, but without the embedded Au NDs (the HfO<sub>2</sub> film is 20 nm) were also fabricated for comparison. Room-temperature electrical transport measurements on these devices were done with a semiconductor characterization system (Keithley 4200) and an arbitrary waveform generator (Tektronix AFG3000).

#### Results and discussion

Fig. 3a shows the gate transfer characteristic curves ( $I_{DS}-V_{GS}$ curves) for a typical control device in a gate voltage ( $V_{GS}$ ) sweep range of  $\pm 5$  V ( $V_{DS} = 0.5$  V). The arrows indicate the sweeping directions. We can clearly see that the threshold voltage hysteresis is only about 0.1 V. This indicates that the influence of the charges within the insulator layer and/or at the insulator/semiconductor interface is negligible. The inset shows the sourcedrain current  $(I_{DS})$  versus source–drain voltage  $(V_{DS})$  relations at various  $V_{GS}$ . Fig. 3b shows the  $I_{DS}$ – $V_{GS}$  curves of a typical CdS NB-based FNGM in three different sweep ranges ( $V_{DS} = 0.5 \text{ V}$ ).





Fig. 2 (a) A HRTEM image of the thermally deposited discrete Au NDs with sizes of 4-6 nm distributed on the 5 nm HfO2-coated CdS NB. (b) Top-view of a FESEM image of a CdS NB-based FNGM. The width and thickness of the CdS NB used in this FNGM are about 270 and 65 nm, respectively. The lengths of the channel and gate are about 18 and 6 μm, respectively.

The memory windows (i.e. the threshold voltage shift  $\Delta V_{\rm th}$ ) under  $\pm 1$ ,  $\pm 3$  and  $\pm 5$  V double sweep range are about 0, 1.1 and 3.2 V, respectively. The neutral threshold voltage of the FNGM, defined as the  $V_{\rm th}$  without any charges trapped in the Au NDs, <sup>18</sup> is about -1 V. This value is read from the  $I_{\rm DS}$ - $V_{\rm GS}$  curve in the  $\pm 1$  V sweep range, where the memory window is near-zero. As the gate voltage sweep range increases, obvious memory characteristics are observed, which originate from the tunnelling of the charges between the n-CdS NB channel and the Au NDs. It is worth noting that this type of FNGM can work under low operation voltages ( $\leq 5$  V). Thus it may have practical applications, since, at present, the standard CMOS in semiconductor integrated circuits uses 5 V as the operation voltage.

The working principle of the CdS nanobelt-based FNGM can be understood by plotting the schematic energy band diagrams. Fig. 3c shows the schematic energy band diagram of the CdS NBbased FNGM prior to contacting the power supply. Fig. 3d (upper) shows the writing process of the FNGM. Under a  $V_{GS}$  of −5 V, electrons will flow from Au NDs via direct tunnelling through the 5 nm HfO<sub>2</sub> layer. The positive charges left in the Au NDs after the writing process will help to accumulate the electrons in CdS NB channels at gate voltages within  $\pm 1$  V (e.g.  $V_{GS} = 0$ ) (Fig. 3d (lower)), resulting in a higher  $I_{DS}$  (logic 1)



Fig. 3 (a) The gate transfer characteristic curves at  $V_{\rm DS} = 0.5$  V of a typical control device (without Au NDs embedded in gate dielectrics) for the double sweep of  $V_{\rm GS}$  between  $\pm 5$  V. The arrows indicate the sweeping directions. The inset shows the  $I_{\rm DS}-V_{\rm DS}$  relations at different  $V_{\rm GS}$ . (b)  $I_{\rm DS}-V_{\rm GS}$  curves in three different double sweep ranges of a CdS NB-based FNGM. The memory windows under  $\pm 1$ ,  $\pm 3$  and  $\pm 5$  V  $V_{\rm GS}$  double sweeps are about 0, 1.1 and 3.2 V, respectively. (c) A schematic energy band diagram of the CdS NB-based FNGM prior to contacting the power supply. (d)/(e) Energy band diagrams of the writing/erasing process (upper) and retention mode after writing/erasing (lower), respectively.

(see Fig. 3(b)). Fig. 3e (upper) shows the erasing process of the FNGM. Under a  $V_{\rm GS}$  of +5 V, electrons will flow into Au NDs by direct tunnelling. The negative charges left in the Au NDs after the erasing process will help to deplete the electrons in the CdS NB channel (Fig. 3e (lower)), resulting in a lower  $I_{\rm DS}$  (logic 0) (see Fig. 3(b)). From the memory window ( $\Delta V_{\rm th} = 3.2$  V) obtained under the  $\pm 5$  V of  $V_{\rm GS}$ , we can estimate the total number of charges stored in each Au ND by the following equation: <sup>19,20</sup>

$$\Delta V_{\rm th} = \frac{Q}{\varepsilon_{\rm OX}} \left( t_{\rm G} + \frac{1}{2} \frac{\varepsilon_{\rm OX}}{\varepsilon_{\rm ND}} D_{\rm ND} \right)$$

where Q is the charge density (C cm<sup>-2</sup>) in the nanodot,  $t_G$  is the thickness of the control oxide layer (15 nm), and  $D_{\rm ND}$  is the size of the Au ND (~5 nm).  $\varepsilon_{\rm ox}$  (~17 $\varepsilon_{\rm 0}$ ,  $\varepsilon_{\rm 0}=8.85\times10^{-14}\,{\rm F~cm^{-1}}$ ) and  $\varepsilon_{\rm ND}$  are the permittivities of HfO<sub>2</sub> and Au ND, respectively. Since the permittivity of metal ND is very high (>10<sup>5</sup> $\varepsilon_{\rm 0}$ ),<sup>21</sup> the second term of the equation above can be ignored. From this

equation, Q is calculated to be  $3.2 \times 10^{-6}\,\mathrm{C}$  cm<sup>-2</sup>. Therefore, one Au ND stored about 6.7 charges using the density of the Au NDs ( $\sim 3 \times 10^{12}\,\mathrm{cm}^{-2}$ ). The size of the Au NDs mainly determines the number of charges trapped within them, and hence affects the memory windows and retention time.<sup>22</sup> Generally speaking, larger NDs tend to trap more charges due to the smaller Coulomb charging energy gap.<sup>9,23</sup> On the other hand, too large metal dots can lead to faster charge loss.<sup>8</sup> We think the sizes of our Au NDs (4–6 nm) here are proper, which can trap enough charges to cause enough of an on-off ratio between the logic 1 and logic 0 states, and can also avoid fast charge loss.

Fig. 4a shows the retention characteristics of a typical as-fabricated FNGM. The device was first written for 2 s at  $V_{\rm GS}=-5$  V. Then, the time dependences of the  $I_{\rm DS}$  (gray curves) at  $V_{\rm GS}=-1$  V ( $\triangle$ ) and at  $V_{\rm GS}=0$  ( $\odot$ ) were measured, respectively. Next the device was erased for 2 s at  $V_{\rm GS}=+5$  V, and the time dependences of the  $I_{\rm DS}$  (black curves) at  $V_{\rm GS}=0$  ( $\odot$ ) and at  $V_{\rm GS}=-1$  V ( $\triangle$ ) were measured, respectively.



Fig. 4 (a) The retention characteristics of the CdS NB-based FNGM were carried out by measuring the  $I_{DS}$  change after the device was charged for 2 s under a  $V_{GS}$  of 5 V and -5 V ( $V_{DS} = 0.1$  V). (b) Stressing characteristics of the FNGM was performed by applying a  $\pm 5$  V erase/write pulses with 200 ms duration and a period of 2 s. (c) The speed characteristics of the FNGM, which were investigated by measuring  $I_{DS}$  versus the switching time relation at various pulse amplitudes.

10-2

Pulse Width (s)

10

10

10

10

10

10-3

We can clearly see that the on-off ratio between the logic 1 and logic 0 states are still up to about 103 and 104, respectively, at  $V_{\rm GS} = 0$  and -1 V after up to  $10^5$  s. This indicates that the CdS NB-based FNGM is non-volatile. We think the long retention time results from the higher charge storage ability of the Au NDs, due to its high work function. Besides the work function of Au was reported to increase when in contact with Hf-based high-κ materials, due to the Fermi level pinning effect. 11,24 Moreover, the separation of the Au NDs limits the lateral flow of charge.<sup>1</sup>

Basically, there are two possible processes for the long-term loss of the trapped charges. One is the charge tunnelling from the trap states to the states at the HfO<sub>2</sub>/CdS NB interface. The other is the charge tunnelling from the trap states to CdS NB.25 As in our case, the states at the HfO<sub>2</sub>/CdS NB interface are much less, as demonstrated by the control device (see Fig. 3a), we think the latter process dominates the long-term loss of the trapped charges.

The stress endurance (see Fig. 4b) of the FNGM was studied by applying ±5 V erase/write pulses with 200 ms duration and a period of 2 s. In the meantime, the  $I_{DS}$  values ( $V_{GS} = 0 \text{ V}$  and  $V_{\rm DS} = 0.1 \, \rm V)$  were measured, with the gray and black curves for the logic 1 and logic 0 states, respectively. We can see that there is little change in the on-off ratio for up to 10<sup>4</sup> write/erase cycles. This indicates that the as-fabricated FNGMs have good stress endurance characteristics. We have also investigated the device speed of the CdS NB-based FNGM, since speed is an important parameter to evaluate the performance of memory devices. Because the neutral threshold voltage of our FNGM is around -1 V, we characterize the device speed at  $V_{GS} = -1$  V by measuring the  $I_{DS}$  versus the voltage pulse relations. Fig. 4c shows the  $I_{DS}$  versus the pulse width (switching time) relation at various pulse amplitudes. We can see that the device has higher speed at higher pulse amplitude, as expected. That is, at higher voltage amplitude, shorter pulse widths are needed to obtain a rational on-off ratio. An on-off ratio of  $\sim$ 10 between the logic 1 and logic 0 states can be obtained in 0.1 ms at  $\pm 8$  V pulse amplitudes. To obtain higher speeds, larger tunnelling currents are needed. The tunnelling current is very sensitive to the thickness of the tunnelling oxide. 19 We think that the speed of our CdS NB-based FNGMs could be further improved by optimizing the tunnelling oxide.

### **Conclusions**

In summary, high-performance, non-volatile CdS NB-based FNGMs were fabricated for the first time. A simple thermal evaporation method was used to fabricate high-density  $(\sim 3 \times 10^{12} \text{ cm}^{-2})$ , uniformly distributed Au nanodots with sizes of 4-6 nm. At a low operation voltage of 5 V, a typical asfabricated FNGM has a large memory window of 3.2 V, a long retention time of up to 10<sup>5</sup> s, and good stress endurance of more than 10<sup>4</sup> write/erase cycles. These merits make the CdS NB-based FNGM an attractive alternative to current non-volatile memory devices.

## Acknowledgements

This work was supported by the National Natural Science Foundation of China (Nos. 60576037, 10774007, 10574008, 50732001) and National Basic Research Program of China (Nos. 2006CB921607, 2007CB613402).

#### References

- 1 H. I. Hanafi, S. Tiwari and I. Khan, IEEE Trans. Electron Devices, 1996, 43, 1553-1558.
- D. W. Kim, T. Kim and Banerjee, IEEE Trans. Electron Devices, 2003, **50**, 1823–1829.
- 3 J. S. Lee, J. Cho, C. Lee, I. Kim, J. Park, Y. M. Kim, H. Shin, J. Lee and F. Caruso, Nat. Nanotechnol., 2007, 2, 790-795.

- 4 J. H. Kim, J. Y. Yang, J. S. Lee and J. P. Hong, *Appl. Phys. Lett.*, 2008, **92**, 013512.
- 5 Y. Suganuma, P. E. Trudeau and A. A. Dhirani, *Nanotechnology*, 2005, 16, 1196–1203.
- 6 A. Zabet-Khosousi and A. A. Dhirani, Chem. Rev., 2008, 108, 4072–4124.
- 7 F. M. Yang, T. C. Chang, P. T. Liu, P. H. Yeh, Y. C. Yu, J. Y. Lin, S. M. Sze and J. C. Lou, *Appl. Phys. Lett.*, 2007, **90**, 132102.
- 8 Z. Liu, C. Lee, V. Narayanan, G. Pei and E. C. Kan, *IEEE Trans. Electron Devices*, 2002, 49, 1606–1613.
- D. Yeom, J. Kang, M. Lee, J. Jang, J. Yun, D. Y. Jeong, C. Yoon, J. Koo and S. Kim, *Nanotechnology*, 2008, 19, 395204.
- 10 A. Miura, Y. Uraoka, T. Fuyuki, S. Yoshii and I. Yamashita, J. Appl. Phys., 2008, 103, 074503.
- 11 C. C. Wang, J. Y. Wu, Y. K. Chiou, C. H. Chang and T. B. Wu, Appl. Phys. Lett., 2007, 91, 202110.
- 12 X. F. Duan, Y. Huang, R. Abarwal and C. M. Lieber, *Nature*, 2003, 421, 241–245.
- 13 R. F. Oulton, J. V. Sorger, T. Zentgraf, R. M. Ma, C. Gladden, L. Dai, G. Bartal and X. Zhang, *Nature*, 2009, **461**, 629–632.
- 14 P. C. Wu, Y. Ye, C. Liu, R. M. Ma, T. Sun and L. Dai, J. Mater. Chem., 2009, 19, 7296–7300.

- 15 Y. F. Lin, J. H. Song, Y. Ding, S. Y. Lu and Z. L. Wang, Appl. Phys. Lett., 2008, 92, 022105.
- 16 A. L. Pan, D. Liu, R. B. Liu, F. F. Wang, X. Zhu and B. S. Zou, Small, 2005, 1, 980–983.
- 17 P. C. Wu, Y. Ye, T. Sun, R. M. Peng, X. N. Wen, W. J. Xu, C. Liu and L. Dai, ACS Nano, 2009, 3, 3138–3142.
- 18 A. Miura, R. Tsukamoto, S. Yoshii, I. Yamashita, Y. Uraoka and T. Fuyuki, *Nanotechnology*, 2008, 19, 255201.
- 19 S. Tiwari, F. Rana, H. Hanafi, A. Hartstein, E. F. Crabbe and K. Chan, *Appl. Phys. Lett.*, 1996, **68**, 1377–1379.
- 20 A. J. Hong, C. C. Liu, Y. Wang, J. Kim, F. Xiu, S. Ji, J. Zou, P. F. Nealey and K. L. Wang, *Nano Lett.*, 2010, 10, 224–229.
- 21 J. Krupka, Meas. Sci. Technol., 2008, 19, 065701.
- 22 C. Lee, J. Meteer, V. Narayanan and E. C. Kan, J. Electron. Mater., 2005, 34, 1–11.
- 23 D. B. Farmer and R. G. Gordon, J. Appl. Phys., 2007, 101, 124503.
- 24 K. Shiraishi, Y. Akasaka, S. Miyazaki, T. Nakayama, T. Nakaoka, G. Nakamura, K. Torii, H. Furutou, A. Ohta, P. Ahmet, K. Ohmori, H. Watanabe, T. Chikyow, M. L. Green, Y. Nara and K. Yamada, *IEEE International Electron Devices Meeting 2005, Technical Digest*, 2005, 39, 43–46.
- 25 Y. Shi, K. Saito, H. Ishikuro and T. Hiramoto, J. Appl. Phys., 1998, 84, 2358–2360.