Nanoscale RSCPublishing

# COMMUNICATION

View Article Online
View Journal | View Issue

### Cite this: Nanoscale, 2013, 5, 548

Received 7th September 2012 Accepted 28th November 2012

DOI: 10.1039/c2nr33443g

www.rsc.org/nanoscale

# Nanosheet thickness-modulated MoS<sub>2</sub> dielectric property evidenced by field-effect transistor performance†

Sung-Wook Min,‡<sup>a</sup> Hee Sung Lee,‡<sup>a</sup> Hyoung Joon Choi,<sup>a</sup> Min Kyu Park,<sup>b</sup> Taewook Nam,<sup>c</sup> Hyungjun Kim,<sup>c</sup> Sunmin Ryu<sup>b</sup> and Seongil Im\*<sup>a</sup>

We report on the nanosheet-thickness effects on the performance of top-gate MoS $_2$  field-effect transistors (FETs), which is directly related to the MoS $_2$  dielectric constant. Our top-gate nanosheet FETs with 40 nm thin Al $_2$ O $_3$  displayed at least an order of magnitude higher mobility than those of bottom-gate nanosheet FETs with 285 nm thick SiO $_2$ , benefiting from the dielectric screening by high-k Al $_2$ O $_3$ . Among the top-gate devices, the single-layered FET demonstrated the highest mobility of  $\sim\!170$  cm $^2$  V $^{-1}$  s $^{-1}$  with 90 mV dec $^{-1}$  as the smallest subthreshold swing (SS) but the double- and triple-layered FETs showed only  $\sim\!25$  and  $\sim\!15$  cm $^2$  V $^{-1}$  s $^{-1}$  respectively with the large SS of 0.5 and 1.1 V dec $^{-1}$ . Such property degradation with MoS $_2$  thickness is attributed to its dielectric constant increase, which could rather reduce the benefits from the top-gate high-k dielectric.

Graphene and related two-dimensional (2D) nanosheet materials have been studied with much attention in view of their applications to future nanoelectronics. These 2D materials have initially been prepared by the exfoliation method. Graphene has its high carrier mobility ( $\mu$ ) over 100 000 cm<sup>2</sup> V<sup>-1</sup> s<sup>-1</sup> but also reveals intrinsic limitations caused by its rather small bandgap ( $E_g$ ). Even though significant efforts to open up the bandgap of graphene were made modifying its form into a nano-ribbon, the gap turned out to be only around 200 meV while the intrinsic mobility was seriously reduced to ~200 cm<sup>2</sup> V<sup>-1</sup> s<sup>-1</sup>. Very recently, molybdenum disulfide (MoS<sub>2</sub>) layers appeared to overcome the dilemma of graphene as an alternative nanosheet material. Hough  $E_g$  of bulk MoS<sub>2</sub> is known to be ~1.2 eV of indirect type, a few angstrom-thin single-layered MoS<sub>2</sub> has recently been reported to exhibit a direct bandgap of 1.8 eV, a

Surface-cleaned 285 nm thick SiO<sub>2</sub>/p<sup>++</sup>-Si wafer was chosen as the substrate for our n-type MoS<sub>2</sub> nanosheet transistor with Au source/drain (S/D) electrodes, since 285 nm was reported as an optimal thickness to identify few-layered dichalcogenide. 22,23 Indeed, each exfoliated MoS2 flake showed a distinctive optical contrast with thinner flakes exhibiting less optical density, which enabled fast screening of few layered-flakes under the optical microscope. Fig. 1(a) and (b) display a MoS<sub>2</sub> flake which was caught via photolithography to contact with patterned Au for S/D. Since the flake size was as long as  $\sim$ 10  $\mu$ m, a 5  $\mu$ m long channel was available for our device (W/L ratio was  $\sim$ 1). Fig. 1(c) illustrates a 3D scheme of our FET with a MoS<sub>2</sub> nanosheet and a 40 nm thin Al<sub>2</sub>O<sub>3</sub> dielectric, which was obtained by atomic layer deposition (ALD) at 200 °C. Fig. 1(d) shows Raman spectra obtained from many nanosheets assigned to single- to 6-layered MoS<sub>2</sub> flakes spanning  $\sim$ 5  $\times$  5  $\mu$ m<sup>2</sup>. As shown by the previous report,<sup>24</sup> the frequency difference between  $E_{2g}^{1}$  and  $A_{1g}$ , the two prominent Raman-active modes of 2H-MoS2 crystals, increases stepwise with the number of layers. The inter-peak separation or frequency difference for the thinnest flake in Fig. 1(d) was  $\sim$ 18.0 cm<sup>-1</sup> which is in excellent agreement with that for singlelayered MoS2.24 Our results are also consistent with theoretical calculations based on the density functional perturbation theory.25 Confirming the layer number of exfoliated flakes by Raman spectra,

high mobility of 200–350 cm $^2$  V $^{-1}$  s $^{-1}$ , and a high on/off current ratio of  $10^6$ – $10^8$  along with a very low subthreshold swing (SS) when used as the channel of a top-gate transistor with thin high-k oxide, which provides dielectric engineering for mobility enhancement. However, as the nanosheet thickness increases, the mobility appears to decrease and the detailed mechanisms for mobility change due to the MoS $_2$  thickness still remain unclear. In the present work, we demonstrated top-gate field-effect transistors (FETs) with single- to triple-layered MoS $_2$  nanosheets adopting a 40 nm thin atomic layer deposited (ALD) Al $_2$ O $_3$ , and also clarified the nanosheet thickness-involved issues: mobility and SS changes. Our nanosheet FET with a single-layered MoS $_2$  channel exhibited a maximum mobility of 170 cm $^2$  V $^{-1}$  s $^{-1}$ , which systematically decreases to 25 and 15 cm $^2$  V $^{-1}$  s $^{-1}$  with double- and triple-layered MoS $_2$  as respective channels.

<sup>&</sup>lt;sup>a</sup>Department of Physics, Yonsei University, Seoul 120-749, Korea. E-mail: semicon@yonsei.ac.kr; Fax: +82-2-392-1592; Tel: +82-2-2123-2842

<sup>&</sup>lt;sup>b</sup>Department of Applied Chemistry, Kyung Hee University, Yongin, Gyeonggi 446-701, Korea

School of Electrical and Electronic Engineering, Yonsei University, Seoul 120-749, Korea

<sup>†</sup> Electronic supplementary information (ESI) available. See DOI: 10.1039/c2nr33443g

<sup>‡</sup> These authors contributed equally to this work.

Communication Nanoscale



Fig. 1 Optical microscopy images of (a) a few-layered MoS<sub>2</sub> flake on 285 nm thick SiO<sub>2</sub> and (b) the flake contacted with Au for S/D electrodes. (c) Threedimensional schematic view of a transistor with a single-layered MoS<sub>2</sub> nanosheet. (d) Raman spectra of 1-6 layered MoS<sub>2</sub> flakes, along with inset figures for two representative Raman-active modes,  $E_{2q}^{1}$  and  $A_{1q}$ .

we selected single- to triple-layered MoS<sub>2</sub> as the channel for our nanosheet transistor. (The thickness of monolayer MoS2 was measured by previous researchers to be  $\sim 0.65$  nm.)<sup>15</sup>

Fig. 2(a) and (b) respectively show the drain current-gate voltage  $(I_{\rm D}-V_{\rm G})$  transfer curves and linear mobility  $(\mu_{\rm lin})$  plots of bottom-gate FETs with a 285 nm thick SiO<sub>2</sub> dielectric (Fig. 2(b), inset) with the three different MoS<sub>2</sub> nanosheet channels: single, double, and triple layered MoS2. With the increase of the layer number, the drain



Fig. 2 (a) The transfer and (b) linear mobility curves of bottom gate-controlled FETs with 1, 2, and 3 layered MoS<sub>2</sub>. The inset shows a 2D schematic of the devices. Output curves of bottom gate FETs of (c) single- and (d) triple-layered MoS<sub>2</sub> channel with Au S/D electrodes

current  $(I_D)$  and linear mobility  $(\mu_{lin})$  apparently decrease as shown in the figures. According to the mobility plots, the highest maximum mobility of the nanosheet FET was obtained from single layered  $MoS_2$  to be  $\sim 13$  cm<sup>2</sup> V<sup>-1</sup> s<sup>-1</sup> but the mobility appears to be only  $\sim 1 \text{ cm}^2 \text{ V}^{-1} \text{ s}^{-1}$  with the triple layered MoS<sub>2</sub> channel, primarily because the inter-layer scattering of electrons reduces the mobility in the source-to-drain transport while such scattering would be subdued in the single-layered channel.26 However, according to previous reports, these bottom-gate mobility results may not always be depending on the MoS<sub>2</sub> thickness but more sensitively depending on the density of local states between MoS2 and SiO2, even though one tries to fabricate the bottom-gate MoS2 FETs using the same experimental conditions; so a broad range of linear mobility has been reported for bottom-gate  $MoS_2$  FETs.<sup>27-29</sup> The  $\mu_{lin}$  was estimated and plotted as a function of gate voltage  $(V_G)$ , based on the following equations:  $g_{\rm m}(V_{\rm G}) = dI_{\rm D}/dV_{\rm G}$  (transconductance) and  $\mu_{\rm lin} = (g_{\rm m}/C_{\rm ox}V_{\rm D}) \times (L/W)$ , where  $C_{\rm ox}$  is the dielectric capacitance. Fig. 2(c) and (d) show that our single- to triple-layered MoS<sub>2</sub> channels have good ohmic contacts with Au S/D electrodes.

The linear mobility of the MoS<sub>2</sub> nanosheet FETs suddenly increases by at least an order of magnitude if equipped with our 40 nm thin Al<sub>2</sub>O<sub>3</sub> top-gate dielectric (see the inset of Fig. 3(b) for the top-gate FET scheme). According to the transfer curves of Fig. 3(a), the top-gate controlled nanosheet FETs display 12, 5, and 1.5 µA of oncurrent ID respectively with single, double, and triple layered MoS2 under  $V_D = 0.5$  V. The mobility plots in Fig. 3(b) display 170, 25, and  $15 \,\mathrm{cm}^2 \,\mathrm{V}^{-1} \,\mathrm{s}^{-1}$  as the respective maximum linear mobilities of single, double, and triple layered MoS2 FETs. Such highly enhanced mobilities and ID current, which are at least an order of magnitude higher than those of bottom-gate devices, can only be explained by dielectric screening effects from the high-k top-dielectric overlayer  $(k \sim 7 \text{ in ALD Al}_2\text{O}_3)$ .<sup>21</sup> The on/off  $I_D$  ratio was  $5 \times 10^5$  to  $10^6$  for all cases. The high-k overlayer effects were again confirmed by bottomgate controlled FETs with double layered MoS2 as respectively shown in the transfer curves and mobility plots of Fig. 4(a) and (b). According to the transfer curves in Fig. 4(a), the bottom-gate FET with an Al<sub>2</sub>O<sub>3</sub> overlayer displays apparently higher  $I_D$  by an order of magnitude than that of the other bottom-gate device without the top layer. The linear mobility of the bottom-gate controlled FET with the overlayer appeared almost similar to that of the top-gate control device to be  $25-30 \text{ cm}^2 \text{ V}^{-1} \text{ s}^{-1}$  (Fig. 4(b)), even though the SS values of top- and bottom-gate FETs are very different from each other.



Fig. 3 (a) The transfer and (b) linear mobility curves of 1, 2, and 3 layered MoS<sub>2</sub> top gate FETs with a 40 nm thin Al<sub>2</sub>O<sub>3</sub> dielectric. The inset shows the 2D schematic of our top gate devices.

Nanoscale Communication



**Fig. 4** (a) The transfer and (b) linear mobility curves of double-layered  $MoS_2$  bottom gate FETs with and without  $Al_2O_3$  overlayer as compared to the top gate FET with an  $Al_2O_3$  dielectric. The inset shows the 2D schematic of this bottom gate FET with an  $Al_2O_3$  overlayer.

As shown above, we could initially notice that the mobility of MoS<sub>2</sub> nanosheets is enhanced with the high-*k* overlayer due to the dielectric screening, whether the high-*k* overlayer plays as a gate dielectric or just an overlayer. Besides, the mobility of our FETs appears modulated and actually reduced with the MoS<sub>2</sub> nanosheet thickness whether the device is bottom-gate- or top-gate-controlled; it was primarily attributed to the thickness-induced (inter-layer) carrier scattering.<sup>26</sup> However, there exists another noticeable phenomenon which is also thickness-related: SS degradation with the nanosheet thickness. The thickness-induced SS degradation is particularly apparent with the top-gate MoS<sub>2</sub> FETs (Fig. 3(a)) and this should be properly explained along with the mobility reduction. According to a well-known theory, the SS value of FETs originates from an equation below:<sup>30,31</sup>

$$\mathrm{SS} = (\ln\,10)(kT/q) \Big[ 1 + q x_\mathrm{ox} \Big( \sqrt{q^2 \varepsilon_\mathrm{ch} N_\mathrm{bt}/kT} + q D_\mathrm{it} \Big) \Big/ \varepsilon_\mathrm{ox} \Big], \ \ (1)$$

where kT=0.026 eV at room temperature,  $\varepsilon_{\rm ch}$  and  $\varepsilon_{\rm ox}$  are the respective dielectric constants of the channel semiconductor and oxide dielectric,  $x_{\rm ox}$  is the dielectric oxide thickness,  $N_{\rm bt}$  and  $D_{\rm it}$  are respectively the near-interface-bulk trap density and the interface trap density-of-states (DOS) at the channel/dielectric interface trap as energy-independent average values; their units are cm<sup>-3</sup> and cm<sup>-2</sup> eV<sup>-1</sup>, respectively. If we assume that the single-, double-, and triple-layered MoS<sub>2</sub>–Al<sub>2</sub>O<sub>3</sub> interfaces have almost the same and negligible interface trap DOS,  $D_{\rm it}$ , above eqn (1) becomes mostly dependent on the following four factors:  $\sqrt{\varepsilon_{\rm ch}}$ ,  $\sqrt{N_{\rm bt}}$ ,  $x_{\rm ox}$ , and  $\varepsilon_{\rm ox}$ . (Since we prepared the different-layered MoS<sub>2</sub> flake samples in the same way, the process-contamination-induced  $D_{\rm it}$  would be almost the same for all FETs.)

According to our Fig. 3(a), the SS of the top-gate FET with single-layered  $MoS_2$  was as small as 90 mV  $dec^{-1}$  while the SS decreases with the layer thickness or layer number (0.5 and 1.1 V  $dec^{-1}$  for double and triple layers). It is very likely that  $\varepsilon_{ch}$  is closely related to the  $MoS_2$  thickness as the band gap does; larger the  $MoS_2$  thickness, so its  $\varepsilon_{ch}$  does become larger until the thickness reaches the bulk state.  $N_{bt}$  may also be dependent on the nanosheet thickness, possibly existing at the  $MoS_2$  inter-layer locations. If  $\varepsilon_{ch}$  and  $N_{bt}$  are irrelevant to the  $MoS_2$  thickness and rather identical for all the  $MoS_2$  nanosheets, the SS must be almost the same, which is, however, not matched to our experimental results at all. Interestingly, very recent

theoretical study supports the thickness-dependent  $\varepsilon_{\rm ch}$  which increases with MoS<sub>2</sub> layer thickness. <sup>25,32</sup> According to the theoretical results, dielectric constants of MoS<sub>2</sub> increase with the nanosheet thickness, which is opposite to the band gap behavior. <sup>16,20</sup> Unless the surface roughness of the single-, double-, and triple MoS<sub>2</sub> layers or the trap densities at the three MoS<sub>2</sub>–Al<sub>2</sub>O<sub>3</sub> interfaces are much different from one another, the thickness-dependent change of the nanosheet dielectric constant would be the main contribution able to explain the SS degradation.

Intrigued with the thickness-induced  $\varepsilon_{ch}$  change, we have fabricated another set of top-gate nanosheet FETs with a high-k organic gate-dielectric, which used to be a 200 nm thick ferroelectric organic polymer [P(VDF-TrFE);  $k \sim 7$ ], to observe the MoS<sub>2</sub> thicknessdependent SS changes. According to the transfer curves of ferroelectric memory FETs with MoS<sub>2</sub> nanosheets (ESI, Fig. S1<sup>†</sup>), the SS of the ferroelectric memory FET with single-layered MoS2 again appears to be smallest along with the largest memory window while it degrades with the nanosheet thickness that causes memory window decrease.33 Unlike the cases of top-gate FETs, our bottomgate nanosheet FETs in Fig. 2(a) and (b) did hardly show clear signs of such SS difference for single-, double-, and triple-layered MoS2 FETs. It is probably because their SS values are already too large to show visible SS differences in view of eqn (1), according to which large SS values for all FETs are expected from low-k gate oxide  $(\varepsilon_{\rm SiO_2} = 3.9 \ \varepsilon_{\rm o})$  thickness  $(x_{\rm ox} = 285 \ {\rm nm})$ . In spite of the bottom-gate structure, a very small SS value is achievable if we use high-k thin oxide as a gate dielectric, since that approach again meets the conditions for a small SS in eqn (1).27

As a final point, it could be worthwhile to understand that the mobility decrease of our top-gate  $MoS_2$  nanosheet FETs in Fig. 3(b) is closely related to the dielectric constant increase with the  $MoS_2$  thickness. Although the inter-layer scattering is already expected to be a generally known source of mobility loss in a low dimension channel, the dielectric constant increase with 2D nanosheet thickness could be another impelling one. If the increased  $\varepsilon_{\rm ch}$  competes with (high-k)  $\varepsilon_{\rm ox}$ , the source-to-drain electric field could not be confined to the channel thickness, and as a result, the high mobility-enabling mechanism by top-gate high-k dielectric engineering possibly becomes invalidated. Hence, the channel mobility is so closely related to the thickness of the  $MoS_2$  nanosheet in the two aspects: inter-layer scattering and degradation of dielectric engineering (or degradation of SS).

### Conclusions

In summary, the nanosheet-thickness effects on the performance of  $\text{MoS}_2$  FETs were studied. Our top-gate nanosheet FETs with 40 nm thin  $\text{Al}_2\text{O}_3$  displayed at least an order of magnitude higher mobility and smaller SS than those of bottom-gate nanosheet FETs with 285 nm thick  $\text{SiO}_2$ , benefiting from the dielectric screening by high-k  $\text{Al}_2\text{O}_3$ . Among the top-gate devices, the single-layer FET demonstrated the highest mobility of  $\sim\!170~\text{cm}^2~\text{V}^{-1}~\text{s}^{-1}$  with 90 mV dec<sup>-1</sup> as the smallest SS but the double- and triple-layered FETs showed only  $\sim\!25~\text{and}~\sim\!15~\text{cm}^2~\text{V}^{-1}~\text{s}^{-1}$  respectively with the large SS of 0.5 and 1.1 V dec<sup>-1</sup>. Such property degradations with  $\text{MoS}_2$  thickness are actually attributed to the dielectric constant increase. The most superior device performance would be expected from a top-gate

Communication

single layered MoS2 FET with a high-k dielectric, and the doubleand triple-layered FETs could be promising only under a very high-k top-gate dielectric, of which the constant is even higher than that of thick MoS<sub>2</sub>.

# **Acknowledgements**

The authors acknowledge the financial support from NRF of Korea (NRL program, no. 2012-0000126), BK21 Project. H. J. Choi acknowledges support from NRF of Korea (grant no. 2011-0018306). S. W. Min and H. S. Lee acknowledge support from Nano-Material Technology Development Program through the NRF of Korea (2012M3A7B4034985).

## References

- 1 A. K. Geim, Science, 2009, 324, 1530.
- 2 K. S. Novoselov, D. Jiang, F. Schedin, T. J. Booth, V. V. Khotkevich, S. V. Morozov and A. K. Geim, Proc. Natl. Acad. Sci. U. S. A., 2005, 102, 10451.
- 3 R. F. Frindt, J. Appl. Phys., 1966, 37, 1928.
- 4 K. S. Novoselov, A. K. Geim, S. V. Morozov, D. Jiang, Y. Zhang, S. V. Dubonos, I. V. Grigorieva and A. A. Firsov, Science, 2004, 306, 666.
- 5 K. I. Bolotin, K. J. Sikes, Z. Jiang, M. Klima, G. Fudenberg, J. Hone, P. Kim and H. L. Stormer, Solid State Commun., 2008, 146, 351.
- 6 X. Du, I. Skachko, A. Barker and E. Y. Andrei, Nat. Nanotechnol., 2008, 3, 491.
- 7 M. Y. Han, B. Ozyilmaz, Y. Zhang and P. Kim, Phys. Rev. Lett., 2007, 98, 206805.
- 8 L. Jiao, L. Zhang, X. Wang, G. Diankov and H. Dai, Nature, 2009, 458, 877.
- 9 Y. Yao, Z. Lin, Z. Li, X. Song, K. Moona and C. Wong, J. Mater. Chem., 2012, 22, 13494.
- 10 S. Balendhran, J. Z. Ou, M. Bhaskaran, S. Sriram, S. Ippolito, Z. Vasic, E. Kats, S. Bhargava, S. Zhuiykov and K. Kalantarzadeh, Nanoscale, 2012, 4, 461.
- 11 S. Bertolazzi, J. Brivio and A. Kis, ACS Nano, 2011, 5, 9703.
- 12 J. N. Coleman, M. Lotya, A. O'Neill, S. D. Bergin, P. J. King, U. Khan, K. Young, A. Gaucher, S. De, R. J. Smith, I. V. Shvets, S. K. Arora, G. Stanton, H. Kim, K. Lee, J. F. Donegan,
  - J. C. Grunlan, G. Moriarty, A. Shmeliov, R. J. Nicholls,
  - P. D. Nellist and V. Nicolosi, Science, 2011, 331, 568.

- 13 H. Wu, R. Yang, B. Song, Q. Han, J. Li, Y. Chang, Y. Fang, R. Tenne and C. Wang, ACS Nano, 2011, 5, 1276.
- 14 Y. Zhan, Z. Liu, S. Najmaei, P. M. Ajayan and J. Lou, Small, 2012, 7, 966.
- 15 B. Radisavljevic, A. Radenovic, J. Brivio, V. Giacometti and A. Kis, Nat. Nanotechnol., 2011, 6, 147.
- 16 H. S. Lee, S. Min, Y. Chang, M. K. Park, T. Nam, H. Kim, J. H. Kim, S. Ryu and S. Im, Nano Lett., 2012, 12, 3695.
- 17 C. B. Roxlo, R. R. Chianelli, H. W. Deckman, A. F. Ruppert and P. P. Wong, J. Vac. Sci. Technol., A, 1987, 5, 555.
- 18 G. Eda, H. Yamaguchi, D. Voiry, T. Fujita, M. Chen and M. Chhowalla, Nano Lett., 2011, 11, 5111.
- 19 S. W. Han, H. Kwon, S. K. Kim, S. Ryu, W. S. Yun, D. H. Kim, J. H. Hwang, J. S. Kang, J. Baik, H. J. Shin and S. C. Hong, Phys. Rev. B: Condens. Matter Mater. Phys., 2011, 84, 045409.
- 20 K. F. Mak, C. Lee, J. Hone, J. Shan and T. F. Heinz, Phys. Rev. Lett., 2010, 105, 136805.
- 21 D. Jena and A. Konar, Phys. Rev. Lett., 2007, 98, 136805.
- 22 M. M. Benameur, B. Radisavljevic, J. S. Heron, S. Sahoo, H. Berger and A. Kis, Nanotechnology, 2011, 22, 125706.
- 23 H. Li, G. Lu, Z. Yin, Q. He, H. Li, Q. Zhang and H. Zhang, Small, 2012, 8, 682.
- 24 C. Lee, H. Yan, L. E. Brus, T. F. Heinz, J. Hone and S. Ryu, ACS Nano, 2010, 4, 2695.
- 25 A. Molina-Sanchez and L. Wirtz, Phys. Rev. B: Condens. Matter Mater. Phys., 2011, 84, 155413.
- 26 K. Nagashio, T. Nishimura, K. Kita and A. Toriumi, Appl. Phys. Express, 2009, 2, 025003.
- 27 S. Kim, A. Konar, W. Hwang, J. H. Lee, J. Lee, J. Yang, C. Jung, H. Kim, J. Yoo, J. Choi, Y. W. Jin, S. Y. Lee, D. Jena, W. Choi and K. Kim, Nat. Commun., 2012, 3, 1011.
- 28 S. Ghatak, A. N. Pal and A. Ghosh, ACS Nano, 2011, 5, 7707.
- 29 H. Liu, A. T. Neal and P. D. Ye, ACS Nano, 2012, 6, 8563.
- 30 A. Rolland, J. Richard, J. P. Kleider and D. Mencaraglia, J. Electrochem. Soc., 1993, 140, 3679.
- 31 R. S. Muller, T. I. Kamins and M. Chan, Device Electronics for Integrated Circuits, Wiley, New York, 3rd edn, 2003, ch. 8, pp. 405-409.
- 32 T. Cheiwchanchamnangij and W. R. L. Lambrecht, Phys. Rev. B: Condens. Matter Mater. Phys., 2012, 85, 205302.
- 33 H. S. Lee, S. Min, M. K. Park, Y. T. Lee, P. J. Jeon, J. H. Kim, S. Ryu and S. Im, Small, 2012, 8, 3111.