

# Abnormal temperature-dependent stability of on-plastic a -Si : H thin film transistors fabricated at 150 $\,^{\circ}$ C

J. Z. Chen and I.-C. Cheng

Citation: Journal of Applied Physics 104, 044508 (2008); doi: 10.1063/1.2969789

View online: http://dx.doi.org/10.1063/1.2969789

View Table of Contents: http://scitation.aip.org/content/aip/journal/jap/104/4?ver=pdfcov

Published by the AIP Publishing

## Articles you may be interested in

Effects of interface and bulk properties of gate-dielectric on the performance and stability of hydrogenated amorphous silicon thin-film transistors

J. Appl. Phys. 118, 234505 (2015); 10.1063/1.4938014

Suppression of Schottky leakage current in island-in amorphous silicon thin film transistors with the Cu/Cu Mg as source/drain metal

Appl. Phys. Lett. 91, 062103 (2007); 10.1063/1.2767147

Gate bias instability in hydrogenated polycrystalline silicon thin-film transistors

J. Appl. Phys. 88, 3624 (2000); 10.1063/1.1289525

Dependence of the leakage current on the film quality in polycrystalline silicon thin-film transistors

J. Appl. Phys. 88, 2648 (2000); 10.1063/1.1288158

Low temperature fabrication of amorphous silicon thin film transistors by dc reactive magnetron sputtering

J. Vac. Sci. Technol. A 15, 2770 (1997); 10.1116/1.580821



Providing the utmost in sensitivity, accuracy and resolution for applications in materials characterization and nano research

- Photovoltaics
  - voltaics Ceramics
- Polymers
- DNA film structures
- Thin films
- Coatings
- Paints
   Packaging materials

Click here to learn more



# Abnormal temperature-dependent stability of on-plastic a-Si:H thin film transistors fabricated at 150 °C

(Received 6 March 2008; accepted 19 June 2008; published online 25 August 2008)

We investigated the temperature-dependent stability on the inverted-staggered back-channel-etched a-Si:H thin film transistors (TFTs) made at a process temperature of 150 °C on plastic foil substrates. The shift of threshold voltage  $(\Delta V_t)$  increases with the stressing time and the stressing temperature. Different from TFTs made at temperatures of 300 °C or above, our low-temperature processed TFTs show an abnormal saturation of  $\Delta V_t$  at 50 °C (323 K) in a constant gate-bias stress experiment. Around the same temperature, we observed abrupt increases in both the gate leakage current and the off current. Because of the low process temperature, the gate dielectric is less stable and more defective compared to that made at high process temperatures. A substantial amount of charges, trapped inside the dielectric during TFT fabrication and gate-bias stressing, was thermionically emitted into the channel by the Poole-Frenkel emission mechanism at a stressing temperature of 50 °C, leading to the abnormal phenomena. © 2008 American Institute of Physics.

[DOI: 10.1063/1.2969789]

#### I. INTRODUCTION

Despite the rapid development of organic electronics and metal-oxide transistors, hydrogenated amorphous silicon thin film transistors (a-Si: H TFTs) are still the mainstream industrial technology for active matrix backplanes of displays. In the past decade, a lot of researches focused on developing high quality low-temperature processed a-Si:H TFTs fabricated on plastic substrates to achieve nonbreakable flexible electronics. 1-9 Although some experimental transparent polymer foil substrates can sustain high TFT process temperatures of 280-300 °C, 10-12 most of the commercially available low-cost transparent polymer foil substrates can only tolerate a process temperature of 200 °C or below. These on-plastic a-Si:H TFTs processed at low temperatures are less stable and more defective in comparison to conventional a-Si:H TFTs made at 300 °C or above. 1,10-12

Two mechanisms cause the instability of a-Si:H TFTs: charge trapping in SiN<sub>x</sub> mainly through tunneling and creation of metastable dangling bonds in the a-Si:H channel near the gate dielectric.  $^{11,13-17}$  Although the TFT stability has been widely studied, <sup>1,10–21</sup> the stability of *low-temperature* processed on-plastic a-Si:H TFTs operated at elevated temperatures (293-333 K, 20-60 °C) has not yet been investigated.

This paper presents the effect of stressing temperature on the stability of inverted-staggered back-channel-etched a-Si: H TFTs made on 51 μm thick Kapton E polyimide foil substrates processed at 150 °C. The stability and I-V characteristics of the TFTs were studied at temperatures ranging from 20 to 60 °C. What was discovered is that the temperature dependency of the stability is different from that of TFTs made at a conventional temperature. 18-21 An abnormal saturation of the threshold voltage shift  $\Delta V_t$  at a stressing temperature of  $\sim 50$  °C was observed. Based on the quantitative analyses of gate leakage current and off current, we also identified the mechanism responsible for this abnormal stressing temperature dependent stability.

#### **II. EXPERIMENT**

The a-Si:H TFTs were fabricated on 51 µm thick Kapton E polyimide foil substrates at 150 °C. These TFTs have inverted-staggered back-channel-etched structure with channel dimensions of  $W=400~\mu m$  and  $L=40~\mu m$ . A schematic cross section of the TFT on plastic substrate is shown in Fig. 1(a). Prior to the device fabrication, the polyimide substrate was passivated with silicon nitride (SiN<sub>r</sub>) layers on both sides to render better TFT performances.<sup>22</sup> First, 100 nm Cr/ Al/Cr gate metal was deposited and patterned, followed by the deposition of 350 nm SiN<sub>x</sub> gate dielectric, a 200 nm undoped a-Si:H channel layer, a 50 nm n<sup>+</sup> a-Si:H sourcedrain layer by plasma enhanced chemical vapor deposition, and about 100 nm Cr metal by thermal evaporation. Then the source-drain electrodes and TFT islands were defined by photolithography and dry/wet etched. Last, the gate contact hole was opened by dry etching through the gate dielectric.

The TFT performances were evaluated by a HP 4155B semiconductor parameter analyzer. Transfer characteristics were studied at source-drain voltages ( $V_{ds}$ ) of 1 and 10 V, and gate voltages  $V_{gs}$  from -10 to 25 V with medium integration time setting under a dark environment. Electrical gate-bias stress experiments were carried out by applying 20 V to the gate while keeping the source and the drain grounded at vari-

J. Z. Chen<sup>1,a)</sup> and I.-C. Cheng<sup>2</sup>
<sup>1</sup>Institute of Applied Mechanics, National Taiwan University, No. 1, Sec. 4, Roosevelt Rd., Taipei 10617,

<sup>&</sup>lt;sup>2</sup>Department of Electrical Engineering and Graduate Institute of Photonics and Optoelectronics, National Taiwan University, Taipei 10617, Taiwan

<sup>&</sup>lt;sup>a)</sup>Author to whom correspondence should be addressed. Tel.: +886 2 3366 5694. FAX: +886 2 3366 5694. Electronic mail: jchen@ntu.edu.tw.





FIG. 1. (Color online) (a) Cross section of bottom-gate back-channel-etched TFT. Thermoelectric device is used to adjust the TFT operation temperature. (b) Transfer and gate leakage current curves characterized at various temperatures.

ous temperatures. The samples were heated using a thermoelectric heating stage. For each temperature, the measurements were performed after the temperature reached steady state.

#### **III. RESULTS AND DISCUSSION**

Figure 1(b) shows the TFT transfer curves and gate leakage current curves at various temperatures. With the increase in temperature, the transfer curves shift to the left and the gate leakage currents increase significantly. The rise and fall of the gate leakage current between  $V_{\rm gs}$  of -5 and 5 V are caused by the displacement current at the onset of charge accumulation. The "mound" feature becomes significant especially for TFTs with large channel dimensions (W/L



FIG. 2. (Color online) Drop of threshold voltage and on-off current ratio vs temperature.

=400/40  $\mu$ m in our case). Beyond the onset of charge accumulation, the gate leakage current increases exponentially with gate voltage, which is the typical carrier transport mechanism inside a dielectric dominated by tunneling or field emission.<sup>23</sup> We extract the threshold voltage  $V_t$  at  $I_{ds}$ =  $10^{-8}$  A, the on current  $I_{\text{on}}$  at  $V_{\text{gs}}$  = 25 V, and the off current at  $V_{\rm gs}$ =-5 V from the transfer curves of  $V_{\rm ds}$ =10 V. Figure 2 shows the threshold voltage and on-off current ratio  $(I_{\rm on}/I_{\rm off})$  against the substrate temperature. Raising the temperature from 20 °C (293 K) to 55 °C (328 K), the threshold voltage drops about 4 V, which is mainly caused by the thermal excitation of carriers. The on current increases from 10 to 40 µA while the off current increases more than one order of magnitude, which leads to the decrease in  $I_{\rm on}/I_{\rm off}$  at high temperatures. The  $I_{\rm on}/I_{\rm off}$  drops dramatically from  $10^7$ to  $10^6$  at  $\sim 50$  °C (323 K).

The off current in the TFT arises from charge injection at the contacts, thermal generation in the channel, charge emission from the channel  $^{24-26}$  (the off current is called "leakage" current" in the cited references), and gate leakage current due to a nonideal gate dielectric. In our devices, charge injection from the contacts and charge emission from the channel are both negligible because the n+ source-drain contacts block the hole injection, and the TFT measurements were taken when temperatures reached steady state. 25,26 Therefore, the off current in our devices mainly results from the thermal generation and the gate leakage current. The rise in off current for more negative  $V_{\rm gs}$  indicates the conduction of hole current, 25 with holes supplied from thermal excitation. Figure 3 shows that the gate leakage current increases with temperature. This temperature dependency of gate leakage current  $I_{os} \sim 1/T$  is the evidence for Poole–Frenkel emission of trapped charges inside SiN<sub>x</sub> gate dielectric.<sup>23</sup> The dramatic increase in the gate leakage current also occurs at ~50 °C (323 K), around the same temperature that the  $I_{\rm on}/I_{\rm off}$  suddenly drops. Therefore, the sudden increase in the off current above 323 K is mainly caused by the gate leakage current.

The sudden rise in gate leakage current and off current at  $\sim$ 50 °C (323 K) is also supported by the phenomenon observed in gate-bias stress experiments performed at elevated temperatures. Figure 4 shows the threshold voltage shift  $\Delta V_t$  versus stressing time for TFTs under gate-bias stressing at different temperatures. Electrical gate-bias stressing causes



J. Z. Chen and I.-C. Cheng

FIG. 3. Arrhenius plot of gate leakage current vs temperature.

very severe  $\Delta V_t$  at high temperatures because of the faster defect creation rate inside the a-Si:H layers.  $^{18-21}$   $\Delta V_t$  of a-Si TFT can be formulated as a function of temperature T, stressing time t, and stressing gate-bias voltage  $V_{\rm gs}$ ,  $^{16}$ 

$$\Delta V_t = \pm A |V_{gs}|^{\beta} t^{\gamma} \exp(-E_a/kT), \tag{1}$$

where the sign on the right hand side corresponds to that of the polarity of gate bias,  $E_a$  is the activation energy, k is the Boltzmann constant, A is a constant, and  $\beta$  and  $\gamma$  are exponents.  $\beta$  depends mostly on the gate bias voltage polarity and  $\gamma$  depends on the device parameters and bias polarity.

With the increase in temperature in TFT gate-bias stress experiments, the exponent  $\gamma$  gets larger and becomes almost



FIG. 4. (a) Shift of threshold voltage  $\Delta V_t$  under electrical gate-bias stressing at various temperatures. (b) Arrhenius plot of  $\Delta V_t$  after 1850 s of gate-bias stressing.

constant beyond 50 °C (323 K). Figure 4(a) clearly shows a saturation of  $\Delta V_t$  beyond 50 °C (323 K). The Arrhenius plot of  $\Delta V_t$  after 1850 s of gate-bias stressing is shown in Fig. 4(b). The activation energy dramatically drops and becomes constant for temperatures greater than 50 °C (323 K). This saturation phenomenon beyond a certain temperature is different from the results reported in the literatures, <sup>18–21</sup> where TFTs being studied were fabricated at temperatures of 300 °C or above. In these previous studies, no such saturation phenomenon was observed at the same temperature range (Fig. 1 in Ref. 18, Fig. 3 in Ref. 19, Fig. 3 in Ref. 20, and Fig. 11 in Ref. 21) under the gate-bias stress condition.

Based on the above observations, this study concludes that a large amount of charges, trapped inside the dielectric SiN<sub>x</sub> during TFT fabrication and gate-bias stressing, was thermionically emitted into the channel by the Poole-Frenkel mechanism at a temperature of 50 °C (323 K). Since the charges trapped inside the gate dielectric cause  $\Delta V_t$ , 11,13–17 the thermionic emission of the trapped charges leads to the saturation of  $\Delta V_t$  and exponent  $\gamma$ . This phenomenon was observed in our low-temperature processed TFTs because the gate dielectric is less stable 1,10-12 and the trapped charges are much easier to release at relatively low temperatures. The defect level can be estimated by the product of the Boltzmann constant and the saturation temperature (kT), which is around 31 meV below the conduction band edge of SiN<sub>r</sub>. This also implies that low-temperature processed on-plastic a-Si:H TFTs can be prestressed to improve the operation stability at elevated temperatures (20–60 °C).

### **ACKNOWLEDGMENTS**

The *a*:Si:H TFTs were fabricated and characterized using the facilities of the Macroelectronics Laboratory and the Princeton Institute for the Science and Technology of Materials (PRISM) at Princeton University. The authors gratefully acknowledge the partial financial support from the National Science Council of Taiwan under Grant Nos. NSC 97-2218-E-002-024 and NSC 96-2218-E-002-032.

<sup>1</sup>C.-S. Yang, L. L. Smith, C. B. Arthur, and G. N. Parsons, J. Vac. Sci. Technol. B 18, 683 (2000).

<sup>2</sup>H. Gleskova, S. Wagner, W. Soboyejo, and Z. Suo, J. Appl. Phys. **92**, 6224 (2002).

H. Gleskova, S. Wagner, and Z. Suo, Appl. Phys. Lett. 75, 3011 (1999).
 J. P. Conde, P. Alpuim, and V. Chu, Thin Solid Films 430, 240 (2003).

<sup>5</sup>J.-H. Ahn, H.-S. Kim, K. J. Lee, Z. Zhu, E. Menard, R. G. Nuzzo, and J. A. Rogers, IEEE Electron Device Lett. **27**, 460 (2006).

<sup>6</sup>Y.-H. Kim, C.-H. Chung, J. Moon, G. H. Kim, D.-J. Park, D.-W. Kim, J. W. Lim, S. J. Yun, Y.-H. Song, and J. H. Lee, IEEE Electron Device Lett. **27**, 579 (2006).

<sup>7</sup>S. H. Won, J. K. Chung, C. B. Lee, H. C. Nam, J. H. Hur, and J. Jang, J. Electrochem. Soc. **151**, G167 (2004).

<sup>8</sup>A. Nathan, A. Kumar, K. Sakariya, P. Servati, S. Sambandan, and D. Striakhilev, IEEE J. Solid-State Circuits 39, 1477 (2004).

<sup>9</sup>A. Sazonov and C. McArthur, J. Vac. Sci. Technol. A **22**, 2052 (2004).

<sup>10</sup>K. H. Cherenack, A. Z. Kattamis, B. Hekmatshoar, J. C. Sturm, and S. Wagner, IEEE Electron Device Lett. 28, 1004 (2007).

<sup>11</sup>B. Hekmatshoar, A. Z. Kattamis, K. H. Cherenack, L. Long, J. Z. Chen, S. Wagner, J. C. Sturm, K. Rajan, and M. Hack, IEEE Electron Device Lett. 29, 63 (2008).

<sup>12</sup>K. Long, A. Z. Kattamis, I.-C. Cheng, H. Gleskova, S. Wagner, and J. C. Sturm, IEEE Electron Device Lett. 27, 111 (2006).

<sup>13</sup>Y. Kaneko, A. Sasano, and T. Tsukada, J. Appl. Phys. **69**, 7301 (1991).

<sup>&</sup>lt;sup>14</sup>R. B. Wehrspohn, S. C. Deane, I. D. French, and M. J. Powell, J. Non-

- Cryst. Solids 266-269, 459 (2000).
- <sup>15</sup>W. B. Jackson and M. D. Moyer, Phys. Rev. Lett. **36**, 6217 (1987).
- <sup>16</sup>H. Gleskova and S. Wagner, IEEE Trans. Electron Devices 48, 1667 (2001), and references therein.
- <sup>17</sup>A. Z. Kattamis, K. H. Cherenack, B. Hekmatshoar, I.-C. Cheng, H. Gleskova, J. C. Strum, and S. Wagner, IEEE Electron Device Lett. 28, 606 (2007).
- <sup>18</sup>M. J. Powell, Appl. Phys. Lett. **43**, 597 (1983).
- <sup>19</sup>F. R. Libsch and J. Kanicki, Appl. Phys. Lett. **62**, 1286 (1993).
- <sup>20</sup>M. J. Powell, C. van Berkel, and J. R. Hughes, Appl. Phys. Lett. **54**, 1323 (1989).
- <sup>21</sup>W. B. Jackson, J. M. Marshall, and M. D. Moyer, Phys. Rev. Lett. 39, 1164 (1989).
- <sup>22</sup>J. Z. Chen, K. Cherenack, C. Tsay, I.-C. Cheng, and S. Wagner, Electrochem. Solid-State Lett. 11, H26 (2008).
- <sup>23</sup>S. M. Sze, *Physics of Semiconductor Devices*, 2nd ed. (Wiley, New York, 1983).
- <sup>24</sup>F. Lemmi and R. A. Street, Amorphous and Heterogeneous Silicon Thin Films-Fundamentals to Devices, MRS Symposia Proceedings No. 557 (Materials Research Society, Pittsburgh, 1999), p. 671.
- <sup>25</sup>F. Lemmi and R. A. Street, IEEE Trans. Electron Devices **47**, 2404 (2000).
- <sup>26</sup>F. Lemmi and R. A. Street, IEEE Trans. Electron Devices **47**, 2399 (2000).