

## Formation of high-quality oxide/Ge1- x Sn x interface with high surface Sn content by controlling Sn migration

Kimihiko Kato, Noriyuki Taoka, Takanori Asano, Teppei Yoshida, Mitsuo Sakashita, Osamu Nakatsuka, and Shigeaki Zaima

Citation: Applied Physics Letters 105, 122103 (2014); doi: 10.1063/1.4896146

View online: http://dx.doi.org/10.1063/1.4896146

View Table of Contents: http://scitation.aip.org/content/aip/journal/apl/105/12?ver=pdfcov

Published by the AIP Publishing

## Articles you may be interested in

Ge0.83Sn0.17 p-channel metal-oxide-semiconductor field-effect transistors: Impact of sulfur passivation on gate stack quality

J. Appl. Phys. 119, 024502 (2016); 10.1063/1.4939761

Epitaxial GeSn film formed by solid phase epitaxy and its application to Yb2O3-gated GeSn metal-oxidesemiconductor capacitors with sub-nm equivalent oxide thickness

Appl. Phys. Lett. 105, 203508 (2014); 10.1063/1.4902119

Structural and optical characterization of SixGe1-x-ySny alloys grown by molecular beam epitaxy Appl. Phys. Lett. **100**, 141908 (2012); 10.1063/1.3701732

Measurement of the direct energy gap of coherently strained Sn x Ge 1-x / Ge(001) heterostructures Appl. Phys. Lett. **77**, 3418 (2000); 10.1063/1.1328097

Oxidation-induced traps near SiO 2 /SiGe interface

J. Appl. Phys. 86, 1542 (1999); 10.1063/1.370927





## Formation of high-quality oxide/ $Ge_{1-x}Sn_x$ interface with high surface Sn content by controlling Sn migration

Kimihiko Kato,<sup>a)</sup> Noriyuki Taoka,<sup>b)</sup> Takanori Asano, Teppei Yoshida, Mitsuo Sakashita, Osamu Nakatsuka,<sup>c)</sup> and Shigeaki Zaima

Department of Crystalline Materials Science, Graduate School of Engineering, Nagoya University, Furo-cho, Chikusa-ku, Nagoya 464-8603, Japan

(Received 19 July 2014; accepted 8 September 2014; published online 22 September 2014)

In this paper, we investigated how Sn migrated during annealing for  $Ge_{1-x}Sn_x$  at its surface and in its interior, as well as the Ge oxide formation on  $Ge_{1-x}Sn_x$  with controlling surface oxidation. After oxidation at  $400\,^{\circ}C$ , X-ray photoelectron spectroscopy and X-ray diffraction measurements revealed Sn migration from inside the epitaxial  $Ge_{1-x}Sn_x$  layer to its surface. Annealing was not the primary cause of significant Sn migration; rather, it was caused mostly by oxidation near the  $Ge_{1-x}Sn_x$  surface. This process formed a  $Ge_{1-x}Sn_x$  oxide with a very high Sn content of 30%, inducing a wide hysteresis loop in the capacitance–voltage characteristics of its corresponding MOS device. We also found that forming a thin  $GeO_2$  layer by using a deposition method that controls Ge surface oxidation produced low densities of interface states and slow states. From these results, we conclude that controlling Sn migration is critical to forming a high-quality  $Ge_{1-x}Sn_x$  gate stack. © 2014 AIP Publishing LLC. [http://dx.doi.org/10.1063/1.4896146]

Germanium-tin alloys  $(Ge_{1-x}Sn_x)$  have attracted much attention as a channel material for next-generation metal-oxide-semiconductor field-effect transistors (MOSFETs) and tunnel FETs<sup>1-4</sup> because their energy-band structures change with the Sn content. At a Sn content of  $\sim$ 8%, the conduction band minimum crosses over from the L valley to the  $\Gamma$  valley, and the electron effective mass significantly decreases at the  $\Gamma$  point.<sup>5</sup> However, the solid solubility limit of Sn in Ge is  $\sim 1\%$ , and the surface energy of Sn is smaller than that of Ge.<sup>7</sup> These characteristics induce Sn precipitation and segregation, making it quite difficult to form a  $Ge_{1-x}Sn_x$  layer with high amounts of uniformly distributed Sn. A promising technique to surpass these limits is the combination of lowtemperature growth and strain control, with which we achieved epitaxial growth of  $Ge_{1-x}Sn_x$  layers with Sn content up to 25%, <sup>8–10</sup> owing to growth at non-thermal equilibrium.

Forming a high-quality MOS interface for  $Ge_{1-x}Sn_x$  is still a critical obstacle to realizing high-performance  $Ge_{1-x}Sn_x$  MOSFETs and tunnel FETs. For pure-Ge gate stacks, Ge-based oxide interlayers can be used to effectively decrease the interface state density  $(D_{it})^{.11-13}$  For example, a  $GeO_2/Ge$  interfacial structure prepared with thermal oxidation of pure Ge can achieve  $D_{it}$  as small as  $10^{10} \, \text{eV}^{-1} \, \text{cm}^{-2}$ . In contrast, thermal oxidation of  $Ge_{1-x}Sn_x$  layers formed at non-thermal equilibrium has produced complicated results. For example, Han *et al.* found that thermally oxidizing the  $Ge_{1-x}Sn_x$  surface decreased the subthreshold swing of its corresponding MOSFET, indicating a decreased  $D_{it}$  at the

In the present study, we investigated Sn migration at the  $Ge_{1-x}Sn_x$  surface and the oxide/ $Ge_{1-x}Sn_x$  interface during thermal annealing and oxidation, considering a greater Sn content than the solid solubility limit. Additionally, we attempted to improve the electrical properties of a  $Ge_{1-x}Sn_x$  MOS capacitor by controlling Sn migration with  $GeO_2$  chemical vapor deposition (CVD). <sup>13</sup>

A Ga-doped p-type Ge(001) substrate with a resistivity of 1  $\Omega$  cm was used. After the substrate was chemically and thermally cleaned, a  $\text{Ge}_{1-x}\text{Sn}_x$  layer was pseudomorphically grown on the Ge(001) substrate by solid-source molecular-beam epitaxy (MBE). The growth temperature was 150 °C. The thickness of the  $\text{Ge}_{1-x}\text{Sn}_x$  layer was 30 or 50 nm for samples with a Sn content of 8.7% or 7.6%, respectively; the Sn content was evaluated by X-ray diffraction (XRD) two-dimensional reciprocal space mapping. After deposition, the  $\text{Ge}_{1-x}\text{Sn}_x/\text{Ge}$  surface was cleaned with a 1% HF solution to remove native oxides and Sn precipitated on the surface. Some  $\text{Ge}_{1-x}\text{Sn}_x/\text{Ge}$  samples were annealed after deposition at 400 °C in  $\text{N}_2$  or dry  $\text{O}_2$ .

For another  $Ge_{1-x}Sn_x/Ge$  sample, a thin  $GeO_2$  layer was formed by CVD on the  $Ge_{1-x}Sn_x$  by pulsing alternating supplies of tetraethoxy-germanium (TEOG) and  $H_2O$  for 40 cycles at 300 °C. <sup>13</sup> To make MOS capacitors, a gate stack of  $Al_2O_3$  and Al was deposited. The 5 nm  $Al_2O_3$  layer was formed by atomic layer deposition (ALD) using trimethylaluminum (TMA) and  $H_2O$  at 150 °C on the Ge(Sn)-oxide/

 $Ge_{1-x}Sn_x$ -oxide/ $Ge_{1-x}Sn_x$  interface. However, we have found that, in a  $Ge_{1-x}Sn_x$  oxide layer formed by thermal oxidation at  $400\,^{\circ}C$ , the Sn content is higher than that near the surface of the epitaxial  $Ge_{1-x}Sn_x$  layer. <sup>14</sup> Sn migration into the oxide layer increases the leakage current density <sup>15</sup> and the hysteresis width in the capacitance-voltage (C-V) characteristics of MOS capacitors. <sup>14</sup> These results show that, to form high-quality  $Ge_{1-x}Sn_x/Ge$  interfaces, it is critical to clarify the structural properties of the insulator/ $Ge_{1-x}Sn_x$  interface and understand Sn migration control.

a)Present address: Department of Electrical Engineering and Computer Sciences, College of Engineering, University of California, Berkeley and Japan Society for the Promotion of Science (JSPS) Postdoctoral Fellow for Research Abroad.

b)Present address: Innovations for High Performance (IHP) Microelectronics.

<sup>&</sup>lt;sup>c)</sup>Author to whom correspondence should be addressed. Electronic mail: nakatuka@alice.xtal.nagoya-u.ac.jp. Tel.: +81-52-789-3819. Fax: +81-52-789-2760.

 $Ge_{1-x}Sn_x$  samples, and the Al gate electrode was formed by vacuum evaporation.

In  $Ge_{1-x}Sn_x$  layers formed at non-thermal equilibrium, it is not well understood how the annealing stability differs between Sn atoms in diamond lattice sites and those in interstitial sites. To better understand these properties, we used X-ray photoelectron spectroscopy (XPS) to investigate the chemical bonding states of each element near the surface of the  $Ge_{1-x}Sn_x$  layers after annealing, using Mg  $K\alpha$  $(h\nu = 1253.6 \,\mathrm{eV})$  as the X-ray source. Figures 1(a) and 1(b) show the Ge 3d and Sn 3d<sub>5/2</sub> photoelectron core spectra of the Ge<sub>0.913</sub>Sn<sub>0.087</sub>/Ge samples before (only etched with HF; HF) and after N<sub>2</sub> annealing (NA) or oxidation (OD) at 400 °C for 10 min. We corrected the binding energies using the Ge-Ge (or Ge-Sn) bond peak at 29.4 eV, and normalized the intensities with the area intensity of the Ge-Ge (or Ge-Sn) bond peak. For the HF sample, there were no obvious peaks related to Ge- or Sn-oxides in the Ge 3d and Sn 3d<sub>5/2</sub> spectra, respectively, meaning that the HF solution removed the native oxide from the as-deposited  $Ge_{1-x}Sn_x$ layer. We found that the Sn content near the  $Ge_{1-x}Sn_x$  surface was  $\sim$ 19%, about twice that of the content ratio of Sn atoms incorporated into the diamond lattice site. This result strongly suggests that Sn atoms segregate near the  $Ge_{1-x}Sn_x$ surface during growth because of the low surface energy of Sn atoms<sup>7</sup> and their low solid solubility limit.<sup>6</sup> Here, we evaluated the Sn content from the intensity ratios of photoelectron signals in the Ge 3d<sub>5/2</sub> and Sn 3d<sub>5/2</sub> spectra, accounting for attenuation of photoelectron intensities with inelastic electron scattering. The relationships between photoelectron intensity (I<sup>GeSn</sup> or I<sup>oxide</sup>) and the atomic density of Ge or Sn  $(X^{\text{GeSn}} \text{ or } X^{\text{oxide}})$  in the  $\text{Ge}_{1-x}\text{Sn}_x$  layer and  $\text{Ge}_{1-x}\text{Sn}_x$  oxide layer are shown in following equations: 16

$$I_{i}^{\text{GeSn}} = \alpha \cdot X_{i}^{\text{GeSn}} \cdot \sigma_{i} \cdot \lambda_{i}^{\text{GeSn}} \cdot \left\{ 1 - \exp\left(-\frac{d_{\text{GeSn}}}{\lambda_{i}^{\text{GeSn}}}\right) \right\}$$

$$\times \exp\left(-\frac{d_{\text{oxide}}}{\lambda_{i}^{\text{oxide}}}\right), \tag{1}$$



FIG. 1. (a) Ge 3d and (b) Sn  $3d_{5/2}$  photoelectron core spectra of  $Ge_{0.913}Sn_{0.087}/Ge$  before and after  $N_2$  annealing (NA) or thermal oxidation (OD) at  $400\,^{\circ}\mathrm{C}$  for  $10\,\mathrm{min}$ . The binding energies were corrected using the Ge–Ge bond peak at  $29.4\,\mathrm{eV}$ , and the photoelectron intensities were normalized with the area intensity of the Ge–Ge bond peak.

$$I_{i}^{\text{oxide}} = \alpha \cdot X_{i}^{\text{oxide}} \cdot \sigma_{i} \cdot \lambda_{i}^{\text{oxide}} \cdot \left\{ 1 - \exp\left(-\frac{d_{\text{oxide}}}{\lambda_{i}^{\text{oxide}}}\right) \right\}. \quad (2)$$

Here, the subscript index i represents a constituent element, Ge or Sn, and the superscript of GeSn or oxide indicates the intended layer.  $\alpha$ ,  $\sigma$ , and  $\lambda$  are a coefficient related to the Xray power and the detector used, a photoionization coefficient, and the inelastic mean free path (IMFP) of electrons, respectively.  $d_{GeSn}$  and  $d_{oxide}$  are the thicknesses of the  $Ge_{1-x}Sn_x$  and  $Ge_{1-x}Sn_x$  oxide, respectively. Note that we use the IMFP in Ge or stoichiometric GeO2 rather than in  $Ge_{1-x}Sn_x$  or  $Ge_{1-x}Sn_x$  oxide; we did this because the physical characteristics of  $Ge_{1-x}Sn_x$  and  $Ge_{1-x}Sn_x$  oxides are not yet sufficiently understood. Additionally, we assume an infinitely thick  $Ge_{1-x}Sn_x$  layer because the thickness of the  $Ge_{1-x}Sn_x$  layer was more than 10 times larger than the IMFPs of Ge  $3d_{5/2}$  and Sn  $3d_{5/2}$  photoelectrons. <sup>14,17</sup> The physical parameters used in our evaluation are summarized in our previous paper. 14

The normalized intensity of the Sn 3d<sub>5/2</sub> spectrum after N<sub>2</sub> annealing was slightly lower than that of the HF sample, and the Sn content for the annealed sample was  $\sim$ 15%. This behavior was mostly caused by preferential desorption of Sn atoms segregated or precipitated at the  $Ge_{1-x}Sn_x$  surface, in turn caused by the high Sn content, although a detailed physical reason has not been clarified. This desorption occurred because the annealing temperature was higher than the melting point of Sn. 18 The change in Sn content between the HF and NA samples indicates Sn migration at the  $Ge_{1-x}Sn_x$  surface during annealing at 400 °C. After oxidation at 400 °C, we found clear peaks related to Ge and Sn oxides in the Ge 3d and Sn 3d<sub>5/2</sub> photoelectron core spectra, respectively. Using the area intensity of the Ge and Sn oxide peaks, we found the  $Ge_{1-x}Sn_x$  oxide thickness to be 2.0 nm. Here, the  $Ge_{1-x}Sn_x$  oxide thickness is the combined thicknesses of the Ge oxide and Sn oxide formed on the  $Ge_{1-x}Sn_x$  layer. Using Eq. (3), <sup>16</sup> we separately evaluated the thicknesses of the Ge oxide and Sn oxide from the area intensity ratio of the Ge oxide or Sn oxide peak to the Ge-Ge bond peak, assuming stoichiometric  $GeO_2/Ge_{1-x}Sn_x$  and  $SnO_2/Ge_{1-x}Sn_x$  stacks, respectively

$$\frac{I_{i}^{\text{oxide}}}{I_{\text{Ge}}^{\text{GeSn}}} \approx \frac{X_{i}^{\text{oxide}} \cdot \sigma_{i} \cdot \lambda_{i}^{\text{oxide}}}{X_{\text{Ge}}^{\text{GeSn}} \cdot \sigma_{\text{Ge}} \cdot \lambda_{\text{Ge}}^{\text{GeSn}}} \cdot \frac{\left\{1 - \exp\left(-\frac{d_{\text{oxide}}}{\lambda_{i}^{\text{oxide}}}\right)\right\}}{\exp\left(-\frac{d_{\text{oxide}}}{\lambda_{\text{Ge}}^{\text{oxide}}}\right)}.$$
(3)

We estimated the atomic density of Ge in the  $Ge_{1-x}Sn_x$  layer  $(X_{Ge}^{GeSn})$  before any annealing from the Ge atomic density in a single crystal and the Sn content. Additionally, we previously confirmed that the Sn content in a  $Ge_{1-x}Sn_x$  oxide layer formed by thermal oxidation at  $400\,^{\circ}C$  is  $\sim 30\%$ . Assuming that the Ge oxide and Sn oxide separately exist in the  $Ge_{1-x}Sn_x$  oxide layer, we estimated that a thickness of 2.0 nm converted to 1.4 nm of Ge oxide in the  $Ge_{1-x}Sn_x$  oxide layer. For the homoepitaxial Ge layer, we estimated a Ge oxide thickness of 0.88 nm, even though its oxidation conditions matched those of the  $Ge_{1-x}Sn_x$  layer. This difference

suggests that the Sn near the surface of the  $Ge_{1-x}Sn_x$  layer enhanced the oxidation reaction, possibly because the Sn or Sn oxide catalyzed the oxidation reaction.<sup>19</sup> After thermal oxidation, the  $Ge_{1-x}Sn_x$  oxide layer had a 30% Sn content, much higher than the 19% Sn content near the  $Ge_{1-x}Sn_x$  surface. Nevertheless, the OD sample and HF sample had equal Sn contents near the  $Ge_{1-x}Sn_x$  surface. The high Sn contents in the  $Ge_{1-x}Sn_x$  oxide layer and at the  $Ge_{1-x}Sn_x$  surface after oxidation suggest that Sn atoms migrated from both the  $Ge_{1-x}Sn_x$  surface and from inside the  $Ge_{1-x}Sn_x$  to the  $Ge_{1-x}Sn_x$  oxide. This process re-distributed the Sn in the  $Ge_{1-x}Sn_x$ -oxide/ $Ge_{1-x}Sn_x$  stack, similar to impurity redistribution near the Si oxide and Si interface during thermal oxidation.<sup>20,21</sup> As discussed in Grove et al., this redistribution can be explained by the small segregation coefficient of the impurities, a ratio of the equilibrium concentrations of impurities in the substrate to that in the oxide layer; in such cases, the impurity concentration at the surface decreases relative to that inside the substrate.<sup>22</sup> However, during re-distribution of Sn in thermal oxidation, the Sn content near the  $Ge_{1-x}Sn_x$  surface did not decrease after thermal oxidation, despite the significant Sn migration into the  $Ge_{1-x}Sn_x$ -oxide layer. This result also indicates the Sn migrated from both the  $Ge_{1-x}Sn_x$  surface and interior to the  $Ge_{1-x}Sn_x$  oxide interior and surface.

The changes in Sn content may have been caused by migration, which may account for the changes in lattice spacing as the Sn content fluctuated inside the  $Ge_{1-x}Sn_x$ layer, as shown in Fig. 1. To confirm these changes, we measured XRD profiles of the  $Ge_{1-x}Sn_x$  layers. Figure 2(a) shows the out-of plane  $\omega$ -2 $\theta$  XRD profiles around the 004 diffraction point for the HF, FA, and OD samples; here, the Sn content was 8.7%. Also, Fig. 2(b) plots the peak angles of the XRD profiles and the full width at half maximums (FWHMs) of the  $Ge_{1-x}Sn_x$  004 diffraction peaks. The peak angle and FWHM for the NA sample were equal to or slightly greater than those for the HF sample, while the OD sample had a clearly larger peak angle and FWHM. This increase in peak angle corresponds to a decrease in lattice spacing of the  $Ge_{1-x}Sn_x$  crystals, which may have been caused by the decrease in Sn content in the  $Ge_{1-x}Sn_x$ . Accounting for the change in Sn content at the surface of the NA sample, as shown in Fig. 1(b), the slight increases in peak angle and FWHM could have been caused by Sn migration during annealing. The increases for the OD sample



FIG. 2. (a) Out-of plane  $\omega$ -2 $\theta$  XRD profiles around the 004 diffraction points for the HF, FA, and OD Ge<sub>0.913</sub>Sn<sub>0.087</sub>/Ge samples. (b) Peak angles of the XRD profiles and FWHMs of the Ge<sub>1-x</sub>Sn<sub>x</sub> 004 diffraction peaks.

agree well with XPS results. Consequently, for both samples, the increases in peak angles and FWHMs indicate a decrease in Sn content in the  $Ge_{1-x}Sn_x$  interior and an increase in Sn fluctuation from Sn migration, respectively.

The impacts of Sn migration could appear clearly in the electrical properties of the MOS interfaces. Indeed, in a previous paper, we reported that thermal oxidation decreased the interface state density despite Sn surface segregation, though we found large hysteresis in the C-V characteristics of oxidized- $Ge_{1-x}Sn_x/Ge_{1-x}Sn_x/Ge$  MOS capacitors. <sup>14</sup> Nevertheless, we have already established a method of depositing a thin GeO<sub>2</sub> layer on a Ge substrate, which allows for controlled atomic thickness and suppression of Ge surface oxidation (GSO) because of the self-limiting adsorption of TEOG on a Ge substrate and exposure of H<sub>2</sub>O, similar to ALD.<sup>13</sup> Henceforth, we refer to this deposition method and the deposited layer as GSO-controlled deposition and the GSO-controlled layer, respectively. GSO-controlled deposition could change the electrical properties of the interface. Figures 3(a) and 3(b) compare the C-V characteristics of the  $Al/Al_2O_3/Ge_{1-x}Sn_x/Ge$  MOS capacitors with a thermal Ge<sub>1-x</sub>Sn<sub>x</sub> oxide layer and a GSO-controlled layer, respectively. Here, using XRD, we estimated the Sn content in the  $Ge_{1-r}Sn_r$  layer in the MOS capacitors to be 7.6%. To match the maximum process temperature with that of thermal oxidation, we performed GSO-controlled deposition after N<sub>2</sub> annealing at 400 °C for 10 min. Around  $V_g = -1$  V, the frequency dispersion for the thermally oxidized sample was larger than that for the GSO-controlled sample. In fact, the



FIG. 3. C-V characteristics of Al/Al $_2$ O $_3$ /Ge $_{0.924}$ Sn $_{0.076}$ /p-Ge MOS capacitors with ((a) and (c)) a thermal Ge $_{1-x}$ Sn $_x$  oxide layer or a ((b) and (d)) GSO-controlled layer, measured from 100 Hz to 1 MHz at 100 K.

D<sub>it</sub> values of the thermally oxidized and GSO-controlled deposition samples, evaluated by the conductance method at  $C/C_{\rm ox} \sim 0.45$ , were  $1.2 \times 10^{12}$  and  $7.2 \times 10^{11} \, {\rm cm}^{-2}$  eV<sup>-1</sup>, respectively. Here, C and  $C_{ox}$  mean the measured capacitance and oxide capacitance, respectively. These results indicate that GSO-controlled deposition decreased the  $D_{\rm it}$ . Figs. 3(c) and 3(d) shows the 1 MHz C-V characteristics measured at 100 K of Al/Al<sub>2</sub>O<sub>3</sub>/Ge<sub>1-x</sub>Sn<sub>x</sub>/Ge MOS capacitors with a thermal  $Ge_{1-x}Sn_x$  oxide layer and a GSO-controlled layer, respectively. Although these samples did not differ much in  $D_{\rm it}$ , the hysteresis width of the GSO-controlled deposition sample was much smaller than that of the thermally oxidized sample. Considering that hysteresis originates from slow states, this result indicates that forming the oxide layer by GSO-controlled deposition effectively reduced the slowstate density. The conduction band minimum of SnO2 is lower than that of Ge, 19,23 and the defect levels are located near the conduction band edge when oxygen vacancies are created in SnO<sub>2</sub>.<sup>24</sup> Thus, the hysteresis may have been caused by defect states from the anti-bonding states of Sn-O bonds in a phase-separated Sn oxide or  $Ge_{1-x}Sn_x$  oxide with high Sn content, point defects such as oxygen vacancies in the Sn oxide or  $Ge_{1-x}Sn_x$  oxide, or both. Figure 4 shows the number density of charge evaluated from the hysteresis width at  $C/C_{ox} = 0.75$  and the  $C_{ox}$  value in the C-V characteristics as a function of the Ge and Sn oxide thicknesses. Here, we evaluated the oxide thicknesses by XPS of the oxide/Ge<sub>1-x</sub>Sn<sub>x</sub> samples without an Al<sub>2</sub>O<sub>3</sub> layer. At an oxide thickness of  $\sim 0$  nm, the charge densities for the  $Al_2O_3/$  $Ge_{1-x}Sn_x/Ge$  stack were almost identical to those for the Al<sub>2</sub>O<sub>3</sub>/epitaxial-Ge/Ge stack. From the hysteresis results, we do not believe the MOS slow-state density was significantly affected by differences between the two stacks in Sn migration, segregation, or both. We also found that charge densities did not exhibit a linear relationship with oxide thickness, implying that the charge density cannot be



FIG. 4. Number density of charge as function of the oxide thickness, before depositing the  $Al_2O_3$  layer, evaluated from the hysteresis width at  $C/C_{\rm ox}=0.75$  and  $C_{\rm ox}$  from the C-V characteristics. Filled and open symbols show results for epitaxial-Ge/p-Ge and  $Ge_{1-x}Sn_x/Ge$  samples, respectively.

explained by a uniform defect density in the oxide layers. Also, the charge densities at both room temperature and 100 K for GSO-controlled deposition were smaller than those for thermal oxidation, owing to the suppression of Sn migration in GSO-controlled deposition. Consequently, suppressing Sn migration is important to forming  $Ge_{1-x}Sn_x$  gate stacks with low densities of slow states and interface states. We found it possible to control the  $Ge_{1-x}Sn_x$  surface, realizing a high-quality  $Ge_{1-x}Sn_x$  MOS interface.

In summary, we investigated Sn migration near the  $Ge_{1-x}Sn_x$  surface and in the  $Ge_{1-x}Sn_x$  layer after annealing in an effort to form a high-quality  $Ge_{1-x}Sn_x$  MOS interface with high Sn content. We also examined controlling oxide formation on the Ge<sub>1-x</sub>Sn<sub>x</sub> surface formed by GSOcontrolled deposition. N<sub>2</sub> annealing at 400 °C caused little Sn migration. In contrast, oxidation at 400 °C caused significant Sn migration from inside the epitaxial  $Ge_{1-x}Sn_x$  layer to its surface, producing a  $Ge_{1-x}Sn_x$  oxide with a high Sn content of 30%, compared with the lower Sn content of 19% at its surface. The high Sn content at the  $Ge_{1-x}Sn_x$ -oxide/  $Ge_{1-x}Sn_x$  interface induced a wide hysteresis width in the C-V characteristics of the corresponding MOS device. In contrast, we also found that GSO-controlled GeO<sub>2</sub> deposition produced low interface state and the slow-state densities. These results indicate that controlling Sn migration is very important to producing high-quality oxide/ $Ge_{1-x}Sn_x$  gate stacks.

This work was partly supported by a Grant-in-Aid for Specially Promoted Research (No. 22000011) from the Ministry of Education, Culture, Sports, Science, and Technology of Japan.

<sup>&</sup>lt;sup>1</sup>S. Gupta, R. Chen, B. M.-Kope, H. Lin, B. Yang, A. Nainani, Y. Nishi, J. S. Harris, and K. C. Saraswat, Tech. Dig. - Int. Electron Devices Meet. **2011**, 398.

<sup>&</sup>lt;sup>2</sup>S. Gupta, R. Chen, J. S. Harris, and K. C. Saraswat, Appl. Phys. Lett. **103**, 241601 (2013).

<sup>&</sup>lt;sup>3</sup>G. Han, S. Su, C. Zhan, Q. Zhou, Y. Yang, L. Wang, P. Guo, W. Wei, C. P. Wong, Z. X. Shen, B. Cheng, and Y.-C. Yeo, Tech. Dig. - Int. Electron Devices Meet. **2011**, 402.

<sup>&</sup>lt;sup>4</sup>Y. Yang, S. Su, P. Guo, W. Wang, X. Gong, L. Wang, K. L. Low, G. Zhang, C. Xue, B. Cheng, G. Han, and Y.-C. Yeo, Tech. Dig. – Int. Electron Devices Meet. **2012**, 379.

<sup>&</sup>lt;sup>5</sup>K. L. Low, Y. Yang, G. Han, W. Fan, and Y.-C. Yeo, J. Appl. Phys. 112, 103715 (2012).

<sup>&</sup>lt;sup>6</sup>C. D. Thurmond, F. A. Trumbore, and M. Kowalchik, J. Chem. Phys. 25, 700 (1056)

<sup>&</sup>lt;sup>7</sup>X. W. Lin, Z. Liliental-Weber, J. Washburn, E. R. Weber, A. Sasaki, A. Wakahara, and T. Hasegawa, J. Vac. Sci. Technol., B 13, 1805 (1995).

<sup>&</sup>lt;sup>8</sup>S. Takeuchi, A. Sakai, O. Nakatsuka, M. Ogawa, and S. Zaima, Thin Solid Films 517, 159 (2008).

<sup>&</sup>lt;sup>9</sup>Y. Shimura, N. Tsutsui, O. Nakatsuka, A. Sakai, and S. Zaima, Thin Solid Films 518, S2 (2010).

<sup>&</sup>lt;sup>10</sup>M. Nakamura, Y. Shimura, S. Takeuchi, O. Nakatsuka, and S. Zaima, Thin Solid Films 520, 3201 (2012).

<sup>&</sup>lt;sup>11</sup>H. Matsubara, T. Sasada, M. Takenaka, and S. Takagi, Appl. Phys. Lett. 93, 032104 (2008).

<sup>&</sup>lt;sup>12</sup>G. Han, S. Su, L. Wang, W. Wang, X. Gong, Y. Yang, Ivana, P. Guo, C. Guo, G. Zhang, J. Pan, Z. Zhang, C. Xue, B. Cheng, and Y.-C. Yeo, Tech. Dig. – Very Large Scale Integr. 2012, 97.

<sup>&</sup>lt;sup>13</sup>T. Yoshida, K. Kato, S. Shibayama, M. Sakashita, N. Taoka, W. Takeuchi, O. Nakatsuka, and S. Zaima, Jpn. J. Appl. Phys., Part 2 53, 08LD03 (2014).

<sup>&</sup>lt;sup>14</sup>K. Kato, T. Asano, N. Taoka, M. Sakashita, W. Takeuchi, O. Nakatsuka, and S. Zaima, Jpn. J. Appl. Phys., Part 2 53, 08LD04 (2014).

- <sup>15</sup>C. Merckling, X. Sun, Y. Shimura, A. Franquet, B. Vincent, S. Takeuchi, W. Vandervorst, O. Nakatsuka, S. Zaima, R. Loo, and M. Caymax, Appl. Phys. Lett. 98, 192110 (2011).
- <sup>16</sup>B. R. Strohmeier, Surf. Interface Anal. **15**, 51 (1990).
- <sup>17</sup>S. Tanuma, C. J. Powell, and D. R. Penn, Surf. Interface Anal. 43, 689 (2011).
- <sup>18</sup>R. E. Honig, RCA Rev. **18**, 195 (1957).
- <sup>19</sup>M. Batzill and U. Diebold, Prog. Surf. Sci. **79**, 47 (2005).

- $^{20}\mathrm{M}.$  M. Atalla and E. Tannenbaum, Bell Syst. Tech. J.  $\mathbf{39},\,933$  (1960).
- <sup>21</sup>T. Kato and Y. Nishi, Jpn. J. Appl. Phys., Part 1 **3**, 377 (1964).
- <sup>22</sup>A. S. Grove, O. Leistiko, Jr., and C. T. Sah, J. Appl. Phys. 35, 2695 (1964).
- <sup>23</sup>Z. Yuan, D. Li, M. Wang, P. Chen, D. Gong, P. Cheng, and D. Yang, Appl. Phys. Lett. **92**, 121908 (2008).
- <sup>24</sup>J. Robertson, Phys. Rev. B **30**, 3520 (1984).