APPLIED PHYSICS LETTERS VOLUME 84, NUMBER 13 29 MARCH 2004

## A spin metal—oxide—semiconductor field-effect transistor using half-metallic-ferromagnet contacts for the source and drain

Satoshi Sugahara<sup>a)</sup> and Masaaki Tanaka<sup>b)</sup>

Department of Electronic Engineering, The University of Tokyo, 7-3-1 Hongo, Bunkyo-ku, Tokyo 113-8656, Japan, and PRESTO, JST, 4-1-8 Honcho, Kawaguchi, Saitama 332-0012, Japan

(Received 16 October 2003; accepted 26 January 2004)

We propose and theoretically analyze a metal-oxide-semiconductor field-effect-transistor (MOSFET) type of spin transistor (spin MOSFET) consisting of a MOS structure and half-metallic-ferromagnet (HMF) contacts for the source and drain. When the magnetization configuration of the HMF source and drain is parallel (antiparallel), highly spin-polarized carriers injected from the HMF source to the channel are transported into (blocked by) the HMF drain, resulting in the magnetization-configuration-dependent output characteristics. Our two-dimensional numerical analysis indicates that the spin MOSFET exhibits high (low) current drive capability in the parallel (antiparallel) magnetization, and that extremely large magnetocurrent ratios can be obtained. Furthermore, the spin MOSFET satisfies other important requirements for "spintronic integrated circuits," such as high amplification capability, low power-delay product, and low off-current. © 2004 American Institute of Physics. [DOI: 10.1063/1.1689403]

Spin transistors, which utilize two ferromagnetic layers as a spin injector and a spin analyzer, possess unique output characteristics that are controlled by the relative magnetization configuration of the ferromagnets as well as the bias conditions. 1-5 Also, the magnetization in spin transistors can be used as nonvolatile binary data. Owing to these useful features, spin transistors are potentially applicable to integrated circuits for ultrahigh-density nonvolatile memory whose memory cell is made of a single spin transistor<sup>6</sup> and for nonvolatile reconfigurable logic based on functional spin transistor gates.<sup>7</sup> In order to realize such "spintronic integrated circuits" with high performance, the following requirements must be satisfied for spin transistors: (i) large magnetocurrent ratio for nonvolatile memory and logic functions, (ii) high transconductance for high speed operation, (iii) high amplification capability (voltage, current and/or power gains) to restore propagating signals between transistors, (iv) small power-delay product and small off-current for low power dissipation, and (v) simple device structure for high degree of integration and high process yield.

Although various spin transistors have been proposed so far, 1-5,8 none of them can satisfy all of these requirements. Especially, the high transconductance and amplification capability cannot be realized simultaneously with the large magnetocurrent ratio.

In this letter, we propose and theoretically analyze a metal-oxide-semiconductor FET (MOSFET) type of spin transistor, hereafter referred to as a spin MOSFET, consisting of a MOS structure and half-metallic-ferromagnet (HMF) contacts for the source and drain. The proposed spin MOSFET can simultaneously satisfy all the above-described requirements (i)–(v) for spintronic integrated circuits.

Figure 1(a) schematically shows the device structure of the proposed spin MOSFET that can be applied to not only n-channel and p-channel devices but also accumulation- and

inversion-type channel devices. The structure of the spin MOSFET is similar to that of Schottky source/drain MOSFETs<sup>9,10</sup> except the HMF source/drain contacts that are the HMF/Si junctions without pn junctions. Possible candidates for the HMF materials are Heusler alloys, CrO<sub>2</sub>, Fe<sub>2</sub>O<sub>3</sub>, half-metallic compounds (CrAs, MnAs, and CrSb) with zinc-blende(ZB)-type crystal structures, and ferromagnetic semiconductors. 11-15 Especially, half-metallic ZB-type compounds and ferromagnetic semiconductors using a wide gap semiconductor as a host material are promising, since their predicted high Curie temperature and large band gap of the insulating spin band 14,15 are useful for the HMF source/ drain in the spin MOSFET.<sup>16</sup> Nonmagnetic (NM) contacts are also formed on the HMF source/drain [not shown in Fig. (a)]. In the following, the *n*-channel accumulation-type spin MOSFET with an intrinsic Si channel layer is used to explain the operating principle of the spin MOSFET.

Figure 1(b) schematically shows the band diagram of the spin MOSFET under a common source bias condition with and without a gate-source bias  $V_{\mathrm{GS}}$ , where the relative magnetization configuration of the HMF source/drain is parallel. Owing to the metallic and insulating spin bands of the HMF source/drain material, spin-dependent barrier structures appear as shown in the figure, i.e., a Schottky barrier (SB) with a lower barrier height  $\phi^{SB}$  for up-spin electrons and a rectangular energy barrier with a higher barrier height  $\phi^{HM}$  for down-spin electrons (hereafter, this spin configuration at the HMF source is used throughout this letter). When a drainsource bias  $V_{\rm DS}(>0)$  is applied with  $V_{\rm GS}=0$ , neither up-spin nor down-spin electrons are injected from the source to the channel due to the reverse-biased source-SB for up-spin electrons [as shown by the upper dotted curve in Fig. 1(b)] and the high rectangular barrier for down-spin electrons. By applying  $V_{GS}(>0)$ , the width of the source-SB is reduced [as shown by the upper solid curve in Fig. 1(b)] and thus up-spin electrons in the metallic spin band of the HMF source can tunnel through the thinned source-SB into the channel. On the other hand, the injection of down-spin electrons is

a)Electronic mail: sugahara@cryst.t.u-tokyo.ac.jp

b) Electronic mail: masaaki@ee.t.u-tokyo.ac.jp



FIG. 1. (Color) Schematic (a) device structure and band diagrams of the spin MOSFET in (b) parallel and (c) antiparallel magnetization configurations. Solid arrows in the HMF source/drain show up-spin and down-spin electrons at the Fermi energy of the metallic spin band and at the valence band edge of the insulating spin band. Open arrows represent the conduction band edge of the insulating spin band of the HMF source/drain.

blocked even under the nonzero bias of  $V_{\rm DS}$  and  $V_{\rm GS}$  owing to the high rectangular barrier at the source. Thus, the HMF source acts not only as a contact for blocking an off-current but also as a spin-injector of up-spin electrons from the HMF source to the channel. In the parallel magnetization configuration, the up-spin electrons injected in the channel can be transported to the nonmagnetic drain contact through the metallic up-spin band of the HMF drain, resulting in a drain current. By flipping the magnetization of the HMF drain, the antiparallel magnetization configuration is realized and the HMF barrier height for up-spin electrons becomes larger at the drain, as shown in Fig. 1(c). Thus, the up-spin electrons can hardly pass through the HMF drain to the nonmagnetic drain contact. Namely, the HMF drain has the function of a spin-analyzer, i.e., the HMF drain selectively extracts the up-spin electrons from the channel when the magnetization of the HMF source and drain is parallel. By combining these spin-filter effects of the HMF source/drain, an extremely large magnetocurrent ratio can be expected due to the high spin-selectivity of the HMF source/drain.

A model device used in our analysis is shown in Fig. 2(a), where a thin-film-transistor structure was used for the simplicity of calculation. The size of this model device is as follows: the gate oxide (SiO<sub>2</sub>) thickness  $t_{\rm ox}$  is 2.0–3.0 nm, the Si layer thickness  $t_{\rm Si}$  is 10 nm and the channel length  $L_{\rm ch}$  is 30 nm. A device parameter  $L_{\rm S}$  ( $L_{\rm D}$ ) shown in the figure is the distance from the source (drain) junction to the nonmagnetic contact. An intrinsic Si layer was used for the channel and ballistic transport was assumed for the spin-polarized electrons injected in the channel. A relatively small SB



FIG. 2. (Color) (a) Device structure used for the analysis. (b) Output characteristics of the spin MOSFET. The drain currents  $I_{\rm D}^{\rm P}$  (solid curves) and  $I_{\rm D}^{\rm AP}$  (dashed curves) in the parallel and antiparallel magnetic configurations, respectively, are plotted as a function of  $V_{\rm DS}$ , where  $V_{\rm GS}$  is varied from 0.3 to 1.5 V

height of  $\phi^{\rm SB}$ =0.2 eV for the metallic spin band of the HMF source/drain was taken in order to achieve a large drain current. A barrier height of  $\phi^{\rm HM}$ =1.0 eV for the rectangular barrier of the HMF source/drain and a distance of  $L_S$ =5 nm (= $L_D$ ) were selected in order to obtain fully-spin-polarized electron injection from the HMF source. <sup>16</sup> The effective mass  $m_{\rm Si}^*$  of the Si layer used in the calculation was 0.19  $m_0$ , where  $m_0$  is the free electron mass, and effective masses  $m_{\rm M}^*$ = $m_0$  and  $m_1^*$ = $m_{\rm Si}^*$  were assumed for the metallic and insulating spin bands of the HMF source/drain, respectively. The operating temperature was set at 300 K in all the calculations. Output characteristics were calculated by using the Tsu-Esaki formula<sup>17</sup> with a two-dimensional transmission probability calculation. The detailed calculation procedure will be described elsewhere. <sup>16</sup>

Solid and dashed curves in Fig. 2(b) show the calculated output characteristics of the spin MOSFET for the parallel and antiparallel magnetization configurations, respectively, where  $t_{\rm ox}$  is 3 nm. In the parallel magnetization, the drain current  $I_{\rm D}^{\rm P}$  starts to increase at  $V_{\rm GS}$  more than 0.3 V (indicating the threshold voltage of 0.3 V) and increases nonlinearly with increasing  $V_{\rm GS}$ , while  $I_{\rm D}^{\rm P}$  shows saturation behavior for  $V_{\rm DS}$ . The value of  $I_{\rm D}^{\rm P}$  is comparable to that of sub-100 nm scale MOSFETs, <sup>18</sup> and  $I_{\rm D}^{\rm P}$  increases with decreasing the SB height ( $\phi^{\rm SB}$ ) and gate oxide thickness ( $t_{\rm ox}$ ), like the conventional Schottky source/drain MOSFETs. <sup>10,19</sup> A large  $I_{\rm D}^{\rm P}$  more than 1500  $\mu$ A/ $\mu$ m can be obtained for  $\phi^{\rm SB}$ =0.2 eV and  $t_{\rm ox}$ =2.0 nm with a gate bias condition of  $V_{\rm GS}$ =1.5 V. Note that reduction of  $t_{\rm ox}$  is also important to obtain the saturation behavior of  $I_{\rm D}^{\rm P}$ , and the channel conductance of the spin MOSFET (discussed later) is improved by the reduction of  $t_{\rm ox}$ .

In the antiparallel magnetization configuration, the drain current  $I_D^{AP}$  is negligibly small for  $V_{DS}$  less than  $\phi^{HM}/e$  electrons injected in the channel. A relatively small SB Downloaded 19 Feb 2008 to 130.199.3.130. Redistribution subject to AIP license or copyright; see http://apl.aip.org/apl/copyright.jsp



FIG. 3. (a) Magnetocurrent ratio  $\gamma_{\rm MC} [=(I_{\rm D}^{\rm P}-I_{\rm D}^{\rm AP})/I_{\rm D}^{\rm AP}]$  as a function of  $V_{\rm DS}$  at  $V_{\rm GS} = 1.5$  V. (b)Transconductance  $g_m (=\partial I_{\rm D}^{\rm P}/\partial V_{\rm GS})$  as a function of  $V_{\rm GS}$  at  $V_{\rm DS} = 1.5$  V for  $t_{\rm ox} = 2.0$ , 2.5, and 3.0 nm.

 $V_{\rm DS}$  and reaches the same current value as  $I_{\rm D}^{\rm P}$  when  $V_{\rm DS}$  is more than  $\phi^{\rm HM}/e$  (=1.0 V), as shown in Fig. 2(b). Thus, magnetization-configuration-dependent output characteristics are realized when  $V_{\rm DS} < \phi^{\rm HM}/e$ . The exponential increase of  $I_{\rm D}^{\rm AP}$  can be attributed to the ballistic transport in the channel region, i.e., up-spin electrons injected from the HMF source can pass over the large rectangular barrier of the HMF drain when  $V_{\rm DS}$  increases to more than  $\phi^{\rm HM}/e=1.0$  V. Note that when the drain current is governed by drift-diffusion kinetics rather than ballistic transport, the exponential increase of  $I_{\rm D}^{\rm AP}$  is significantly suppressed. In this case, however, dynamically accumulated spin-polarized electrons in the channel would affect  $I_{\rm D}^{\rm AP}$ . This effect can be treated by a self-consistent calculation based on a drift-diffusion model including the spin lifetime.

Figure 3(a) shows the magnetocurrent ratio  $\gamma_{\rm MC}$  of the spin MOSFET as a function of  $V_{\rm DS}$  at  $V_{\rm GS} = 1.5$  V, where  $\gamma_{\rm MC}$  is defined by  $(I_{\rm D}^{\rm P} - I_{\rm D}^{\rm AP})/I_{\rm D}^{\rm AP}$ .  $\gamma_{\rm MC}$  exponentially falls with increasing  $V_{\rm DS}$ , since  $I_{\rm D}^{\rm AP}$  increases exponentially with increasing  $V_{\rm DS}$  when  $V_{\rm DS}$  is less than  $\phi^{\rm HM}/e$  as described above. In spite of this bias dependence, extremely large  $\gamma_{\rm MC}$  more than 1000% can be obtained for  $V_{\rm DS}$  less than 1.0 V. To obtain even larger  $\gamma_{\rm MC}$ , higher  $\phi^{\rm HM}$  values are required. Note that when the drift-diffusion transport is dominant, this strong bias-dependence of  $\gamma_{\rm MC}$  is significantly suppressed and extremely large  $\gamma_{\rm MC}$  will be obtained even at  $V_{\rm DS}$  = 1.5 V.

The results shown in Figs. 2(b) and 3(a) indicate that the spin MOSFET possesses magnetization-configuration-dependent output characteristics with large  $\gamma_{\rm MC}$ . Thus, the spin MOSFET satisfies the above-mentioned requirement (i) for spintronic integrated circuit applications. The other requirements were examined by the on- and off-current characteristics of the spin MOSFET as follows: Figure 3(b) shows the transconductance  $g_m$  of the spin MOSFET in the parallel magnetization configuration as a function of  $V_{\rm GS}$  at  $V_{\rm DS} = 1.5$  V, where  $t_{\rm ox}$  is varied from 2.0 to 3.0 nm. Here,  $g_m$  is defined by a derivative  $\partial I_{\rm D}^p/\partial V_{\rm GS}$  under a fixed  $V_{\rm DS}$  condition, which is a measure of the output-current ( $I_{\rm D}^p$ ) drives

capability for the input voltage  $(V_{\rm GS})$ . Since  $I_{\rm D}^{\rm P}$  increases nonlinearly  $[I_{\rm D}^{\rm P} \propto F^2 \exp(-1/F)]$  with increasing the strength F of the electric field through the source-SB,  $^{10}$   $g_m$  increases with increasing  $V_{\rm GS}$  and with decreasing  $t_{\rm ox}$  as shown in Fig. 3(b). A large  $g_m$  of 1000 mS/mm, which is comparable to (or larger than) that of sub-100 nm scale MOSFETs,  $^{18}$  can be obtained at  $V_{\rm GS}=1.0$  V for  $t_{\rm ox}=3$  nm, and  $g_m$  is further enhanced to more than 1500 mS/mm by reducing  $t_{\rm ox}$  to 2 nm, as shown in the figure. These large  $g_m$  values of the spin MOSFET lead to a small propagation delay  $t_{\rm pd}$  and a large voltage gain  $G_V$ , since  $t_{\rm pd}$  and  $G_V$  can be estimated by  $C_L/g_m$  and  $g_m/g_D$ , respectively, where  $C_L$  is a load capacitance including a parasitic capacitance and  $g_D$  is a channel conductance given by  $\partial I_D^{\rm P}/\partial V_{\rm DS}$ .

Furthermore, the large  $g_m$  of the spin MOSFET enables low-voltage operation. This results in a small power-delay product  $P \cdot t_{\rm pd}$  (that corresponds to the energy per switching), since this energy is proportional to the square of the voltage swing. The power dissipation is also caused by the off-current in the stand-by condition of the spin MOSFET, which is characterized by the subthreshold swing S calculated from  $\log I_{\rm D}^{\rm P} - V_{\rm GS}$  characteristics. Although S depends on  $t_{\rm ox}$  and it decreases with decreasing  $t_{\rm ox}$ , S can take 200 mV/decade for  $t_{\rm ox} = 2$  nm, implying a relatively small off-current. Note that S can be reduced remarkably by increasing  $\phi^{\rm SB}$ , although there is a tradeoff between  $I_{\rm D}^{\rm P}$  and S because  $I_{\rm D}^{\rm P}$  decreased with increasing  $\phi^{\rm SB}$ .

Since the spin MOSFET presented here has the excellent performance in sub-100 nm regime and it has a simple structure as shown in Fig. 1(a), one can expect the scaling merits by downsizing and high degree of integration. Therefore, the spin MOSFET satisfies all the requirements (i)–(v) for spintronic integrated circuit applications.

<sup>&</sup>lt;sup>1</sup>M. Johonson, Phys. Rev. Lett. 70, 2142 (1993).

<sup>&</sup>lt;sup>2</sup>D. J. Monsma, J. C. Lodder, Th. J. A. Popma, and B. Dieny, Phys. Rev. Lett. **74**, 5260 (1995).

<sup>&</sup>lt;sup>3</sup> K. Mizushima, T. Kino, T. Yamaguchi, and K. Tanaka, IEEE Trans. Magn. 33, 3500 (1997).

<sup>&</sup>lt;sup>4</sup>S. van Dijken, X. Jiang, and S.S.P. Parkin, Appl. Phys. Lett. **80**, 3364 (2002).

<sup>&</sup>lt;sup>5</sup>S. Datta and B. Das, Appl. Phys. Lett. **56**, 665 (1990).

<sup>&</sup>lt;sup>6</sup>S. Sugahara and M. Tanaka, in Extended Abstracts of the Ninth Symposium on the Physics and Applications of Spin-related Phenomena in Semi-conductors, Tokyo, June 2003, pp. 221–224.

<sup>&</sup>lt;sup>7</sup>T. Matsuno, S. Sugahara and M. Tanaka, in Extended Abstracts of the Ninth Symposium on the Physics and Applications of Spin-related Phenomena in Semiconductors, Tokyo, June 2003, pp. 225–227.

<sup>&</sup>lt;sup>8</sup>C. M. Hu, J. Nitta, A. Jensen, J. B. Hansen, and H. Takayanagi, Physica E (Amsterdam) 10, 467 (2001).

<sup>&</sup>lt;sup>9</sup>T. Lepselter and S. M. Sze, Proc. IEEE **56**, 1400 (1968).

<sup>&</sup>lt;sup>10</sup>R. Hattori and J. Shirafuji, Jpn. J. Appl. Phys., Part 1 **33**, 612 (1994).

<sup>&</sup>lt;sup>11</sup>R. A. de Groot, F. M. Mueller, P. G. van Engen, and K. H. J. Buschow, Phys. Rev. Lett. **50**, 2024 (1983).

<sup>&</sup>lt;sup>12</sup> A. Yanase and K. Shiratori, J. Phys. Soc. Jpn. **53**, 312 (1984).

<sup>&</sup>lt;sup>13</sup> K. Schwarz, J. Phys. F: Met. Phys. **16**, L211 (1986).

<sup>&</sup>lt;sup>14</sup> M. Shirai, Physica E (Amsterdam) **10**, 143 (2001); M. Shirai, J. Appl. Phys. **93**, 6844 (2003).

<sup>&</sup>lt;sup>15</sup> K. Sato and H. Katayama-Yoshida, Semicond. Sci. Technol. **17**, 367

<sup>&</sup>lt;sup>16</sup>S. Sugahara (unpublished).

<sup>&</sup>lt;sup>17</sup>R. Tsu and L. Esaki, Appl. Phys. Lett. **22**, 562 (1973).

<sup>&</sup>lt;sup>18</sup> H. Iwai, Microelectron. J. **29**, 671 (1998); IEEE J. Solid-State Circuits **34**, 357 (1999).

<sup>&</sup>lt;sup>19</sup> W. Saito, A. Itoh, S. Yamagami, and M. Asada, Jpn. J. Appl. Phys., Part 1 38, 6226 (1999).

<sup>&</sup>lt;sup>20</sup> J.A. Cooper, Jr., Proc. IEEE **69**, 226 (1981).

Downloaded 19 Feb 2008 to 130.199.3.130. Redistribution subject to AIP license or copyright; see http://apl.aip.org/apl/copyright.jsp