See discussions, stats, and author profiles for this publication at: https://www.researchgate.net/publication/234056287

# Control over the interface properties of carbon nanotube-based optoelectronic memory devices

**ARTICLE** in APPLIED PHYSICS LETTERS · JANUARY 2013

Impact Factor: 3.3 · DOI: 10.1063/1.4773486

CITATIONS

5

**READS** 

52

#### **5 AUTHORS**, INCLUDING:



### **David Brunel**

Pierre and Marie Curie University - Paris 6

27 PUBLICATIONS 150 CITATIONS

SEE PROFILE



### Pierre L Levesque

Université de Montréal

28 PUBLICATIONS 492 CITATIONS

SEE PROFILE



### **Richard Martel**

Université de Montréal

162 PUBLICATIONS 12,139 CITATIONS

SEE PROFILE



### Vincent Derycke

Atomic Energy and Alternative Energies Com...

129 PUBLICATIONS 5,879 CITATIONS

SEE PROFILE



## Control over the interface properties of carbon nanotube-based optoelectronic memory devices

D. Brunel, P. L. Levesque, F. Ardiaca, R. Martel, and V. Derycke

Citation: Appl. Phys. Lett. 102, 013103 (2013); doi: 10.1063/1.4773486

View online: http://dx.doi.org/10.1063/1.4773486

View Table of Contents: http://apl.aip.org/resource/1/APPLAB/v102/i1

Published by the American Institute of Physics.

### **Related Articles**

Tunability of optical memory in ferroelectric liquid crystal containing polyvinylpyrrolidone capped Ni nanoparticles for low power and faster device operation Appl. Phys. Lett. 101, 074109 (2012)

Optical energy optimization at the nanoscale by near-field interference Appl. Phys. Lett. 101, 013115 (2012)

Surface plasmon resonance-enabled antibacterial digital versatile discs Appl. Phys. Lett. 100, 063702 (2012)

Photoinduced write-once read-many-times memory device based on DNA biopolymer nanocomposite Appl. Phys. Lett. 99, 253301 (2011)

Photoinduced write-once read-many-times memory device based on DNA biopolymer nanocomposite APL: Org. Electron. Photonics 4, 277 (2011)

### Additional information on Appl. Phys. Lett.

Journal Homepage: http://apl.aip.org/

Journal Information: http://apl.aip.org/about/about\_the\_journal Top downloads: http://apl.aip.org/features/most\_downloaded

Information for Authors: http://apl.aip.org/authors

### ADVERTISEMENT





### Control over the interface properties of carbon nanotube-based optoelectronic memory devices

D. Brunel, <sup>1</sup> P. L. Levesque, <sup>2</sup> F. Ardiaca, <sup>1</sup> R. Martel, <sup>2</sup> and V. Derycke <sup>1,a)</sup>
<sup>1</sup>CEA, IRAMIS, Service de Physique de l'Etat Condensé (CNRS URA 2464), Laboratoire d'Electronique Moléculaire, 91191 Gif-sur-Yvette, France
<sup>2</sup>Regroupement Québécois sur les Matériaux de Pointe (RQMP) and Département de Chimie,

Université de Montréal, Montréal, Québec H3C 3J7, Canada

(Received 2 August 2012; accepted 13 December 2012; published online 2 January 2013)

Optoelectronic nonvolatile memory elements based on polymer-coated carbon nanotube devices can serve as building blocks in programmable circuits. Although essential for improving the circuit performances, the details of the charge trapping mechanism in these mixed organic/inorganic optoelectronic devices are not fully elucidated. The detailed mechanism was investigated by intercalating layers of a hydrophobic organic dielectric (parylene) at different interfaces in the device structure. A thin parylene layer separating the SiO<sub>2</sub>/nanotube interface from the photosensitive polymer coating is presented as an optimized solution in terms of charging, stability, and robustness. © 2013 American Institute of Physics. [http://dx.doi.org/10.1063/1.4773486]

As a one-dimensional material, carbon nanotubes (CNTs) are extremely sensitive to their electrostatic environment. In a field effect transistor configuration (CNTFET), 1,2 CNT were used to probe trapped charges located in the vicinity of the FET channel, in particular in the gate dielectric. Their sensitivity reaches single charge detection<sup>3–5</sup> and their properties are suited to study non-volatile memory elements (NVMEs).<sup>6,7</sup> By combining CNTFETs with a photosensitive coating, one can develop an interesting class of optoelectronic NVMEs called optically gated carbon nanotube field effect transistors (OG-CNTFETs).<sup>8,9</sup> The operating mode of OG-CNTFETs relies on an optically driven charging step (write) associated with the electrical control of the density of stored charges (reset). The association of these two types of commands, one global (optical) and one local (electrical), together with the possibility to program continuously the channel resistivity within a large range has opened new opportunities in device circuitry. 10-13 In particular, we recently showed that OG-CNTFETs can be used to implement artificial synapses in neural-network type of circuits12 and used this strategy to build a demonstrator of circuit able to learn its function in a post fabrication step. 13 Despite progresses in the collective use of OG-CNTFETs, the mechanism of the charge storage/release is not yet entirely clarified. 14,15 Indeed, the non-volatile memory effect is accompanied by an additional volatile contribution, which origin was not fully explained. Its effect being detrimental for circuit performances, new experiments are required to first understand and then solve this issue.

Recent work on CNTFETs and graphene FETs on SiO<sub>2</sub> shed new light on the ubiquitous role of oxygen and adsorbed water on their sensitivity to air exposure. <sup>16,17</sup> The use of comparative experiments on hydrophilic SiO<sub>2</sub> and hydrophobic parylene surfaces deposited on doped silicon substrates proves extremely useful in identifying the relevant contributions coming from the environment. <sup>17–19</sup> Following

this methodology, we explored in this Letter the use of parylene layers intercalated at different places in the layered structure of OG-CNTFETs. This approach revealed key elements responsible for the charging/discharging mechanisms in OG-CNTFETs. This understanding led to the optimization of the operating modes of the NVMEs by using an air blocking layer in the stack.

A standard OG-CNTFET consists of a CNTFET entirely covered by a thin film (~5-10 nm) of a photosensitive polymer (typically poly(3-octylthiophene) (P3OT)) (Fig. 1(a)). The channel can be either an individual CNT<sup>9,15</sup> or a network of CNTs. 11,14 In this study, we used networks, but the conclusions hold for both cases and do not depend on the network density, which only impacts the current levels. The general operation principle is as follows: a 100 ms illumination pulse at  $\lambda = 457 \,\mathrm{nm}$  (h $\nu = 2.7 \,\mathrm{eV}$ , corresponding to a strong absorption band of the polymer) photo-generates excitons inside the polymer layer (E $_{\rm g}$  (P3OT)  $\sim$  2.4 eV). At positive gate bias  $(V_{GS} > 0)$ , a fraction of the excitons dissociates. The photo-generated holes are depleted from the device through the drain electrode while the electrons accumulate toward the P3OT-SiO<sub>2</sub> interface and get trapped. 14,15 The trapped electrons apply a static negative potential to the CNTFET channel that freezes the device in its on-state. When the light is turned-off, part of the on-state conductivity (Fig. 1(a)) remains stable (non-volatile part) while another part decays at a time scale of a few seconds (volatile part). The trapped electrons can be released by simply applying negative gate bias pulses. The density of trapped charges can be adjusted in order to stabilize a large range of programmable memory states, 11 which is the key characteristic used to build circuits with function learning capabilities. 12,13 In a study comparing different gate dielectrics, the non-volatile part of the memory effect was ascribed to the direct trapping of electrons in the SiO<sub>2</sub> layer. <sup>14</sup> The origin of the volatile part remained however unclear although it imposed important limitations to the performances of OG-CNTFETs-based programmable circuits, i.e., a delay after the illumination was needed in order to stabilize the device.

a) Author to whom the correspondence should be addressed: Electronic mail: vincent.derycke@cea.fr.



FIG. 1. Memory operation of (a) an OG-CNTFET, (b) an OG-CNTFET capped with a 170 nm thick parylene layer (called PONS), (c) an OG-CNTFET where a 10 nm thin parylene layer is intercalated between SiO<sub>2</sub> and the nanotubes (called ONPS), and (d) an OG-CNTFET where a 7 nm-thin parylene layer is deposited between the nanotubes and the P3OT (called OPNS). In all cases, the SiO<sub>2</sub> thickness is 10 nm below the device and 150 nm below the macroscopic contact pads. The channel of the transistors is composed of a random network of SWNTs, the density of which sets the current levels. Measurements are performed in the dark. Light is only applied during 100 ms in (a), (b), and (d) and during 12 s (blue shaded area) in (c).

A first hint about the origin of the volatile part of the light-induced response comes from the time scale of the current trace, which points toward an electrochemical charge transfer process involving the oxygen-water redox couple, as proposed in CNT- and graphene-FETs on SiO<sub>2</sub>. 16,17 To investigate the possible role of such species from air on the stability of the memory effect, we first performed experiments with OG-CNTFETs encapsulated below a 170 nm-thick layer of parylene. This layer is known to form an excellent physical barrier against moisture and oxygen. The parylene/organic/nanotubes/SiO<sub>2</sub> (PONS) devices have the same general operation trends (Fig. 1(b)) as that of the reference device (Fig. 1(a)), except that the relaxation time of the volatile part has increased by a factor 50 (from  $\sim$ 20 s to  $\sim 1000$  s). We ascribe this difference to the partial removal of water (and O<sub>2</sub>) molecules from the SiO<sub>2</sub> surface of the PONS devices through the permeable P3OT layer, <sup>20</sup> which readily occurs in the vacuum chamber used for the deposition of the parylene film. Once deposited, the parylene film efficiently seals the structure and allows the device to operate in air.

To further clarify the role of the different interfaces, we studied devices in which a 10 nm thick parylene layer was intercalated, as shown in Fig. 1(c), between the SiO<sub>2</sub> layer

and the nanotubes. We call this geometry ONPS for organic/ nanotubes/parylene/SiO<sub>2</sub>. In such configuration, applying the usual illumination conditions (100 ms light pulse) was not enough to fully turn-on the devices. We thus applied light for 12 s, as shown in Fig. 1(c). If the charge trapping mechanism of interest was related to trap states located in the P3OT layer, the performance should be independent of the dielectric type and both the conventional structure (Fig. 1(a)) and the ONPS one (Fig. 1(c)) would yield the same results. The very low charging efficiency of the ONPS structure thus confirms the central role of the nanotube/SiO<sub>2</sub> interface. At this point, two physical reasons could explain the slower charging rate of the ONPS devise: (i) a lower density of traps in the parylene layer compared to SiO<sub>2</sub><sup>21,22</sup> or (ii) a slow charging of SiO<sub>2</sub> traps through the parylene layer. Indeed, a similarly slow charging effect on the parylene dielectric was reported for organic FETs under electrical stress, 23 and electron leaks across the layer is favoured by the large electric field at the CNT's apex<sup>24</sup> and by the roughness of the parylene layer.

Beside the charging time, another striking difference between the ONPS structure and conventional OG-CNTFETs concerns the absence of the slow current decay in the ONPS case at the light turn-off state. The absence of a volatile part of the memory effect allows us to exclude the possibility that mobile charges or electron-hole recombination in the P3OT layer are responsible for the current decay observed in the absence of parylene (such effects would also be observed in the ONPS case). This strengthens the point mentioned above that trap states in the P3OT layer only play a minor role, if any.

A third important difference between Figs. 1(a) and 1(c) concerns the significantly reduced efficiency of the gate bias pulses to reset the ONPS device conductivity, even though the -2 V gate bias used corresponds to the same electric field strength as in conventional OG-CNTFETs (by considering the addition of a 10 nm layer of parylene in the gate stack). Actually, the optically programmed state of the ONPS structure is almost irreversible: applying  $V_{GS} = -6 V$  for 2 h is necessary to recover the initial state. One could hypothesize that the charges responsible for the memory effect in the ONPS case are trapped in the parylene layer itself. This would imply that the associated traps have activation energy higher than the one of SiO<sub>2</sub> traps, which is very unlikely. In addition, stable trapping would occur in the PONS structure as well, which is obviously not the case in Fig. 1(b) since a gate bias pulse of -1 V is enough to reset the device conductivity. Conversely, this behaviour is better explained by electrons trapped in the SiO<sub>2</sub>, with parylene acting as a barrier inhibiting electrons to flow back toward the channel at the reset step.

Overall, the role of the parylene layer in the ONPS case is twofold: it reduces the water (and thus the  $O_2$ ) concentration at the  $SiO_2$  surface, which suppresses the volatile part of the memory effect, and it limits the vertical flow of electrons to and from the  $SiO_2$  trap states during both the light-induced charging and the electrical discharging phases.

In order to better discretise the charge transfer effects occurring between the P3OT layer, the CNTs, and  $SiO_2$ , a fourth device geometry was studied. Before the deposition of the P3OT layer, a 7 nm parylene layer was intercalated on top of the CNTs to form the *organic/parylene/nanotubes/SiO*<sub>2</sub> structure (OPNS) shown in Fig. 1(d). In this OPNS configuration, as for the conventional OG-CNTFETs and the PONS structure, a 100 ms illumination pulse was enough to turn-on the device. Therefore, the charging time is similar

for all device structures having CNTs in direct contact with SiO<sub>2</sub>.

In this OPNS geometry, no volatile part is observed at light turn-off, which is similar to the ONPS case. In both Figs. 1(c) and 1(d), the structure corresponds to the configurations in which the parylene covers the SiO<sub>2</sub> surface, and no SiO<sub>2</sub>/P3OT interfaces are present. The ONPS and OPNS structures behave however very differently upon application of gate bias pulses. While the discharging operation is almost impossible in the ONPS case, its efficiency in the OPNS case is similar to the one of the reference structure and of the PONS structure, i.e., in the three configurations where the CNTs directly lie on the SiO<sub>2</sub> layer.

The insertion of the parylene layer between the P3OT and the SiO<sub>2</sub> (OPNS and ONPS devices) efficiently prevents the slow decay of the photo-induced current (volatile part of the memory), which represents a clear benefit in performance as it suppresses the need for a stabilization delay after the light-induced charging step.

From the above comparison of the four device structures, a mechanism consistent with all the observed behaviours can be sketched. The volatile part of the memory effect can readily be ascribed to an electrochemical charge-transfer (ECT) process between adsorbates on the SiO<sub>2</sub> layer and the CNTs/ P3OT. Based on recent work on the air sensitivity of CNTFETs on SiO<sub>2</sub>, <sup>16,17</sup> the known H<sub>2</sub>O/O<sub>2</sub> redox couple are likely involved as acceptor states. The key element is the water layer adsorbed at the surface of SiO<sub>2</sub>, which is hydrophilic under atmospheric conditions. Not considered in previous studies of OG-CNTFETs, this water layer can dissolve oxygen according to Henry's law to form the O<sub>2</sub>/H<sub>2</sub>O solution in the vicinity of the CNTs. This sets the conditions for the redox reaction:  $O_2 + 4H^+ + 4e^- \leftrightarrow 2H_2O$ . A convenient way to determine the kinetics of such a charge transfer is through the Marcus-Gerischer (MG) theory.<sup>25</sup> Within this model, the redox potential provides the average energy levels at equilibrium of all the individual redox species. As depicted in Fig. 2, the energy levels of the reduced species can be seen as donor states and the energy levels of the oxidized species as acceptor states. These energy levels in a liquid electrolyte are fluctuating due to the polarisation of the solvent, resulting in an energy distribution and renormalization. Therefore, the



FIG. 2. Schematic energy band diagrams (at  $V_{\rm GS}\!>\!0$ ) of the P3OT/CNT/SiO $_2$  interface in the presence of a water adlayer in conventional OG-CNTFETs (without parylene): (a) during illumination and (b) at light turn-off. The  $O_2/H_2O$  redox system is responsible for the volatile part of the memory effect.

solution within this model and by analogy to semiconductors can be rationalized, with some restrictions, as bands of occupied and unoccupied states.<sup>25</sup> In Fig. 2, the bands and the density of states of the redox couple were drawn separately for the sake of clarity, but they may be overlapping in the device configuration.

We first discuss the trapping/de-trapping operation in a conventional OG-CNTFET using Fig. 2(a). The CNT network and the P3OT are considered as semiconductors. During illumination at  $\lambda = 457$  nm (2.7 eV), the photo-generated electrons are pumped to higher P3OT energy states (1) due to the  $\sim 0.3 \, \text{eV}$  excess photon energy relative to the P3OT band-gap. Part of the produced excitons dissociate at the P3OT/CNT interface (2). At the applied bias ( $V_{GS} > 0$  and  $V_{DS} < 0$ ), holes are depleted from the p-type channel of the FET toward the drain electrode. Part of the excess electrons in the CNT channel are directly transferred to SiO<sub>2</sub> traps, attracted by the favourable electric field imposed by the gate bias (3 a). A second part of these electrons are transferred to the acceptor states of the redox system (3 b), thus increasing the density of donor states  $D_{red} \rightarrow D'_{red}$  and shifting up the chemical potential of the solution  $(E_{redox} \rightarrow E'_{redox})$ . Once filled the acceptor states can be further stabilised at the SiO<sub>2</sub> surface (4). Some of the excitons may also directly dissociate at the P3OT/SiO<sub>2</sub> interface (3 c). After switching the light OFF, in the absence of photogenerated electrons, the solution returns towards equilibrium  $(E'_{redox} \rightarrow E_{redox})$ , the reverse reaction occurs (reduction) and the electron transfer back towards the CNT network (5,6), leading to the volatile part of the memory, while trapped electrons in the SiO<sub>2</sub> remain stored (non-volatile memory effect). At the reset step, the negative electric field provided by the gate bias efficiently de-traps the stored electrons from the SiO<sub>2</sub>.

Within our model, when the device is capped with a parylene layer as in the PONS structure (Fig. 1(b)), owing to the reduced intake of water and oxygen at the CNT/SiO2 interface, the DOS of the redox system (Dox and Dred) are lowered, which strongly limits the charge transfer. This picture is consistent with the much slower current decay. In the case of the OPNS geometry, photo-generated electrons are transferred during illumination from the P3OT to the carbon nanotubes and then trapped in the SiO<sub>2</sub> layer. The hydrophobic parylene covers the SiO<sub>2</sub> and, as a result, water is kept away from the interface preventing the electrochemical charge transfer. This situation provides stable operation and optimum performances. In the absence of water, no charge relaxation in the dark is observed because of the absence of a decay channel for the electrons to transfer back into the nanotubes. The CNTs being in the vicinity of the SiO<sub>2</sub> traps, the reset operation is very efficient and similar to the one of a classical OG-CNTFET. The OPNS geometry thus represents the most appropriate configuration for the targeted use in programmable circuits.

Carbon nanotube optoelectronic memories are currently studied in our group as artificial synapses in adaptive circuits. Such circuit is trained at performing a selected function in analogy with the learning process in neuronal systems. <sup>12,13</sup> The sequence to reach a given function is composed of (i) the illumination time, (ii) the stabilization delay needed to reach the initial stable state (corresponding to all

OG-CNTFETs set in their most conductive state), and (iii) the learning time. The response of the circuit to changing inputs is compared to the excepted value for each input combination, and the state of each device is updated until the function output converges toward the correct response. With classical OG-CNTFETs, the main contribution to the total duration of a learning cycle (time to change the function of the circuit) corresponds to the stabilization delay. By introducing the OPNS geometry in such circuit, a stable state is obtained as soon as the illumination is stopped. The time to reconfigure the function of the circuit is, therefore, drastically reduced.

Once programmed, a given state of conductivity must remain stable. Fig. 3(a) shows the response of the programmed ON-state after illumination with the absence of any sign of decay (for 700 s in the example of Fig. 3(a)). In contrast, a slight increase of the current is observed, which is due to the electrical stress at positive gate bias ( $V_{\rm GS}=5$  V). This increase, which is not related to the optical gating mechanism, exists also in CNTFETs but would be absent for "normally OFF" devices (FETs in their off-state at  $V_{\rm GS}=0$ ) because the optical "write" operation would then be performed at  $V_{\rm GS}=0$ . Note that concerning stability, we also tested the impact of temperature on the OG-CNTFET



FIG. 3. (a) Stability of the programmed ON-state for an OPNS and (b) successive cycles composed of the following steps: optical write/read of the programmed "ON state" in the dark/electrical reset/read of the "OFF state." Both the "OFF" and "ON" states are measured in the dark before and after illumination respectively. "Reset" corresponds to the current during the negative gate bias pulse used to bring the device back to its initial high-resistance state.

operation and observed no degradation of the stability at 50°C. At 85°C, the retention and reset mechanisms were little impacted but the optical charging time was significantly increased and current instabilities were observed. Without additional investigation of thermal effects, operation at temperature above 50°C should be avoided.

For the proposed use in reconfigurable circuits, the memory devices must also support multiple write/read/erase/ read cycles (Fig. 3(b)). We thus verified the robustness of the OPNS geometry by performing > 100 cycles. The ON/OFF ratio remains roughly constant while the ON and OFF states show some variability. In the example of Fig. 3(b), the ON/ OFF ratio is limited, due to the presence of metallic CNTs in the CNT network, an issue that would be absent for singletube devices or for CNT networks pattern in stripes or prepared from sorted CNTs. For the type of circuits we studied, the variability of the programmed states is however not an issue. Indeed, in a learning process, the conductivity is adjusted for each device in small steps from its initial value to the value required for the targeted function. Controlling the precise value of the initial conductivity is useless in such approach. The extreme tolerance of circuits with learning capabilities to device variability is one of the main reasons why they are currently considered.

In conclusion, we showed that an electrochemical charge transfer process, most likely related to the presence of H<sub>2</sub>O/O<sub>2</sub> species at the SiO<sub>2</sub> surface, is at the origin of the partial volatility of OG-CNTFET memory devices. By using parylene layers intercalated at different positions in the material stack composing OG-CNTFETs, we were able to sketch the charge transfer mechanisms leading to the operation of these memory devices. Based on this understanding, we proposed an optimized configuration in which a thin hydrophobic organic layer separates the CNTs on SiO<sub>2</sub> from the light absorbing material. This configuration barely affects the charging time and does not impact the programming efficiency while totally suppressing the need for a stabilization delay at light turn-off. This new design thus represents the best trade-off for the use of OG-CNTFETs in reconfigurable circuits.

This work was funded by the European Union through the FP7 Project Nabab (Contract FP7-216777) and supported by the Canada Research Chair (CRC), NSERC, and Canadian Foundation for Innovation (CFI) Grants. The authors acknowledge the Région Ile-de-France for the nanofabrication facility at CEA-SPEC and the Central Facilities at Ecole Polytechnique and Université de Montréal. The authors thank A. Filoramo, S. Lenfant, and D. Vuillaume for expert assistance, S. Campidelli for fruitful discussions, and T. David for technical support. D.B. specially thanks Y. Chassagneux (ENS Paris) for fruitful discussions.

- <sup>1</sup>S. J. Tans, A. R. M. Verschueren, and C. Dekker, Nature **393**, 49 (1998).
- <sup>2</sup>R. Martel, T. Schmidt, H. R. Shea, T. Hertel, and P. Avouris, Appl. Phys. Lett. 73, 2447 (1998).
- <sup>3</sup>A. Gruneis, M. J. Esplaniu, D. Garcia-Sanchez, and A. Bachtold, Nano Lett. 7, 3766 (2007).
- <sup>4</sup>M. Zdrojek, M. J. Esplandiu, A. Barreiro, and A. Bachtold, Phys. Rev. Lett. 102, 226804 (2009).
- <sup>5</sup>D. Brunel, A. Mayer, and T. Mélin, ACS Nano 4, 5978 (2010).
- <sup>6</sup>M. S. Fuhrer, B. M. Kim, T. Dürkop, and T. Brintlinger, Nano Lett. 2, 755 (2002).
- <sup>7</sup>M. Radosavljevic, M. Freitag, K. V. Thadani, and A. T. Johnson, Nano Lett. 2, 761 (2002).
- <sup>8</sup>A. Star, Y. Lu, K. Bradley, and G. Grüner, Nano Lett 4, 1587 (2004).
- <sup>9</sup>J. Borghetti, V. Derycke, S. Lenfant, P. Chenevier, A. Filoramo, M. Goffman, D. Vuillaume, and J.-P. Bourgoin, Adv. Mater. 18, 2535 (2006).
- <sup>10</sup>W. S. Zhao, G. Agnus, V. Derycke, A. Filoramo, J.-P. Bourgoin, and C. Gamrat, Nanotechnology 21, 175202 (2010).
- <sup>11</sup>G. Agnus, W. S. Zhao, V. Derycke, A. Filoramo, Y. Lhuillier, S. Lenfant, D. Vuillaume, C. Gamrat, and J.-P. Bourgoin, Adv. Mater. 22, 702 (2010).
- <sup>12</sup>S. Y. Liao, J. M. Retrouvey, G. Agnus, W. S. Zhao, C. Maneux, S. Fregonese, T. Zimmer, D. Chabi, A. Filoramo, V. Derycke, C. Gamrat, and J. O. Klein, IEEE Trans. Circuits Syst. 58, 2172 (2011).
- <sup>13</sup>We recently demonstrated the learning capabilities of a mixed circuit composed of OG-CNTFETs interfaced with conventional electronics. The circuit can be trained to perform any linearly separable 3-input logic function. Once acquired, the function can be reset and the same circuit can be trained to a different function. These results are beyond the scope of this letter and will be published separately.
- <sup>14</sup>C. Anghel, V. Derycke, A. Filoramo, S. Lenfant, B. Giffard, D. Vuillaume, and J.-P. Bourgoin, Nano Lett. 8, 3619 (2008).
- <sup>15</sup>G. Agnus, A. Filoramo, S. Lenfant, D. Vuillaume, J. P. Bourgoin, and V. Derycke, Small 6, 2659 (2010).
- <sup>16</sup>P. L. Levesque, S. S. Sabri, C. M. Aguirre, J. Guillemette, M. Siaj, P. Desjardins, T. Szkopek, and R. Martel, Nano Lett. 11, 132 (2011).
- C. M. Aguirre, P. L. Levesque, M. Paillet, F. Lapointe, B. C. St-Antoine, P. Desjardins, and R. Martel, Adv. Mater. 21, 3087 (2009).
- <sup>18</sup>M. Lafkioti, B. Krauss, T. Lohmann, U. Zschieschang, H. Klauk, K. v. Klitzing, and J. H. Smet, Nano Lett. 10, 1149-1153 (2010).
- <sup>19</sup>S. S. Sabri, P. L. Levesque, C. M. Aguirre, J. Guillemette, R. Martel, and T. Szkopek, Appl. Phys. Lett. 95, 242104 (2009).
- <sup>20</sup>M. C. Arenas, N. Mendoza, H. Cortina, M. E. Nicho, and H. Hu, Sol. Energy Mater. Sol. Cells 94, 29 (2010).
- <sup>21</sup>Y. Wang, R. Kumashiro, R. Nouchi, N. Komatsu, and K. Tanigaki, J.
- Appl. Phys. 105, 124912 (2009). <sup>22</sup>S. A. Imam, T. Deshpande, A. Guermoune, M. Siaj, and T. Szkopek, Appl.
- Phys. Lett. 99, 082109 (2011). <sup>23</sup>V. Podzorov and M. E. Gershenson, Phys. Rev. Lett. **95**, 016602 (2005).
- <sup>24</sup>F. Cicoira, C. M. Aguirre, and R. Martel, ACS Nano 5, 283 (2011).
- <sup>25</sup>R. Memming, Electron Transfer Theories in Semiconductor Electro-
- chemistry (Wiley-VCH, Weinheim, 2001), pp. 112-150.