

## Increase of mobility in dual gate amorphous-InGaZnO4 thin-film transistors by pseudo-doping

Si Hyung Park, Mallory Mativenga, and Jin Jang

Citation: Applied Physics Letters 103, 043509 (2013); doi: 10.1063/1.4816587

View online: http://dx.doi.org/10.1063/1.4816587

View Table of Contents: http://scitation.aip.org/content/aip/journal/apl/103/4?ver=pdfcov

Published by the AIP Publishing

## Articles you may be interested in

Mobility enhancement in amorphous InGaZnO thin-film transistors by Ar plasma treatment

Appl. Phys. Lett. 102, 222103 (2013); 10.1063/1.4809727

High current stress effects in amorphous-InGaZnO4 thin-film transistors

Appl. Phys. Lett. 102, 023503 (2013); 10.1063/1.4775694

Nitrogenated amorphous InGaZnO thin film transistor

Appl. Phys. Lett. 98, 052102 (2011); 10.1063/1.3551537

Interface dependent electrical properties of amorphous In Ga Zn O 4 thin film transistors

J. Vac. Sci. Technol. B 27, 126 (2009); 10.1116/1.3058717

Modeling of amorphous In Ga Zn O 4 thin film transistors and their subgap density of states

Appl. Phys. Lett. 92, 133503 (2008); 10.1063/1.2857463





## Increase of mobility in dual gate amorphous-InGaZnO<sub>4</sub> thin-film transistors by pseudo-doping

Si Hyung Park, Mallory Mativenga, and Jin Jang<sup>a)</sup>
Department of Information Display and Advanced Display Resaerch Center, Kyung Hee University,
Dongdaemoon-ku, Seoul 130-701, South Korea

(Received 18 March 2013; accepted 1 July 2013; published online 25 July 2013)

Dual gate amorphous-InGaZnO<sub>4</sub> (a-IGZO) thin-film transistors (TFTs) with a bottom gate that covers the whole channel and a top gate that covers only a small portion of the channel are investigated. It is shown that if the larger gate (bottom gate) is held at constant positive bias, while the smaller gate (top gate) drives the TFT, not only does the  $V_{TH}$  shift negatively but the on-current also increases, resulting in dramatic increase in field-effect mobility ( $\mu_{FE}$ ). The  $\mu_{FE}$  reaches  $\sim 70 \, \mathrm{cm}^2/\mathrm{V} \cdot \mathrm{s}$  with a bottom gate potential of 15 V—confirming that the carrier mobility of a-IGZO TFTs can be significantly increased by electron doping in the channel. In such a configuration, the larger bottom gate acts as an electron supplier—effectively raising the conductivity of the a-IGZO layer (pseudo-doping). The smaller one works in the usual way, which is to either deplete of or accumulate the channel with carriers. © 2013 AIP Publishing LLC.

[http://dx.doi.org/10.1063/1.4816587]

Amorphous–indium-gallium-zinc-oxide (a-IGZO) thinfilm transistors (TFTs) are being broadly investigated as an alternative for silicon-based TFTs in active matrix displays (AMDs). Advantages of a-IGZO TFTs include: (1) optical transparency in the visible light range because the band gap of the a-IGZO semiconductor is >3 eV; (2) high carrier mobility, even when the a-IGZO semiconductor is the amorphous phase, because carrier transport is through overlapping metal s-orbitals, whose overlap distance is insensitive to bond angle distortion of the amorphous network; and (3) the ability to be fabricated on flexible or large-area substrates, since a-IGZO can be deposited through sputtering and at low temperatures. 2,3

There are, however, drawbacks associated with a-IGZO TFTs. Two major drawbacks are stability under electrical and/or light stress and the lack of p-type operation. As a result of the numerous studies devoted to the subject, stability of the a-IGZO TFTs has significantly improved over the past few years, 4-9 but the lack of p-type operation remains unsolvable. The a-IGZO semiconductor is intrinsically n-type and the reason for that is not fully understood but often attributed to oxygen vacancies, as in the case of ZnO. 10-12 Kamiya et al. reported a large density of states (DOS) ( $\sim 10^{20} \, \text{cm}^{-3}$ ) above the valence band of the a-IGZO material, which makes it very difficult to invert the a-IGZO TFTs to p-type operation because of Fermi-level pinning.<sup>1,2</sup> Lack of p-type a-IGZO TFTs limits the realization of complementary metal oxide semiconductor (CMOS) circuits. This has therefore led to the development of n-type Pseudo-CMOS circuits, in which the n-type TFTs are either operated in the depletion or enhancement mode by controlling their threshold voltage (V<sub>TH</sub>). Several techniques such as activelayer or gate insulator thickness variation have been used to control the TFT's V<sub>TH</sub>. 13-15 More recently, secondary gates in the so-called dual gate structures are now being implemented and application of constant voltage to these secondary gates, while sweeping the primary gates, has resulted in precise control the TFT's  $V_{TH}$ .

In inverted staggered dual-gate TFTs, the primary gate is the bottom gate (BG) and the secondary gate is the top gate (TG). Until now, TGs that are equal in length to the BGs or at least cover the whole channel region have been implemented and biasing them with constant voltage shifts the TFT's  $V_{TH}$ , without significant changes in other TFT parameters such as the field-effect mobility ( $\mu_{FE}$ ). Here we investigate dual gate a-IGZO TFTs with BGs that cover the whole channel and TGs that cover only a small portion of the channel. We show that if constant positive bias is applied to the BG, while sweeping TG, not only does the  $V_{TH}$  shift negatively but the on-current ( $I_{ON}$ ) also increases, resulting in dramatic increase in  $\mu_{FE}$ . The increase in mobility is explained by a pseudo-doping effect induced by the BG.

The schematic cross-section of the TFTs used in this study is depicted in Fig. 1(a). Fig. 1(b) shows the TFT's optical image after fabrication. The detailed fabrication process is described elsewhere.<sup>21</sup> All metal electrodes are sputtered molybdenum (Mo) and all dielectrics (gate-insulator, etchstopper, and passivation) are plasma enhanced chemical vapor (PECVD) deposited silicon-dioxide (SiO<sub>2</sub>). The a-IGZO is sputter deposited at 200 °C in an Ar and O<sub>2</sub> environment. The gate-insulator, a-IGZO, and etch-stopper are deposited consecutively without breaking vacuum. The a-IGZO is, therefore, passivated immediately after deposition without being exposed to air. The a-IGZO TFTs studied herein are, therefore, very stable and reproducible, which ensures the detection of intrinsic characteristics rather than process-related variations. Another passivation layer is used after source and drain formation, which, combined with the etch-stopper, acts as the gate-insulator for the TG. The channel width (W) and channel length (L) of the TFTs are both  $20 \,\mu m$  but the length of the TG is only  $2 \mu m$  (Fig. 1(b)).

<sup>&</sup>lt;sup>a)</sup>Author to whom correspondence should be addressed. Electronic mail: jjang@khu.ac.kr.



FIG. 1. (a) Schematic cross-sectional and (b) optical image of the fabricated dual gate a-IGZO TFTs. Channel Width (W) and channel Length (L) are determined respectively by the width and length of the etch-stopper (ES) and are both  $20~\mu m$ . The length of the bottom gate (BG) is  $26~\mu m$ , whereas that of the TG is only  $2~\mu m$ .

TFT characteristics were extracted for two cases: By (1) holding a constant bias to the TG, while sweeping the BG and (2) holding a constant bias to the BG, sweeping the TG. In all cases, a drain voltage  $V_{DS}=0.1\,V$  was used.  $\mu_{FE}$  was derived from transconductance  $(g_M)=\partial I_{DS}/\partial V_{GS}$  as

$$\mu_{\text{FE}} = \frac{\partial V_{\text{DS}}}{\partial V_{\text{GS}}} \frac{1}{C_{\text{OX}}(W/L)V_{\text{DS}}},\tag{1}$$

where  $C_{OX}$  is either the bottom or top gate oxide capacitance per unit area and  $V_{GS}$  is the voltage that is applied to either the TG ( $V_{TG}$ ) or BG ( $V_{BG}$ ).  $V_{TH}$  was estimated from constant current to be the  $V_{GS}$  corresponding to a drain current  $I_{DS} = W/L*10 \, pA$ . The subthreshold swing (SS) was taken as (d log ( $I_{DS}$ )/d  $V_{BG}$ ) $^{-1}$  of the range  $10 \, pA \leq I_{DS} \leq 100 \, pA$ , with  $V_{DS} = 0.1 \, V$ .

Fig. 2 shows (a) transfer characteristics and (b)  $\mu_{FE}$  curves obtained by sweeping the BG while holding the TG at a constant bias (V<sub>TG</sub>). V<sub>TG</sub> was varied from 0 to 15 V. Application of a positive V<sub>TG</sub> induces a small negative V<sub>TH</sub> shift ( $\Delta$ V<sub>TH</sub>) (Fig. 2(a)) and small increase in  $\mu_{FE}$  (Fig. 2(b))—consistent with the weak influence of a 2- $\mu$ mlong TG. However, if the functions of the two gates are switched, i.e., if the BG is held at a constant bias, while sweeping the TG,  $\Delta$ V<sub>TH</sub> is 4-times larger (Fig. 3(a)), and  $\mu_{FE}$  dramatically increases with increasing positive V<sub>BG</sub> (Fig. 3(b)). In contrast to the previous case (Fig. 2(a)) oncurrent (I<sub>ON</sub>) also increases with increasing V<sub>TG</sub>, which is also consistent with the increase in  $\mu_{FE}$ .

Fig. 4 summarizes TFT parameters as a function of  $V_{BG}$ . Note here that application of negative  $V_{BG}$  results in massive reduction in on-current ( $I_{ON}$ ), where  $I_{ON}$  is taken as the  $I_{DS}$ 



FIG. 2. (a) Transfer curves and (b)  $\mu_{FE}$  curves obtained by sweeping the bottom gate (BG), while applying constant voltage to the TG. The voltages applied to the bottom gate and top gate are denoted  $V_{BG}$  and  $V_{TG}$ , respectively.  $V_{TG}$  is varied from 0 to 15 V. The length of the bottom gate ( $L_{BG}$ ) is 26  $\mu m$  and length of the top gate ( $L_{TG}$ ) is 2  $\mu m$ . W = L = 20  $\mu m$ .



FIG. 3. (a) Transfer curves and (b)  $\mu_{FE}$  curves obtained by sweeping the TG, while applying constant voltage to the BG. The voltages applied to the bottom gate and top gate are denoted  $V_{BG}$  and  $V_{TG}$ , respectively.  $V_{BG}$  is varied from -1.2 to 15 V. The length of the bottom gate ( $L_{BG}$ ) is 26  $\mu$ m and length of the top gate ( $L_{TG}$ ) is 2  $\mu$ m.  $W=L=20~\mu$ m.

induced by  $V_{TG} = 10 \text{ V}$  for each  $V_{BG}$ .  $\mu_{FE\_MAX}$  is the maximum (peak)  $\mu_{FE}$ , which goes up to  $\sim 70 \text{ cm}^2/\text{V} \cdot \text{s}$  when  $V_{BG}$ = 15 V. The mechanism responsible for the increase in  $\mu_{\rm FE}$ with increasing V<sub>BG</sub> is depicted in Fig. 5. The larger gate (BG) acts as an electron supplier, while the smaller gate (TG) either depletes the channel of or induces the accumulation of carriers. Note that when the top-gate is the primary gate (i.e., when the top-gate is swept from -15 to 15 V, while holding the bottom gate at constant voltage) the TFT can be regarded as a drain and source offset TFT with respect to the top channel. Although L =  $20 \,\mu m$ , the length of the top gate is only  $2 \mu m$ , which gives  $9-\mu m$ -long offsets on each side of the channel. Since the bottom gate covers the whole channel region, it controls the Fermi level of the offset regions by either supplying them with or depleting them of electrons. The  $\mu_{FE}$  of a dual gate TFT with bottom and top gates that are equal in length (symmetric gate length) does not increase as much as that of dual gate TFT with an asymmetric gate length because the top gate of the former modulates the whole channel, whereas the latter modulates only 10% of the channel. As a result, when V<sub>BG</sub> is high (e.g., 15 V) there is always a large supply of carriers in the channel of the latter, regardless of polarity or magnitude of V<sub>TG</sub>, whereas in the former, the top gate either depletes the whole channel of carriers or enhances the accumulation layer. The movement of the  $E_F$  when the top gate is swept from -15 to 15 V, while the bottom gate is held at 15 V is depicted in Fig. 5 for (a) symmetric gate length and (b) asymmetric gate



FIG. 4. TFT parameters achieved by sweeping the TG, while applying constant voltage to the BG. The parameters are plotted as a function of the constant voltage applied to the BG ( $V_{BG}$ ).  $\mu_{FE\_MAX}$  is the maximum (peak)  $\mu_{FE}$ .



FIG. 5. Mechanism responsible for the increase in on-current ( $I_{ON}$ ) and  $\mu_{FE}$ . When biased positively, the larger gate (bottom gate) acts as an electron supplier, effectively raising the conductivity of the a-IGZO layer (pseudo-doping).

length. The partial gate modulation in the asymmetric gate length results in very high mobilities.

Channel resistance ( $R_{CH}$ ) extracted as a function of the top-gate voltage ( $V_{TG}$ ) is presented in Fig. 6 for each bottom gate voltage ( $V_{BG}$ ).  $R_{CH}$  as a function of  $V_{TG}$  is given by

$$R_{CH}(V_{TG}) = R_{TOT}(V_{TG}) - R_{PAR}, \tag{2}$$

where  $R_{TOT}$  and  $R_{PAR}$  are respectively the TFT's total and parasitic resistances.  $R_{TOT}(V_{TG})$  is given by



FIG. 6. (a) Channel resistance as a function of top gate voltage  $(V_{TG})$  for varying bottom gate voltages  $(V_{BG})$ . (b) Maximum field-effect mobility  $(\mu_{FE\_MAX})$  as a function of channel resistance.

$$R_{TOT}(V_{TG}) = \frac{V_{DS}}{I_{DS}(V_{TG})},\tag{3}$$

where  $V_{DS} = 0.1\,V$ . In order to determine the  $R_{PAR}$ , the "channel resistance" method is used, 22,23 which allows for the evaluation of both R<sub>PAR</sub> as well as the effective channel length (L<sub>EFF</sub>) from a series of transfer characteristic measurements at low-V<sub>DS</sub> on devices with different mask (design) channel lengths (L<sub>MASK</sub>). R<sub>PAR</sub> is the resistance of the source and drain metal contacts including any other parasitic resistances at the source and drain ends. L<sub>EFF</sub> can be different from L<sub>MASK</sub>, depending on the accuracy of the fabrication process in areas such as the etching of the etch-stopper or source and drain metal contacts. In this method, it is assumed that the overall device resistance (R<sub>TOT</sub>) is given by the sum of the effective channel resistance, R<sub>CH</sub>\*L<sub>EFF</sub>, and R<sub>PAR</sub>. R<sub>CH</sub> is supposed to be gate modulated, while R<sub>PAR</sub> and L<sub>EFF</sub> are assumed to be independent from the gate bias, and the overall resistance is given by

$$R_{TOT}(V_{TG}) = R_{CH}(V_{TG}) \times L_{EFF} + R_{PAR}$$
$$= R_{CH}(V_{TG}) \times L_{MASK} + R_{EXT}(V_{TG}), \quad (4)$$

having defined

$$R_{EXT}(V_{GS}) = R_{PAR} - R_{CH}(V_{GS}) \times \Delta L, \tag{5}$$

with the effective channel length reduction  $\Delta L = L_{MASK} - L_{EFF}$ . For a given  $V_{TG}$ , using the linear least-squares method, it is possible to determine  $R_{CH}(V_{TG})$  and  $R_{EXT}(V_{GS})$  by fitting  $R_{TOT}$  against  $L_{MASK}$ , as given in Eq. (4). The gradient and  $R_{TOT}$ -intercept give the  $R_{CH}$  and  $R_{EXT}$ , respectively, at each  $V_{GS}$ . The  $R_{PAR}$  and  $\Delta L$  are determined from the intercept and gradient of the linear least-squares fitting of  $R_{EXT}$  against  $R_{CH}$ .

Given that the top-gate only controls 10% of the channel; the  $R_{CH}$  is dominated by the resistance of the offset regions. As depicted in Fig. 6, negative  $V_{TG}$  results in the increase of the  $R_{CH}$  as it depletes the offset regions of carriers—pushing their Fermi level deeper into the gap. In contrast, positive  $V_{TG}$  decreases the  $R_{CH}$  as it shifts the Fermi level of the offset regions towards  $E_C$  by supplying them with electrons—a process we are going to refer to as "pseudo-doping." This pseudo-doping effect results in the dramatic increase in  $\mu_{FE}$  when constant positive  $V_{BG}$  is applied because  $\mu_{FE}$  is inversely proportional to  $R_{CH}$  (Fig. 6(b)). Using the resistance data in Fig. 6, the positions of the Fermi level  $(E_C\text{-}E_F)$  were derived from conductivity,  $\sigma$ ,

$$\sigma = \sigma_0 \times \exp\left[\frac{-(E_C - E_F)}{k_B T}\right],\tag{6}$$

where  $k_B$  and T are, respectively, the Boltzmann constant and the temperature in Kelvin The conductivity prefactor,  $\sigma_0$ , is obtained by assuming the value of  $E_C$ - $E_F$  to be 0.15 eV at  $V_{BG}=0$  V; as determined by the combined analysis of current-voltage and capacitance-voltage characteristics from our previous works. <sup>24–26</sup> The values of  $E_C$ - $E_F$  at  $V_{BG}$  of 15 and -1.5 V were calculated to be 0.05 and 0.35 eV,

respectively. These values confirm that the larger gate (bottom gate), effectively controls the position of the Fermi level.

This dual gate TFT may present a unique advantage in n-type pseudo-CMOS circuits. Dual gate TFTs have been used in the past in inverter circuits, where they act as depletion load TFTs. 13-21 We propose the use of this device, instead of the conventional dual gate TFT, as the load of TFT of a ratioed inverter as shown in Fig. 7. Fig. 7(a) shows the equivalent circuit schematic of a conventional depletion load inverter, where the length of the top gate is equal to that of the bottom gate and a constant top gate bias is applied to shift the V<sub>TH</sub> negatively, while the bottom gate is connected to the output.<sup>21</sup> Fig. 7(b) shows the proposed inverter, where the length of the top gate is smaller than that of the bottom gate (e.g.,  $2 \mu m$ ) and a constant bottom gate bias is applied to shift the V<sub>TH</sub> negatively, while the top gate is connected to the output. Simulated results for these two schematics are presented in Figs. 8(a)-8(d), respectively, for conventional depletion load invertor and proposed depletion load invertor. For the simulations, a SMART SPICE simulator was used. It is evident that the proposed depletion load inverter has better inverting characteristics compared to the conventional depletion load inverter. For input  $V_{\rm DD} = 20 \, \text{V}$ , the gain of the proposed inverter is  $\sim$ 97 V/V, while that of the conventional inverter is only  $\sim 26 \text{ V/V}$ . Such a significant improvement is consistent with the high mobility exhibited by the proposed dual gate TFT.

In conclusion, we have shown that the mobility of a-IGZO TFTs can be significantly increased by a pseudodoping effect that is induced by a secondary gate. The secondary gate controls the Fermi-level by either acting as an electron supplier (when a positive gate bias is applied to it) or depleting the semiconductor of electrons. In this proposed dual gate TFT, it is required that the primary is made as short as possible, such that partial gate modulation is achieved. When the secondary gate acts as an electron supplier (pseudo-doping), the field-effect mobility of the



FIG. 7. Equivalent circuit schematic of ratioed inverters with depletion load dual gate TFTs and single gate driving TFTs: (a) Conventional depletion load TFT, where the length of the top gate is equal to that of the bottom gate and a constant top gate bias is applied to shift the  $V_{TH}$  negatively, while the bottom gate is connected to the output. (b) Proposed depletion load TFT, where the length of the top gate is smaller than that of the bottom gate (e.g.,  $2~\mu m$ ) and a constant bottom gate bias is applied to shift the  $V_{TH}$  negatively, while the top gate is connected to the output.



FIG. 8. Simulated voltage transfer curves (VTCs) of the inverters and corresponding plots of the gain when the length of top gate  $L_{TG}$  is (a and b)  $26~\mu m$  (equivalent circuit in Fig. 7(a)) and (c and d)  $2~\mu m$  (equivalent circuit in Fig. 7(b)).  $L_{BG}=20~\mu m$  and the W/L ratio of the load TFT is equal to  $20~\mu m/20~\mu m$  and that of the driving TFT is equal to  $200~\mu m/20~\mu m$ . Simulations were performed by a SMART SPICE simulator.

TFT will dramatically improve, owing to the large supply of electrons in the un-modulated regions (offsets). The use of this dual gate TFT as a depletion load TFT of an invertor significantly improves the gain—presenting a unique advantage in n-type pseudo-CMOS circuits.

This work was supported by the Industrial Strategic Technology Development Program (10035225, Development of a Core Technology for High Performance AMOLED on Plastic) funded by MKE/KEIT.

<sup>&</sup>lt;sup>1</sup>T. Kamiya, K. Nomura, and H. Hosono, Sci. Technol. Adv. Mater. 11, 044305 (2010).

<sup>&</sup>lt;sup>2</sup>T. Kamiya, K. Nomura, and H. Hosono, J. Disp. Technol. **5**, 468 (2009).

<sup>&</sup>lt;sup>3</sup>J. S. Park, W.-J. Maeng, H.-S. Kim, and J.-S. Park, Thin Solid Films **520**, 1679 (2012).

<sup>&</sup>lt;sup>4</sup>K. Nomura, T. Kamiya, and H. Hosono, J. Soc. Inf. Disp. **18**, 789 (2010).

<sup>&</sup>lt;sup>5</sup>K. H. Ji, J.-I. Kim, H. Y. Jung, S. Y. Park, R. Choi, U. K. Kim, C. S. Hwang, D. Lee, H. Hwang, and J. K. Jeong, Appl. Phys. Lett. 98, 103509 (2011).

<sup>&</sup>lt;sup>6</sup>K. Ide, Y. Kikuchi, K. Nomura, M. Kimura, T. Kamiya, and H. Hosono, Appl. Phys. Lett. **99**, 093507 (2011).

<sup>&</sup>lt;sup>7</sup>P.-T. Liu, Y.-T. Chou, L.-F. Teng, F.-H. Li, C.-S. Fuh, and H.-P. D. Shieh, IEEE Electron Device Lett. **32**, 1397 (2011).

<sup>&</sup>lt;sup>8</sup>K. H. Ji, J.-I. Kim, Y.-G. Mo, J. H. Jeong, S. Yang, C.-S. Hwang, S.-H. K. Park, M.-K. Ryu, S.-Y. Lee, and J. K. Jeong, IEEE Electron Device Lett. **31**, 1404 (2010).

<sup>&</sup>lt;sup>9</sup>K. Nomura, T. Kamiya, and H. Hosono, Appl. Phys. Lett. **99**, 53505 (2011).

<sup>&</sup>lt;sup>10</sup>S. Lany and A. Zunger, Phys. Rev. B **72**, 035215 (2005).

<sup>&</sup>lt;sup>11</sup>A. Janotti and C. G. Van de Walle, Rep. Prog. Phys. **72**, 126501 (2009).

<sup>&</sup>lt;sup>12</sup>S. J. Clark, J. Robertson, S. Lany, and A. Zunger, Phys. Rev. B **81**, 115311

<sup>&</sup>lt;sup>13</sup>J. M. Lee, I. T. Cho, J. H. Lee, and H. I. Kwon, Jpn. J. Appl. Phys. 48, 100202 (2009).

<sup>&</sup>lt;sup>14</sup>C. A. Lee, S. H. Jin, K. D. Jung, J. D. Lee, and B.-G. Park, Solid-State Electron. **50**, 1216 (2006).

- <sup>15</sup>C. Baek and S.-M. Seo, Appl. Phys. Lett. **94**, 153305 (2009).
- <sup>16</sup>H. Lim, H. Yin, J.-S. Park, I. Song, C. Kim, J. Park, S. Kim, S.-W. Kim, C. B. Lee, Y. C. Kim, Y. S. Park, and D. Kang, Appl. Phys. Lett. 93, 063505 (2008).
- <sup>17</sup>K. Takechi, M. Nakata, K. Azuma, H. Yamaguchi, and S. Kaneko, IEEE Trans. Electron Devices **56**, 2027 (2009).
- <sup>18</sup>H.-W. Zan, W.-T. Chen, C.-C. Yeh, H.-W. Hsueh, C.-C. Tsai, and H.-F. Meng, Appl. Phys. Lett. **98**, 153506 (2011).
- <sup>19</sup>J.-M. Lee, I.-T. Cho, J.-H. Lee, and H.-I. Kwon, Appl. Phys. Lett. 93, 093504 (2008).
- <sup>20</sup>H.-W. Zan, C.-C. Yeh, H.-F. Meng, C.-C. Tsai, and L.-H. Chen, Adv. Mater. 24, 3509 (2012).
- <sup>21</sup>M. J. Seok, M. H. Choi, M. Mativenga, D. Geng, D. Y. Kim and J. Jang, IEEE Electron Device Lett. 32, 1089 (2011).
- <sup>22</sup>P. Bhattacharya, M. Bari, and K. Rao, Jpn. J. Appl. Phys., Part 1 32, 3409 (1993).
- <sup>23</sup>A. Valletta, M. Rapisarda, L. Mariucci, A. Pecora, G. Fortunato, C. Caligiore, E. Fontana, F. Tramontana, and S. Leonardi, Thin Solid Films 517, 6353 (2009).
- <sup>24</sup>P. Migliorato, M. Seok, and J. Jang, Appl. Phys. Lett. **100**, 073506 (2012).
- <sup>25</sup>P. Migliorato, M. D. H. Chowdhury, J. G. Um, M. Seok, and J. Jang, Appl. Phys. Lett. **101**, 123502 (2012).
- <sup>26</sup>J. G. Um, M. Mativenga, P. Migliorato, and J. Jang, Appl. Phys. Lett. 101, 113504 (2012).