

# 1. Description

## 1.1. Project

| Project Name    | projektsm         |
|-----------------|-------------------|
| Board Name      | custom            |
| Generated with: | STM32CubeMX 6.6.1 |
| Date            | 02/19/2023        |

### 1.2. MCU

| MCU Series     | STM32F7       |
|----------------|---------------|
| MCU Line       | STM32F7x6     |
| MCU name       | STM32F746ZGTx |
| MCU Package    | LQFP144       |
| MCU Pin number | 144           |

## 1.3. Core(s) information

| Core(s) | Arm Cortex-M7 |
|---------|---------------|

# 2. Pinout Configuration



# 3. Pins Configuration

| Pin Number<br>LQFP144 | Pin Name<br>(function after<br>reset) | Pin Type | Alternate<br>Function(s) | Label      |
|-----------------------|---------------------------------------|----------|--------------------------|------------|
| 6                     | VBAT                                  | Power    |                          |            |
| 8                     | PC14/OSC32_IN                         | I/O      | RCC_OSC32_IN             |            |
| 9                     | PC15/OSC32_OUT                        | I/O      | RCC_OSC32_OUT            |            |
| 16                    | VSS                                   | Power    |                          |            |
| 17                    | VDD                                   | Power    |                          |            |
| 23                    | PH0/OSC_IN                            | I/O      | RCC_OSC_IN               |            |
| 24                    | PH1/OSC_OUT                           | I/O      | RCC_OSC_OUT              |            |
| 25                    | NRST                                  | Reset    |                          |            |
| 30                    | VDD                                   | Power    |                          |            |
| 31                    | VSSA                                  | Power    |                          |            |
| 32                    | VREF+                                 | Power    |                          |            |
| 33                    | VDDA                                  | Power    |                          |            |
| 34                    | PA0/WKUP                              | I/O      | TIM2_CH1                 |            |
| 35                    | PA1                                   | I/O      | ADC1_IN1                 |            |
| 36                    | PA2                                   | I/O      | USART2_TX                |            |
| 37                    | PA3                                   | I/O      | USART2_RX                |            |
| 38                    | VSS                                   | Power    |                          |            |
| 39                    | VDD                                   | Power    |                          |            |
| 40                    | PA4                                   | I/O      | GPIO_EXTI4               | ECHO       |
| 42                    | PA6 *                                 | I/O      | GPIO_Output              | GPIO_PIN_3 |
| 43                    | PA7 *                                 | I/O      | GPIO_Output              | GPIO_PIN_4 |
| 47                    | PB1 *                                 | I/O      | GPIO_Output              | DIR1       |
| 48                    | PB2 *                                 | I/O      | GPIO_Output              | DIR2       |
| 51                    | VSS                                   | Power    |                          |            |
| 52                    | VDD                                   | Power    |                          |            |
| 60                    | PE9                                   | I/O      | TIM1_CH1                 |            |
| 61                    | VSS                                   | Power    |                          |            |
| 62                    | VDD                                   | Power    |                          |            |
| 69                    | PB10 **                               | I/O      | TIM2_CH3                 | ECHO       |
| 71                    | VCAP_1                                | Power    |                          |            |
| 72                    | VDD                                   | Power    |                          |            |
| 83                    | VSS                                   | Power    |                          |            |
| 84                    | VDD                                   | Power    |                          |            |
| 85                    | PD14 *                                | I/O      | GPIO_Output              | GPIO_PIN_1 |
| 86                    | PD15 *                                | I/O      | GPIO_Output              | GPIO_PIN_2 |
| 94                    | VSS                                   | Power    |                          |            |

| Pin Number<br>LQFP144 | Pin Name<br>(function after<br>reset) | Pin Type | Alternate<br>Function(s) | Label |
|-----------------------|---------------------------------------|----------|--------------------------|-------|
| 95                    | VDDUSB                                | Power    |                          |       |
| 105                   | PA13                                  | I/O      | SYS_JTMS-SWDIO           |       |
| 106                   | VCAP_2                                | Power    |                          |       |
| 107                   | VSS                                   | Power    |                          |       |
| 108                   | VDD                                   | Power    |                          |       |
| 109                   | PA14                                  | I/O      | SYS_JTCK-SWCLK           |       |
| 120                   | VSS                                   | Power    |                          |       |
| 121                   | VDD                                   | Power    |                          |       |
| 130                   | VSS                                   | Power    |                          |       |
| 131                   | VDD                                   | Power    |                          |       |
| 138                   | воото                                 | Boot     |                          |       |
| 143                   | PDR_ON                                | Reset    |                          |       |
| 144                   | VDD                                   | Power    |                          |       |

<sup>\*</sup> The pin is affected with an I/O function

<sup>\*\*</sup> The pin is affected with a peripheral function but no peripheral mode is activated

# 4. Clock Tree Configuration



Page 5

# 5. Software Project

### 5.1. Project Settings

| Name                              | Value                                                             |
|-----------------------------------|-------------------------------------------------------------------|
| Project Name                      | projektsm                                                         |
| Project Folder                    | C:\Users\tomas\STM32CubeIDE\workspace_1.10.1\projekt-sm\projektsm |
| Toolchain / IDE                   | STM32CubeIDE                                                      |
| Firmware Package Name and Version | STM32Cube FW_F7 V1.17.0                                           |
| Application Structure             | Advanced                                                          |
| Generate Under Root               | Yes                                                               |
| Do not generate the main()        | No                                                                |
| Minimum Heap Size                 | 0x200                                                             |
| Minimum Stack Size                | 0x400                                                             |

### 5.2. Code Generation Settings

| Name                                                            | Value                                 |
|-----------------------------------------------------------------|---------------------------------------|
| STM32Cube MCU packages and embedded software                    | Copy only the necessary library files |
| Generate peripheral initialization as a pair of '.c/.h' files   | Yes                                   |
| Backup previously generated files when re-generating            | No                                    |
| Keep User Code when re-generating                               | Yes                                   |
| Delete previously generated files when not re-generated         | Yes                                   |
| Set all free pins as analog (to optimize the power consumption) | No                                    |
| Enable Full Assert                                              | No                                    |

### 5.3. Advanced Settings - Generated Function Calls

| Rank | Function Name       | Peripheral Instance Name |
|------|---------------------|--------------------------|
| 1    | SystemClock_Config  | RCC                      |
| 2    | MX_GPIO_Init        | GPIO                     |
| 3    | MX_TIM2_Init        | TIM2                     |
| 4    | MX_USART2_UART_Init | USART2                   |
| 5    | MX_TIM1_Init        | TIM1                     |
| 6    | MX_TIM3_Init        | TIM3                     |
| 7    | MX_TIM5_Init        | TIM5                     |
| 8    | MX_ADC1_Init        | ADC1                     |
| 9    | MX_TIM4_Init        | TIM4                     |

| projektsm Project    |
|----------------------|
| Configuration Report |

# 6. Power Consumption Calculator report

### 6.1. Microcontroller Selection

| Series    | STM32F7       |
|-----------|---------------|
| Line      | STM32F7x6     |
| MCU       | STM32F746ZGTx |
| Datasheet | DS10916_Rev4  |

### 6.2. Parameter Selection

| Temperature | 25  |
|-------------|-----|
| Vdd         | 3.3 |

### 6.3. Battery Selection

| Battery           | Alkaline(9V) |
|-------------------|--------------|
| Capacity          | 625.0 mAh    |
| Self Discharge    | 0.3 %/month  |
| Nominal Voltage   | 9.0 V        |
| Max Cont Current  | 200.0 mA     |
| Max Pulse Current | 0.0 mA       |
| Cells in series   | 1            |
| Cells in parallel | 1            |

## 6.4. Sequence

| Step                   | Step1            | Step2                     |
|------------------------|------------------|---------------------------|
| Mode                   | RUN              | STOP UDM (Under Drive)    |
| Vdd                    | 3.3              | 3.3                       |
| Voltage Source         | Battery          | Battery                   |
| Range                  | Scale1-High      | No Scale                  |
| Fetch Type             | ITCM/FLASH/REGON | n/a                       |
| CPU Frequency          | 216 MHz          | 0 Hz                      |
| Clock Configuration    | HSE PLL          | Regulator LP Flash-PwrDwn |
| Clock Source Frequency | 4 MHz            | 0 Hz                      |
| Peripherals            |                  |                           |
| Additional Cons.       | 0 mA             | 0 mA                      |
| Average Current        | 130 mA           | 100 μΑ                    |
| Duration               | 0.1 ms           | 0.9 ms                    |
| DMIPS                  | 462.0            | 0.0                       |
| Ta Max                 | 87.84            | 104.99                    |
| Category               | In DS Table      | In DS Table               |

### 6.5. Results

| Sequence Time | 1 ms            | Average Current | 13.09 mA  |
|---------------|-----------------|-----------------|-----------|
| Battery Life  | 1 day, 23 hours | Average DMIPS   | 462.24005 |
|               |                 |                 | DMIPS     |

### 6.6. Chart



## 7. Peripherals and Middlewares Configuration

7.1. ADC1 mode: IN1

#### 7.1.1. Parameter Settings:

ADCs\_Common\_Settings:

Mode Independent mode

ADC\_Settings:

Clock Prescaler PCLK2 divided by 2

Resolution 12 bits (15 ADC Clock cycles)

Data Alignment Right alignment

Scan Conversion Mode Disabled
Continuous Conversion Mode Disabled
Discontinuous Conversion Mode Disabled
DMA Continuous Requests Disabled

End Of Conversion Selection EOC flag at the end of single channel conversion

ADC\_Regular\_ConversionMode:

Number Of Conversion 1

External Trigger Conversion Source Regular Conversion launched by software

External Trigger Conversion Edge None Rank 1

Channel 1
Sampling Time 3 Cycles

ADC\_Injected\_ConversionMode:

Number Of Conversions 0

WatchDog:

Enable Analog WatchDog Mode false

7.2. RCC

High Speed Clock (HSE): Crystal/Ceramic Resonator Low Speed Clock (LSE): Crystal/Ceramic Resonator

7.2.1. Parameter Settings:

**System Parameters:** 

VDD voltage (V) 3.3

Flash Latency(WS) 2 WS (3 CPU cycle)

**RCC Parameters:** 

HSI Calibration Value 16

TIM Prescaler Selection Disabled
HSE Startup Timout Value (ms) 100
LSE Startup Timout Value (ms) 5000

**Power Parameters:** 

Power Over Drive Disabled

Power Regulator Voltage Scale Power Regulator Voltage Scale 3

7.3. SYS

**Debug: Serial Wire** 

Timebase Source: SysTick

7.4. TIM1

Clock Source: Internal Clock
Channel1: PWM Generation CH1

7.4.1. Parameter Settings:

**Counter Settings:** 

Prescaler (PSC - 16 bits value) 71 \*

Counter Mode Up

Counter Period (AutoReload Register - 16 bits value ) 99 \*

Internal Clock Division (CKD) No Division

Repetition Counter (RCR - 16 bits value) 0

auto-reload preload Enable \*

**Trigger Output (TRGO) Parameters:** 

Master/Slave Mode (MSM bit) Disable (Trigger input effect not delayed)

Trigger Event Selection TRGO Reset (UG bit from TIMx\_EGR)

Trigger Event Selection TRGO2 Reset (UG bit from TIMx\_EGR)

**Break And Dead Time management - BRK Configuration:** 

BRK State Disable
BRK Polarity High
BRK Filter (4 bits value) 0

**Break And Dead Time management - BRK2 Configuration:** 

BRK2 State Disable
BRK2 Polarity High
BRK2 Filter (4 bits value) 0

**Break And Dead Time management - Output Configuration:** 

Automatic Output State Disable
Off State Selection for Run Mode (OSSR) Disable

Off State Selection for Idle Mode (OSSI)

Lock Configuration

Off

**PWM Generation Channel 1:** 

Mode PWM mode 1

Pulse (16 bits value)

Output compare preload

Fast Mode

CH Polarity

CH Idle State

100 \*

Enable

Disable

High

Reset

7.5. TIM2

Clock Source: Internal Clock
Channel1: PWM Generation CH1

7.5.1. Parameter Settings:

**Counter Settings:** 

Prescaler (PSC - 16 bits value) 71 \*
Counter Mode Up

Counter Period (AutoReload Register - 32 bits value ) 4999 \*

Internal Clock Division (CKD) No Division auto-reload preload Disable

**Trigger Output (TRGO) Parameters:** 

Master/Slave Mode (MSM bit) Disable (Trigger input effect not delayed)

Trigger Event Selection TRGO Reset (UG bit from TIMx\_EGR)

**PWM Generation Channel 1:** 

Mode PWM mode 1

Pulse (32 bits value)

Output compare preload

Fast Mode

CH Polarity

20 \*

Disable

High

7.6. TIM3

**Clock Source: Internal Clock** 

7.6.1. Parameter Settings:

**Counter Settings:** 

Prescaler (PSC - 16 bits value)

71 \*

Counter Mode Up
Counter Period (AutoReload Register - 16 bits value ) 65535
Internal Clock Division (CKD) No Division
auto-reload preload Disable

**Trigger Output (TRGO) Parameters:** 

Master/Slave Mode (MSM bit) Disable (Trigger input effect not delayed)

Trigger Event Selection TRGO Reset (UG bit from TIMx\_EGR)

7.7. TIM4

**Clock Source: Internal Clock** 

7.7.1. Parameter Settings:

**Counter Settings:** 

Prescaler (PSC - 16 bits value)

Counter Mode

Counter Period (AutoReload Register - 16 bits value)

Internal Clock Division (CKD)

auto-reload preload

71 \*

Up

No Division

Disable

**Trigger Output (TRGO) Parameters:** 

Master/Slave Mode (MSM bit)

Disable (Trigger input effect not delayed)

Trigger Event Selection TRGO Reset (UG bit from TIMx\_EGR)

7.8. TIM5

mode: Clock Source

7.8.1. Parameter Settings:

**Counter Settings:** 

Prescaler (PSC - 16 bits value) 71 \*
Counter Mode Up

Counter Period (AutoReload Register - 32 bits value ) 4294967295
Internal Clock Division (CKD) No Division
auto-reload preload Disable

**Trigger Output (TRGO) Parameters:** 

Master/Slave Mode (MSM bit)

Disable (Trigger input effect not delayed)

Trigger Event Selection TRGO Reset (UG bit from TIMx\_EGR)

#### **7.9. USART2**

### **Mode: Asynchronous**

### 7.9.1. Parameter Settings:

#### **Basic Parameters:**

Baud Rate 115200

Word Length 8 Bits (including Parity)

Parity None Stop Bits 1

#### **Advanced Parameters:**

Data Direction Receive and Transmit

Over Sampling 16 Samples
Single Sample Disable

#### **Advanced Features:**

Auto Baudrate Disable Disable TX Pin Active Level Inversion **RX Pin Active Level Inversion** Disable Disable **Data Inversion** Disable TX and RX Pins Swapping Enable Overrun DMA on RX Error Enable MSB First Disable

#### 7.10. ARM.CMSIS.5.7.0

mode: CMSISJjCORE mode: CMSISJjDSP

<sup>\*</sup> User modified value

# 8. System Configuration

## 8.1. GPIO configuration

| IP                          | Pin                | Signal             | GPIO mode                                          | GPIO pull/up pull<br>down   | Max<br>Speed   | User Label |
|-----------------------------|--------------------|--------------------|----------------------------------------------------|-----------------------------|----------------|------------|
| ADC1                        | PA1                | ADC1_IN1           | Analog mode                                        | No pull-up and no pull-down | n/a            |            |
| RCC                         | PC14/OSC3<br>2_IN  | RCC_OSC32_IN       | n/a                                                | n/a                         | n/a            |            |
|                             | PC15/OSC3<br>2_OUT | RCC_OSC32_O<br>UT  | n/a                                                | n/a                         | n/a            |            |
|                             | PH0/OSC_I<br>N     | RCC_OSC_IN         | n/a                                                | n/a                         | n/a            |            |
|                             | PH1/OSC_O<br>UT    | RCC_OSC_OUT        | n/a                                                | n/a                         | n/a            |            |
| SYS                         | PA13               | SYS_JTMS-<br>SWDIO | n/a                                                | n/a                         | n/a            |            |
|                             | PA14               | SYS_JTCK-<br>SWCLK | n/a                                                | n/a                         | n/a            |            |
| TIM1                        | PE9                | TIM1_CH1           | Alternate Function Push Pull                       | No pull-up and no pull-down | Low            |            |
| TIM2                        | PA0/WKUP           | TIM2_CH1           | Alternate Function Push Pull                       | No pull-up and no pull-down | Low            |            |
| USART2                      | PA2                | USART2_TX          | Alternate Function Push Pull                       | No pull-up and no pull-down | Very High<br>* |            |
|                             | PA3                | USART2_RX          | Alternate Function Push Pull                       | No pull-up and no pull-down | Very High      |            |
| Single<br>Mapped<br>Signals | PB10               | TIM2_CH3           | Alternate Function Push Pull                       | No pull-up and no pull-down | Low            | ECHO       |
| GPIO                        | PA4                | GPIO_EXTI4         | External Interrupt  Mode with  Rising/Falling edge | No pull-up and no pull-down | n/a            | ECHO       |
|                             | PA6                | GPIO_Output        | Output Push Pull                                   | No pull-up and no pull-down | Low            | GPIO_PIN_3 |
|                             | PA7                | GPIO_Output        | Output Push Pull                                   | No pull-up and no pull-down | Low            | GPIO_PIN_4 |
|                             | PB1                | GPIO_Output        | Output Push Pull                                   | No pull-up and no pull-down | Low            | DIR1       |
|                             | PB2                | GPIO_Output        | Output Push Pull                                   | No pull-up and no pull-down | Low            | DIR2       |
|                             | PD14               | GPIO_Output        | Output Push Pull                                   | No pull-up and no pull-down | Low            | GPIO_PIN_1 |
|                             | PD15               | GPIO_Output        | Output Push Pull                                   | No pull-up and no pull-down | Low            | GPIO_PIN_2 |

## 8.2. DMA configuration

nothing configured in DMA service

## 8.3. NVIC configuration

## 8.3.1. NVIC

| Interrupt Table                                                    | Enable | Preenmption Priority | SubPriority |
|--------------------------------------------------------------------|--------|----------------------|-------------|
| Non maskable interrupt                                             | true   | 0                    | 0           |
| Hard fault interrupt                                               | true   | 0                    | 0           |
| Memory management fault                                            | true   | 0                    | 0           |
| Pre-fetch fault, memory access fault                               | true   | 0                    | 0           |
| Undefined instruction or illegal state                             | true   | 0                    | 0           |
| System service call via SWI instruction                            | true   | 0                    | 0           |
| Debug monitor                                                      | true   | 0                    | 0           |
| Pendable request for system service                                | true   | 0                    | 0           |
| System tick timer                                                  | true   | 15                   | 0           |
| EXTI line4 interrupt                                               | true   | 0                    | 0           |
| TIM1 capture compare interrupt                                     | true   | 0                    | 0           |
| TIM2 global interrupt                                              | true   | 0                    | 0           |
| TIM3 global interrupt                                              | true   | 0                    | 0           |
| TIM4 global interrupt                                              | true   | 0                    | 0           |
| USART2 global interrupt                                            | true   | 0                    | 0           |
| PVD interrupt through EXTI line 16                                 |        | unused               |             |
| Flash global interrupt                                             |        | unused               |             |
| RCC global interrupt                                               |        | unused               |             |
| ADC1, ADC2 and ADC3 global interrupts                              | unused |                      |             |
| TIM1 break interrupt and TIM9 global interrupt                     | unused |                      |             |
| TIM1 update interrupt and TIM10 global interrupt                   | unused |                      |             |
| TIM1 trigger and commutation interrupts and TIM11 global interrupt | unused |                      |             |
| TIM5 global interrupt                                              | unused |                      |             |
| FPU global interrupt                                               |        | unused               |             |

## 8.3.2. NVIC Code generation

| Enabled interrupt Table                 | Select for init sequence ordering | Generate IRQ<br>handler | Call HAL handler |
|-----------------------------------------|-----------------------------------|-------------------------|------------------|
| Non maskable interrupt                  | false                             | true                    | false            |
| Hard fault interrupt                    | false                             | true                    | false            |
| Memory management fault                 | false                             | true                    | false            |
| Pre-fetch fault, memory access fault    | false                             | true                    | false            |
| Undefined instruction or illegal state  | false                             | true                    | false            |
| System service call via SWI instruction | false                             | true                    | false            |
| Debug monitor                           | false                             | true                    | false            |
| <u> </u>                                |                                   |                         |                  |

| Enabled interrupt Table             | Select for init   | Generate IRQ | Call HAL handler |
|-------------------------------------|-------------------|--------------|------------------|
|                                     | sequence ordering | handler      |                  |
| Pendable request for system service | false             | true         | false            |
| System tick timer                   | false             | true         | true             |
| EXTI line4 interrupt                | false             | true         | true             |
| TIM1 capture compare interrupt      | false             | true         | true             |
| TIM2 global interrupt               | false             | true         | true             |
| TIM3 global interrupt               | false             | true         | true             |
| TIM4 global interrupt               | false             | true         | true             |
| USART2 global interrupt             | false             | true         | true             |

<sup>\*</sup> User modified value

# 9. System Views

9.1. Category view

9.1.1. Current

# 10. Software Pack Report

### 10.1. Software Pack selected

| Vendor | Name  | Version | Component         |
|--------|-------|---------|-------------------|
| ARM    | CMSIS | 5.7.0   | Class : CMSIS     |
|        |       |         | Group : CORE      |
|        |       |         | Version : 5.4.0   |
|        |       |         | Class : CMSIS     |
|        |       |         | Group : DSP       |
|        |       |         | Variant : Library |
|        |       |         | Version: 1.8.0    |

## 11. Docs & Resources

Type Link