# Lecture 9 NMOS Field Effect Transistor (NMOSFET or NFET) In this lecture you will learn: • The operation and working of the NMOS transistor \*\*Poly-Si substrate\*\* \*\*Poly-Si substr







# A Note on Voltage Symbols

$$V_{CB} = V_C - V_B = -(V_B - V_C) = -V_{BC}$$

$$V_{GS} = V_G - V_S$$
$$= V_G - V_B + V_B - V_S$$

= 
$$V_{GB}$$
 -  $V_{SB}$ 





## **MOS Transistor: The Gradual Channel Approximation**

• The operation of the MOS transistor is best understood under the "gradual channel approximation" which assumes that:

"Electrostatics of the MOS transistor in the horizontal direction have nothing to do with the electrostatics in the vertical direction"

- This assumption decouples the 2-dimensional complicated problem into two 1-dimensional simpler problems one for the vertical direction and one for the horizontal direction.
- The electrostatics in the vertical direction have already been worked out by us in the context of the MOS capacitor
- In this lecture we will work out the electrostatics in the horizontal direction and calculate the current flow







Let the potential in the channel from the source to the drain end be written as:

$$\phi_{\rm s}(y) = -\phi_{\rm p} + V_{\rm CB}(y)$$

At the source end:  $V_{CB}(y=0) = V_{SB}$ 

At the drain end:  $V_{CB}(y = L) = V_{DB} = V_{DS} + V_{SB}$ 



Then the horizontal electric field in the channel is:

$$E_{y}(y) = -\frac{d\phi_{s}(y)}{dy} = -\frac{dV_{CB}(y)}{dy}$$

Therefore:

$$I_D = -W Q_N(y) \mu_n \frac{dV_{CB}(y)}{dy}$$



# **NMOS Transistor: Inversion Charge**

The inversion charge in the channel is:

$$Q_{N}(y) = \begin{cases} 0 & \text{For } V_{GB} < V_{TN}(y) \\ -C_{OX}(V_{GB} - V_{TN}(y)) & \text{For } V_{GB} \ge V_{TN}(y) \end{cases}$$

Where the position dependent threshold voltage is:

$$V_{TN}(y) = V_{FB} - 2\phi_p + V_{CB}(y) + \frac{\sqrt{2 \, \varepsilon_s q N_a (-2\phi_p + V_{CB}(y))}}{C_{ox}}$$

The channel potential is "y" dependent, and therefore the threshold voltage is also "y" dependent. Consequently, the inversion charge is also "y" dependent

# NMOS Transistor: Inversion Charge and FET Threshold Voltage

$$\begin{aligned} Q_{N}(y) &= -C_{ox} (V_{GB} - V_{TN}(y)) \\ &= -C_{ox} \bigg( V_{GB} - V_{FB} + 2\phi_{p} - V_{CB}(y) - \frac{\sqrt{2\varepsilon_{S}qN_{a}(-2\phi_{p} + V_{CB}(y))}}{C_{ox}} \bigg) \\ &\text{use:} \quad V_{GB} = V_{GS} + V_{SB} \qquad \text{and:} \quad V_{CB}(y) = V_{CS}(y) + V_{SB} \end{aligned}$$

use: 
$$V_{GB} = V_{GS} + V_{SB}$$
 and:  $V_{CB}(y) = V_{CS}(y) + V_{SB}$ 

$$= -C_{ox} \left( V_{GS} - V_{FB} + 2\phi_p - V_{CS}(y) - \frac{\sqrt{2\varepsilon_s q N_a \left(-2\phi_p + V_{CS}(y) + V_{SB}\right)}}{C_{ox}} \right)$$

$$Q_N(y) \approx -C_{ox} \left( \underbrace{V_{GS} - V_{FB} + 2\phi_p - V_{CS}(y)}_{COS} - \frac{\sqrt{2\varepsilon_s q N_a \left(-2\phi_p + V_{SB}\right)}}{C_{ox}} \right)$$

$$Q_N(y) = -C_{ox} \left( V_{GS} - V_{TN} - V_{CS}(y) \right)$$
Gate

$$Q_{N}(y) \approx -C_{ox} \left( \frac{V_{GS}}{V_{GS}} - V_{FB} + 2\phi_{p} - V_{CS}(y) - \frac{\sqrt{2\varepsilon_{s}qN_{a}(-2\phi_{p} + V_{SB})}}{C_{ox}} \right)$$

The NMOS transistor threshold voltage is defined as:

$$V_{TN} = V_{FB} - 2\phi_p + \frac{\sqrt{2 \varepsilon_s q N_a \left(-2\phi_p + V_{SB}\right)}}{C_{ox}}$$



## **NMOS Transistor: Inversion Charge**

The inversion charge in the channel is:

$$Q_N(y) = -C_{ox}(V_{GS} - V_{TN} - V_{CS}(y))$$

Near the source end:

$$V_{CS}(y=0)=0$$

$$Q_N(y=0) = -C_{ox}(V_{GS} - V_{TN})$$



$$V_{CS}(y=L)=V_{DS}$$

$$Q_N(y=0) = -C_{OX}(V_{GS} - V_{TN} - V_{DS})$$

#### **Conclusions:**

- Inversion layer charge is maximum near the source end and minimum near the drain end (as shown graphically in the figure)
- When  $V_{GS} < V_{DS} + V_{TN}$ , the inversion layer disappears at the drain end When  $V_{GS} < V_{TN}$ , the inversion layer disappears even at the source end



Current in the inversion channel at the location *y* is:

$$I_D = W \ Q_N(y) \ \mu_n \ E(y)$$

$$= -W \ Q_N(y) \ \mu_n \ \frac{dV_{CS}(y)}{dy}$$

$$I_D = W \ \mu_n \ C_{OX}(V_{GS} - V_{TN} - V_{CS}(y)) \frac{dV_{CS}(y)}{dy}$$

Integrate the above equation from y=0 to y=L:

$$\int_{0}^{L} I_{D} dy = \int_{0}^{V_{DS}} W \mu_{n} C_{ox} (V_{GS} - V_{TN} - V_{CS}) dV_{CS}$$

And the result is:

$$I_D = \frac{W}{L} \mu_n C_{ox} \left[ V_{GS} - V_{TN} - \frac{V_{DS}}{2} \right] V_{DS}$$







Some interpretation is required to understand the range of validity of the above equation. This we do next  $\dots$ 

#### **NMOS Transistor: Current Flow**

#### First note that:

when 
$$V_{DS} = 0$$
  
then  $I_D = 0$ 

There can be no current when there is no bias and no electric field in the channel to drive the current



#### Also note that:

The inversion layer charge is maximum at the source end and is given by:

$$\begin{aligned} Q_N \big( y = 0 \big) &= -C_{ox} \big( V_{GS} - V_{TN} - V_{CS} \big( y = 0 \big) \big) \\ &= -C_{ox} \big( V_{GS} - V_{TN} \big) \end{aligned}$$

So when  $V_{GS} \leq V_{TN}$  there is no inversion charge anywhere in the channel and therefore  $I_D = 0$ 

#### **Conclusion:**

$$I_D \neq 0$$
 only when:

$$V_{GS} > V_{TN}$$
 AND  $V_{DS} \neq 0$ 

#### Suppose now:

$$V_{GS} > V_{TN}$$
 and  $V_{DS} > 0$ 

First plot the  $I_D$ - $V_{DS}$  curve from the result:

$$I_D = \frac{W}{L} \mu_n C_{ox} \left[ V_{GS} - V_{TN} - \frac{V_{DS}}{2} \right] V_{DS}$$







As  $V_{DS}$  is increased the current increases ...... but then it decreases !??

This decrease is unphysical! A mathematical artifact!

Note that current is maximum when:

$$V_{DS} = V_{GS} - V_{TN}$$

#### **NMOS Transistor: Pinch-Off**

The inversion charge in the channel near the drain end is:

$$Q_{N}(y = L) = -C_{ox}(V_{GS} - V_{TN} - V_{CS}(y = L))$$
  
= -C<sub>ox</sub>(V<sub>GS</sub> - V<sub>TN</sub> - V<sub>DS</sub>)



When  $V_{DS}$  approaches  $V_{GS}$  -  $V_{TN}$  the inversion layer charge just near the drain end approaches zero

This condition is called "pinch-off"

For  $V_{DS} > V_{GS} - V_{TN}$  there is a small section of channel just near the drain end that is almost devoid of mobile carriers (i.e. electrons). This is a highly resistive section.



The channel has been "pinched off"



So for  $V_{DS} > V_{GS} - V_{TN}$  the current is what it was when  $V_{DS}$  was equal to  $V_{GS} - V_{TN}$ . Thus for large value of  $V_{DS}$  (>  $V_{GS} - V_{TN}$ ) the current saturates!



 $I_D$ -  $V_{GS}$  curves for an NMOS are shown in the figure -

The three curves are for different values of  $V_{DS}$ 





# NMOS Transistor: Saturation Current vs $V_{DS}$

For  $V_{DS} > V_{GS} - V_{TN}$  (in the saturation region) there is a small section of the channel just near the drain end that is almost devoid of mobile carriers (i.e. electrons).

SiO<sub>2</sub> Drain  $\Delta L$ y = L

Gate

Channel potential:  $V_{CS}(y) = V_{GS} - V_{TN}$ 

Channel potential:  $V_{CS}(y) = V_{DS}$ 

In saturation, for  $V_{DS} > V_{GS}$  -  $V_{TN}$ , integrate the current equation from y=0 to y=L- $\Delta L$ :  $\int\limits_{0}^{L-\Delta L} I_D \ dy = \int\limits_{0}^{V_{GS}-V_{TN}} W \ \mu_n \ C_{ox} \big(V_{GS}-V_{TN}-V_{CS}\big) \ dV_{CS}$ 

$$\int_{0}^{L-\Delta L} I_{D} dy = \int_{0}^{V_{GS}-V_{TN}} W \mu_{n} C_{ox} (V_{GS}-V_{TN}-V_{CS}) dV_{CS}$$

$$\Rightarrow I_D = \frac{W}{2(L - \Delta L)} \mu_n C_{ox} (V_{GS} - V_{TN})^2 \approx \frac{W}{2L \left(1 - \frac{\Delta L}{L}\right)} \mu_n C_{ox} (V_{GS} - V_{TN})^2$$

$$\approx \frac{W}{2L} \mu_n C_{ox} \left( V_{GS} - V_{TN} \right)^2 \left( 1 + \frac{\Delta L}{L} \right)$$

# NMOS Transistor: Saturation Current vs $V_{DS}$

For  $V_{DS}$  >  $V_{GS}$  -  $V_{TN}$  (in the saturation region) there is a small section of the channel just near the drain end that is almost devoid of mobile carriers (i.e. electrons).



Gate

SiO<sub>2</sub>

Channel potential:  $V_{CS}(y) = V_{GS} - V_{TN}$ 

$$V_{CS}(y) = V_{GS} - V_{TN}$$

Channel potential:  $V_{CS}(y) = V_{DS}$ 



Drain

To a very good approximation:

$$\begin{split} &\frac{\Delta L}{L} \propto V_{DS} \\ &\Rightarrow &\frac{\Delta L}{L} \approx \lambda_n V_{DS} \end{split}$$

So for  $0 \le V_{GS} - V_{TN} \le V_{DS}$  (saturation region):

$$I_D \approx \frac{W}{2L} \, \mu_n \; C_{\rm ox} \; \left( V_{\rm GS} - V_{TN} \right) \, ^2 \! \left( 1 + \lambda_n V_{DS} \right) \label{eq:ID}$$

# NMOS Transistor: Saturation Current vs $V_{DS}$

For  $0 \le V_{GS} - V_{TN} \le V_{DS}$ (In saturation region):

$$I_D \approx \frac{W}{2L} \mu_n C_{\text{ox}} (V_{GS} - V_{TN})^2 (1 + \lambda_n V_{DS})$$



A better NFET current model is:

$$I_D = \begin{cases} 0 & \text{For } V_{GS} < V_{TN} \\ & \text{(Cut-off region)} \end{cases}$$

$$I_D = \begin{cases} \frac{W}{L} \mu_n C_{ox} \left[ V_{GS} - V_{TN} - \frac{V_{DS}}{2} \right] V_{DS} (1 + \lambda_n V_{DS}) & \text{For } 0 \le V_{DS} \le V_{GS} - V_{TN} \\ & \text{(Linear or triode region)} \end{cases}$$

$$\frac{W}{2L} \mu_n C_{ox} \left( V_{GS} - V_{TN} \right)^2 (1 + \lambda_n V_{DS}) & \text{For } 0 \le V_{GS} - V_{TN} \le V_{DS} \\ & \text{(Saturation region)} \end{cases}$$

For 
$$V_{GS} < V_{TN}$$
  
(Cut-off region)  
For  $0 \le V_{DS} \le V_{GS} - V_{TN}$   
(Linear or triode region)  
or  $0 \le V_{GS} - V_{TN} \le V_{DS}$ 

# NMOS Transistor: The Backgate Effect or the Body Effect





The NMOS transistor threshold voltage depends on the applied source to bulk potential difference:

$$\begin{split} V_{TN} &= V_{FB} - 2\phi_p + \frac{\sqrt{2 \, \varepsilon_s q N_a \left(-2\phi_p + V_{SB}\right)}}{C_{ox}} \\ \Rightarrow V_{TN} &= V_{TN} \left(V_{SB} = 0\right) + \gamma_n \left(\sqrt{-2\phi_p + V_{SB}} - \sqrt{-2\phi_p}\right) \end{split}$$

$$\gamma_n = \frac{\sqrt{2 \varepsilon_s q N_a}}{C_{ox}}$$
 = Backgate effect parameter

## NMOS Transistor: The Backgate Effect or the Body Effect



To get rid of the body effect, one can short the bulk (or the backgate) to the source such that  $V_{\rm SB}$  =0

$$V_{TN} = V_{TN}(V_{SB} = 0) + \gamma_n \left( \sqrt{-2\phi_p + V_{SB}} - \sqrt{-2\phi_p} \right)$$

However, depending on the technology used, this may not always be possible.......





### **NMOS Transistor: Velocity Saturation**

For the inversion channel at the location y is:
$$I_D = W \ Q_N(y) \frac{\mu_n \ E(y)}{1 + \frac{|E|}{E_{sat}}} = W \ C_{ox}(V_{GS} - V_{TN} - V_{CS}) \frac{\mu_n \frac{dV_{CS}(y)}{dy}}{1 + \frac{1}{E_{sat}} \frac{dV_{CS}(y)}{dy}}$$

Integrate the above equation from y=0 to y=L:

$$\int\limits_{0}^{L}I_{D}\left(1+\frac{1}{E_{sat}}\left|\frac{dV_{CS}(y)}{dy}\right|\right)dy=\int\limits_{0}^{V_{DS}}W~\mu_{n}~C_{ox}(V_{GS}-V_{TN}-V_{CS})~dV_{CS}$$

Answer is (in linear region):

$$I_D = \frac{W}{L} \mu_n C_{ox} \left( V_{GS} - V_{TN} - \frac{V_{DS}}{2} \right) \frac{V_{DS}}{\left( 1 + \frac{V_{DS}}{V_{sat}} \right)}$$
Answer is (in saturation region):

$$I_D = \frac{W}{2L} \frac{\mu_n}{\left(1 + \frac{V_{GS} - V_{TN}}{V_{sat}}\right)} C_{ox} (V_{GS} - V_{TN})^2$$
Velocity saturation decreases the current