The project, named Octopus, will build a multicore microcontroller consisting of 8 RISC-V 32 bit cores which are running synchronous, each with it's own small RAM, at least 16 KiB per core. The basic concept is like the Propeller (P1) from Parallax which was open sourced in 2014.

(https://www.parallax.com/microcontrollers/propeller-1-open-source)

The RISC-V cores used are of type RV32IMFC. The modifications will be, beside the use of RISC-V cores, in the architecture of used RAM. The following description reflects these changes.

In contrast to the original P1 there exists only RAM on each core, which is dual-ported memory to feature shared access by other cores. The shared main RAM found on P1 will be omitted as the access to those is slowly due to the round-robin access if two cores will communicate.

It should be possible to use the available RAM of all cores through different configuration modes much more flexible depending on delevoper requirements. One of the following modes can be used to configure the usage of RAM for cores.

1) One mode works like the P1, but instead of accessing the shared main RAM the access goes direct to the RAM of another core. One of the RAM ports is used to build access in round-robin fashion in which the address space of all cores is mapped together and is accessible in another address region. The other port is used by the related core.

As example you have a local memory address range for each core from 0x0000 to 0x3FFF. Additional you have a shared memory address range for all cores accessible via round-robin would be  $0x1000\_0000$  to  $0x1001\_FFFF$  if using 16KiB per core. If you want access the memory of core 0 from another core you can access it by using the memory address range  $0x1000\_0000$  to  $0x1000\_3FFF$  and for core 1  $0x1000\_4000$  to  $0x1000\_7FFF$  and so on.

The following shows the memory map of this mode.

```
Shared Memory Access
                                           Local Memory Access
0x1001_C000 - 0x1001_FFFF
                              A|Core 7|B
                                           0x0000 - 0x3FFF
0x1001_8000 - 0x1001_BFFF
                              A|Core 6|B
                                           0x0000 - 0x3FFF
0x1001_4000 - 0x1001_7FFF
                              A|Core 5|B
                                           0 \times 00000 - 0 \times 3FFF
                              A|Core 4|B
0x1001_0000 - 0x1001_3FFF
                                          0 \times 00000 - 0 \times 3 FFF
0x1000 C000 - 0x1000 FFFF
                              A|Core 3|B
                                          0x0000 - 0x3FFF
0x1000_8000 - 0x1000_BFFF
                              A|Core 2|B
                                          0x0000 - 0x3FFF
                               +----+
0x1000 4000 - 0x1000 7FFF
                              A|Core 1|B
                                          0 \times 00000 - 0 \times 3FFF
0x1000_0000 - 0x1000_3FFF
                              A|Core 0|B 0x0000 - 0x3FFF
```

2) A second mode allows to configure two cores as pair to use the RAM of both cores mapped together as RAM of doubled size. Hence, you can have up to four core pairs or at least only one pair running. As dual-ported RAM is used it is possible to run both cores of a pair using the RAM as shared memory without access delay.

The round-robin access to the RAM of other cores is possible in this mode, as long the related core is not running in pair mode. Hence, access from other cores to the RAM of the core pair is not possible as all ports of these RAM are already in use.

As example the local memory address range for a core pair would be extended from 0x0000 to 0x7FFF, e.g. for core 2 and 3.

The following shows the memory map of this example.

```
Shared Memory Access
                                       Local Memory Access
0x1001_C000 - 0x1001_FFFF
                           A|Core 7|B
                                       0x0000 - 0x3FFF
0x1001_8000 - 0x1001_BFFF
                           A|Core 6|B
                                       0x0000 - 0x3FFF
                            +----+
0x1001_4000 - 0x1001_7FFF
                           A|Core 5|B 0x0000 - 0x3FFF
0x1001_0000 - 0x1001_3FFF
                           A|Core 4|B
                                       0x0000 - 0x3FFF
                            +----+
Local Memory Access
                           A|Core 3|B
 (Core 2) 0 \times 00000 - 0 \times 7FFF
                           A|Core 2|B 0x0000 - 0x7FFF (Core 3)
0x1000 4000 - 0x1000 7FFF
                           A|Core 1|B 0x0000 - 0x3FFF
                            +----+
0x1000_0000 - 0x1000_3FFF
                           A|Core 0|B 0x0000 - 0x3FFF
```

3) A third mode configures the whole or limited RAM of all cores mapped together as RAM accessible by core 0. If use of limited RAM is configured the remaining RAM can be used by those cores as usual. For example, if you need four times of RAM for core 0, the cores 4 to 7 can be used as usual. The cores 1 to 3 can also be used but needs care with placing the code in the code image to ensure that the code for these cores is in the right area of RAM. Core 0 uses then one RAM port and core 1 to 3 the second port. Hence, it is possible to run core 0 to 3 using the same shared RAM (partly) without access delay. Core 0 to 3 can also access the RAM of core 4 to 7 in round-robin fashion. But there is no access possible from those cores to the RAM of core 0 to 3 as all ports of those RAM are already in use. As example the local memory address range for core 0 would be from 0x0000 to OxFFFF and for core 1 to 3 each from 0x0000 to 0x3FFF which are located in the same memory accessible by core  ${\tt 0.}$  The memory address range to access the RAM of cores 4 to 7 via round-robin would be 0x1001\_0000 to 0x1001\_FFFF. The following shows the memory map of this example.



In general there exists one transmit and one receive channel per core for communication between two cores using duplex or three cores using simplex communication at the same time. This acts as DMA to transfer data from/to RAM between the involved cores. A base address is set by the sender as source and by the receiver as destination and the size of data to transfer is controlled by sender side. There is a handshake required where the receiver core must enable the transmission. Afterwards the sender is able to start the transmission. The state of the transfer can be checked from parties involved. If a transfer is

completed the communication can be reconfigured by the cores. Hence, it will be possible to build a communication between more than two/three cores simultaneously.