Stages. which are linearly or non linearly (variable function) connected to per form, the operati - on on the Stream of data, flowing from one end to other end. pepelineng linear pipe (static) (synamic sike) Synchronous Asynchronous Pipeline Pipeline ( Synchronous models (Asynchronous models) Ref. - Kai-Hwang paralle L'near pipeline processors The Linear Pipeline processor is a cascade of processing Stages which are linearly a fixed Function over a Stream of date flowing from one end to other end. In modern computers linear Pipeline are applied for instauction execution; Arithmetic Computation and, Memory Access Operations

It is divided into two types or Asynchronous & synchronous models A lênear Dipeline processors us constr Cted with K processing stages External Imputs (operands) are fed unto the pipeline at the first stage The Result of Si stage is passed from to Nent Stage Sit for all &=1,2,-- K-1. The Final result achieve (emerges) from the pipeline at the last stage sk. Asynchronoue model & (use on message Ready SI Ready SX. tis: An Asynchronous, Dipeline mod the darty flow between adopte adjacent stages in an Asynchronous pipeline is controlled by a handstaking perotocolo. when state si is ready to transmit, it send a ready signal to stayesit After stage Sit receives the un coming date, it setuen an Acknowle dge signal to si.



Speed up, Essiciency and Throughpy in . . . They late - 1 am 7. For Speedup = Nonpibeline in spacformen specime - present . is Ti Pakt nk TR (K+(n-1))T K+(n-1) A linear pipeline of K stages can process on task's in K+(h-1) clock cycles. Where k cycles are needed ito complete the execution of the first task and the remaining (n-1) test require (n-1) cyc so Tic = | k+ (m-1) ]7 of Non pipelined time T, = nkt 12 my frest out per · who the skill of the spinstone. がよくいろ then sky K

og cliving - 1

This maximum speedup is sk > k as now this maximum speedup is very difficult to achieve because of data dependences between successive tasks (instructions) interrupts etc.



Tis: speed up factor as a function of number of operations.

Efficiency 4' through put =>

The efficiency Ex of a linear K Stage pipeline is diffined as.

$$E_{k} = \frac{SK}{R} = \frac{m}{R+(h-1)}$$

and a lower bound on Ek is /k
when n=1. The pikeline throughput
When n=1. The pikeline throughput
Hk is defined as the number of teste
(operations) performed per unit time.

$$H_{k} = \frac{\eta}{[k+(n-1)]t} = \frac{nf}{k+(n-1)}$$

$$H_{k} = \frac{\eta f}{[k+(n-1)]}$$

The maximum throughput occurs when Ele = > 1 as in -> -

Nonlinear piteline Processors : 5 > A dynamic pipelines can be reconfigured to perform variable functions at diff's times. The traditional linear pipelines are static pipelines because they are used to performed fixed functions

A Dynamic pipeline allows feedforway and freelbackerard (feedback) Connection

and feelbackward (feedback) connection so Dynamic, of is known as nonlinear Piles Pibline
Reservation and Latency and Analysis 3

A Static pipeline, it is relatively easy
to partition a Siven function einto a sequence
of linearly ordered Subfunction. However,
function partitioning in a dynamic pipeline
become quite ien volved because the
tipeline stages are interconnected with book
in addition to streamline connections.

cirput x output sonne chong.

Fis: A three Stage pipeline

A multifunctional dynamic pipeline is shown in fis. This pipeline has 3 Stages.
Build the streamline Connection From SI

there is a feed forward Conne Chion From.

SI to S3 and two feedback connections

From S3 to S2 and S3 to S1.

Connections make the scheduling of successive events into the Opipeline a montrivial test with the opipeline the output of pipeline is not necessarily from the last stage. In fact, following different dataflow patterns one can use the same pipeline to evaluate diff functions.

|     | 1 | 2 | 3. | 4 | 5 | 6 | 7   | 8 |
|-----|---|---|----|---|---|---|-----|---|
| ارک | X |   |    |   | 7 | X | : - | X |
| 52  |   | × |    | X |   | 1 | 45  |   |
| 53  |   |   | X  |   | X |   | X   |   |
|     |   |   |    | _ |   | h |     | 1 |

tis reservation table for furction X

|    | 1 | 9 | 3    | 4          | 5   | 6 |   |
|----|---|---|------|------------|-----|---|---|
| SI | 7 |   |      |            | Y   |   |   |
| Sy |   |   | У    | o lea vita | WK. |   |   |
| 53 |   | у | 1.41 | Y          |     | y | 3 |
|    |   | 1 |      |            |     |   |   |

Tis: Reservation table for function &

hand the could

all starts out

ne reservation touble for a dynamic c pipeline becomes more unteresting because a nonlinear pattern ces followed.

Criven a pipeline configuration, multiple Criven a pipeline configuration be generated sesuration tables can be generated functions. For the evaluation of dist's functions.

Latency cycle & lateray latency: The number of time units he (clock cycles) between two Initiations of a pibeline is the latercy between them. The latency value must be non negative integer latercycycle 3 A latercy cycle is a datency sequence Which repeates some subsequence Forbolden lateny s latency fund Collision, which is known as forbolden latency INSTRUCTION Pipeline es A Stream of in structions con an overlapped manner, is known as eistruction pibeline. The G diff's - diff's type of

Instruction pépeline - 2-Stage pipeline - 5-Stage pipeline - Seven Stage pépeline



| 4     | INSTRU                                                   | ction set f                                                                                  | Archite cture                                                                    |
|-------|----------------------------------------------------------|----------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------|
|       | Acording<br>ve clas                                      | sifical Co<br>o types<br>RASC -<br>CASC -                                                    | reduce instruction  Set computer  Complex Instruction  Set computer              |
| Azu   | chitectural characteristic                               | CISC                                                                                         | RISC                                                                             |
| 1 - 3 | Instruction<br>Set size<br>and instruction<br>Set format | of instruction                                                                               | Register Based Instruction                                                       |
| 2-1   | Modes.                                                   | 12-24                                                                                        | L'imited (3 405)                                                                 |
|       | nenural<br>purpose<br>registers.<br>& cache<br>design    | 0-24 UTPRS with 9 unified Cache for instructions & data, Recent design also use split caches | Large number of<br>GIPRS (32-192)<br>There is Split data<br>& instruction cause. |
| 14    | Regui <b>s</b> end                                       | (low speed)                                                                                  | use at Highes end                                                                |
| 5     | Copy                                                     | CPI between 2 to 15                                                                          | Less CPF<br>OL<br>CPF < 1.5                                                      |
| 6     | CPU<br>Control                                           | MICRO PROGRAM Contracted (use ROM)                                                           | rearelwised controlled                                                           |



Asithmetic pipeline Design ?> pipeline Arithmette units are usually found in very high speed compluters. They are used to emplement floating point operations, multiplication of Fixed point nymbers. ex- the imput of floating point shown in below in Normalised floating Point bonary number. · X = AX2b -> exponents Y=BX2 I mantissa. A and B are two fractions that Represent the montissa and a and b are the exponent the floating point addition of in subtraction can be performe in four Segments. (1)- compare the exponents. 3. Add OR Subtract to the mantissa. 2) - Align the mantissa. (4) - normalise fur result Wine Light List His



X= 0. 9504 X 103 mantissa A Raction Y= 0.8200×102 trouppoments are subtracted in the First segment to obtain The large exponent. 3 is chosen as the exponent of the sesult ( segut 9) the Next segment shift fre Mantissa of y to the right to X=0.9504X103 7-0.0830X1031 This align the two mantisea under the same exponents. The addition of the two Mantissas en Segment 3 produces the sum. Z=1.0324×103

经

The Sum & I adjusted by normalized stress of faction with a nonzero tiest digit. This is done by shifting the montises a once to the right and increment the exponent by one to obtain the normalise Sum Z= 0.10324 X 10 Ref: Computer System Arch-

M. marris mano page- 305

TALK ON THOU AND

PERFORE STATE

・英語のなんのイヤンの