Product Version 19.1 August 2019 © 2015-2018 Cadence Design Systems, Inc. All rights reserved. Printed in the United States of America.

Cadence Design Systems, Inc. (Cadence), 2655 Seely Ave., San Jose, CA 95134, USA.

Open SystemC, Open SystemC Initiative, OSCI, SystemC, and SystemC Initiative are trademarks or registered trademarks of Open SystemC Initiative, Inc. in the United States and other countries and are used with permission.

**Trademarks**: Trademarks and service marks of Cadence Design Systems, Inc. contained in this document are attributed to Cadence with the appropriate symbol. For queries regarding Cadence trademarks, contact the corporate legal department at the address shown above or call 800.862.4522. All other trademarks are the property of their respective holders.

**Restricted Permission:** This publication is protected by copyright law and international treaties and contains trade secrets and proprietary information owned by Cadence. Unauthorized reproduction or distribution of this publication, or any portion of it, may result in civil and criminal penalties. Except as specified in this permission statement, this publication may not be copied, reproduced, modified, published, uploaded, posted, transmitted, or distributed in any way, without prior written permission from Cadence. Unless otherwise agreed to by Cadence in writing, this statement grants Cadence customers permission to print one (1) hard copy of this publication subject to the following conditions:

- 1. The publication may be used only in accordance with a written agreement between Cadence and its customer.
- 2. The publication may not be modified in any way.
- 3. Any authorized copy of the publication or portion thereof must include all original copyright, trademark, and other proprietary notices and this permission statement.
- 4. The information contained in this document cannot be used in the development of like products or software, whether for internal or external use, and shall not be used for the benefit of any other party, whether or not for consideration.

**Disclaimer:** Information in this publication is subject to change without notice and does not represent a commitment on the part of Cadence. Except as may be explicitly set forth in such agreement, Cadence does not make, and expressly disclaims, any representations or warranties as to the completeness, accuracy or usefulness of the information contained in this document. Cadence does not warrant that use of such information will not infringe any third party rights, nor does Cadence assume any liability for damages or costs of any kind that may result from use of such information.

**Restricted Rights:** Use, duplication, or disclosure by the Government is subject to restrictions as set forth in FAR52.227-14 and DFAR252.227-7013 et seq. or its successor.

# **Contents**

| Duefees                                                |    |
|--------------------------------------------------------|----|
| <u>Preface</u>                                         |    |
| About This Manual                                      | 14 |
| Additional References                                  | 14 |
| Reporting Problems or Errors in Manuals                | 15 |
| Customer Support                                       |    |
| Cadence Online Support                                 | 16 |
| Other Support Offerings                                |    |
| Supported User Interfaces                              | 17 |
| <u>Messages</u>                                        | 18 |
| Man Pages                                              | 19 |
| Command-Line Help                                      |    |
| Getting the Syntax for a Command                       | 20 |
| Getting Attribute Help                                 | 20 |
| Searching For Commands When You Are Unsure of the Name | 21 |
| Documentation Conventions                              | 22 |
| Text Command Syntax                                    | 22 |
|                                                        |    |
| <u>1</u>                                               |    |
| <u>Introduction</u>                                    | 23 |
| <u> Overview</u>                                       | 25 |
| Installing the Genus Software                          | 25 |
| Licensing                                              | 25 |
| Getting Started with Genus                             | 26 |
| The CDN_SYNTH_ROOT Variable                            | 26 |
| Using the Initialization File                          | 26 |
| Invoking Genus                                         |    |
| Customizing the Log File and Command File Names        | 30 |
| Setting Information Level and Messages                 | 31 |
| Working in the Genus Shell                             |    |
| Navigation                                             | 32 |
| Objects and Attributes                                 | 33 |

| Output Redirection                                                    |
|-----------------------------------------------------------------------|
| Scripting                                                             |
| Using SDC Commands                                                    |
| Getting Help                                                          |
| Getting Help on a Command or an Attribute                             |
| Getting Help on an Attribute                                          |
| Genus Messages: Errors, Warnings, and Information                     |
| Tips and Shortcuts                                                    |
| Accessing UNIX Environment Variables from Genus                       |
| Working with Tcl in Genus                                             |
| <u>Using Command Abbreviations</u> 42                                 |
| <u>Using Tab Completion</u> 43                                        |
| <u>Using Wildcards</u>                                                |
| Using the Command Line Editor                                         |
|                                                                       |
| 2                                                                     |
| Genus Design Information Hierarchy 49                                 |
| -                                                                     |
| <u>Overview</u>                                                       |
| Setting the Current Design 50                                         |
| Specifying Hierarchy Names51                                          |
| Describing the Design Information Hierarchy 52                        |
| Working in the Top-Level (root) Directory 52                          |
| Working in the designs Directory 55                                   |
| Working in the Library Directory                                      |
| Working in the hdl libraries Directory                                |
| Working in the obj_types Directory 80                                 |
| Manipulating Objects in the Design Information Hierarchy              |
| Ungrouping Modules During and After Elaboration                       |
| Finding Information in the Design Information Hierarchy               |
| Using the vcd Command to Navigate the Design Information Hierarchy 85 |
| Using the vls Command to List Directory Objects and Attributes        |
| Using the get_db Command to Search for Information88                  |
| Navigating a Sample Design92                                          |
| Saving the Design Information Hierarchy98                             |

| <u>3</u>                                                     |
|--------------------------------------------------------------|
| Using the Libraries 99                                       |
| <u>Overview</u>                                              |
| <u>Tasks</u>                                                 |
| Specifying Explicit Search Paths                             |
| Specifying Implicit Search Paths                             |
| Specifying Settings that Influence Handling of Library Cells |
| Setting the Target Technology Library                        |
| Preventing the Use of Specific Library Cells                 |
| Forcing the Use of Specific Library Cells                    |
| Working with Liberty Format Technology Libraries             |
| Using Voltage Scaling                                        |
| Library Scaling in Multi-Mode Multi-Corner (MMMC) Flow       |
| Troubleshooting                                              |
| Cells Identified as Unusable110                              |
| Cells Identified as Timing Models115                         |
|                                                              |
| <u>4</u>                                                     |
| Loading Files                                                |
| Overview                                                     |
| Tasks                                                        |
| Updating Scripts through Patching                            |
| Running Scripts                                              |
| Reading HDL Files                                            |
| Loading HDL Files                                            |
| Specifying the HDL Language Mode                             |
| Specifying HDL Search Paths                                  |
| Reading Verilog Files                                        |
| <u>Defining Verilog Macros</u>                               |
| Reading VHDL Files                                           |
| Specifying the VHDL Environment                              |
| Verifying VHDL Code Compliance with the LRM                  |
|                                                              |
| Specifying Illegal Characters in VHDL141                     |

| Using Arithmetic Packages from Other Vendors                   | 141 |
|----------------------------------------------------------------|-----|
| Modifying the Case of VHDL Names                               |     |
| Reading Designs with Mixed Verilog and VHDL Files              |     |
| Reading in Verilog Modules and VHDL Entities with Same Names   |     |
| Using Case Sensitivity in Verilog/VHDL Mixed-Language Designs  | 143 |
| Reading and Elaborating a Structural Netlist Design            |     |
| Reading a Partially Structural Design                          |     |
| Keeping Track of Loaded HDL Files                              |     |
| Importing the Floorplan                                        |     |
| <u>5</u>                                                       |     |
| Elaborating the Design                                         | 149 |
| <u>Overview</u>                                                |     |
| <u>Tasks</u>                                                   |     |
| Performing Elaboration                                         | 151 |
| Specifying Top-Level Parameters or Generic Values              | 152 |
| Specifying HDL Library Search Paths                            |     |
| Elaborating a Specified Module or Entity                       |     |
| Naming Individual Bits of Array and Record Ports and Registers |     |
| Naming Individual Bits of Multi-Bit Wires                      |     |
| Naming Parameterized Modules                                   |     |
| Keeping Track of the RTL Source Code                           |     |
| Grouping an Extra Level of Design Hierarchy                    |     |
| 6                                                              |     |
| —                                                              | 170 |
| Applying Constraints                                           |     |
| <u>Overview</u>                                                |     |
| <u>Tasks</u>                                                   |     |
| Importing and Exporting SDC                                    |     |
| Applying Timing Constraints                                    |     |
| Importing Physical Information                                 |     |
| Applying Design Rule Constraints                               |     |
| Creating Ideal Objects                                         | 183 |

6

| <u>7</u>                                                      |
|---------------------------------------------------------------|
| Defining Optimization Settings                                |
| <u>Overview</u>                                               |
| Preserving Instances and Modules                              |
| Grouping and Ungrouping Objects                               |
| Grouping                                                      |
| <u>Ungrouping</u>                                             |
| Partitioning                                                  |
| Setting Boundary Optimization                                 |
| Mapping to Complex Sequential Cells                           |
| Deleting Unused Sequential Instances                          |
| Controlling Merging of Combinational Hierarchical Instances   |
| Optimizing Total Negative Slack                               |
| Making DRC the Highest Priority                               |
| Creating Hard Regions                                         |
| Deleting Buffers and Inverters Driven by Hard Regions         |
| Preventing Boundary Optimization through Hard Regions         |
| 8 Reducing Runtime Using Super-Threading                      |
| <u>Overview</u>                                               |
| Licensing and CPU Usage                                       |
| Using Super-Threading on Local Host                           |
| Using Super-Threading on Remote Shell                         |
| Using Super-Threading on Platform Load Sharing Facility (LSF) |
| Using Super-Threading on Sun Grid Engine (SGE)                |
| 9<br>Performing Synthesis209                                  |
| <u>Overview</u>                                               |
| RTL Optimization                                              |
| Global Focus Mapping                                          |
| Global Incremental Optimization                               |
| Incremental Optimization (IOPT)                               |

| <u>Tasks</u>                                                | 213 |
|-------------------------------------------------------------|-----|
| Synthesizing your Design                                    | 214 |
| Synthesizing Submodules                                     | 216 |
| Synthesizing Unresolved References                          | 217 |
| Re-synthesizing with a New Library (Technology Translation) | 217 |
| Setting Effort Levels                                       | 219 |
| Quality of Silicon Prediction                               | 220 |
| Generic Gates in a Generic Netlist                          | 221 |
| Generic Flop                                                | 222 |
| Generic Latch                                               | 223 |
| Generic Mux                                                 | 223 |
| Generic Dont-Care                                           | 225 |
| Writing the Generic Netlist                                 | 226 |
| Reading the Netlist                                         | 236 |
| Analyzing the Log File                                      | 237 |
|                                                             |     |
| 10                                                          |     |
| Retiming the Design                                         | 042 |
|                                                             |     |
| <u>Overview</u>                                             |     |
| Retiming for Timing                                         |     |
| Retiming for Area                                           |     |
| <u>Tasks</u>                                                |     |
| Retiming Using the Automatic Top-Down Retiming Flow         |     |
| Manual Retiming (Block-Level Retiming)                      |     |
| Incorporating Design for Test (DFT) and Low Power Features  |     |
| Localizing Retiming Optimizations to Particular modules     |     |
| Controlling Retiming Optimization                           |     |
| Retiming Registers with Asynchronous Set and Reset Signals  | 256 |
| Identifying Retimed Logic                                   |     |
| Retiming Multiple Clock Designs                             | 261 |
|                                                             |     |
| <u>11</u>                                                   |     |
| Performing Functional Verification.                         | 263 |
| _                                                           |     |
| <u>Overview</u>                                             |     |
| <u>Tasks</u>                                                | 264 |

8

| Writing Out dofiles for Formal Verification                    |
|----------------------------------------------------------------|
| 12                                                             |
| Generating Reports                                             |
| •                                                              |
| <u>Overview</u>                                                |
| Tasks                                                          |
| Generating Timing Reports                                      |
| Generating Area Reports                                        |
| Tracking and Saving QoR Metrics                                |
| Summarizing Messages                                           |
| Redirecting Reports                                            |
| Customizing the report_* Commands                              |
|                                                                |
| <u>13</u>                                                      |
|                                                                |
| Using the Genus Database281                                    |
| <u>Overview</u> 282                                            |
| <u>Tasks</u>                                                   |
| Saving the Netlist and Setup                                   |
| Restoring the Netlist and Setup                                |
| Splitting the Database                                         |
|                                                                |
| <u>14</u>                                                      |
| Interfacing to Place and Route 285                             |
| <u>Overview</u>                                                |
| Preparing the Netlist for Place-and-Route or Third-Party Tools |
| <u>Changing Names</u>                                          |
| <u>Naming Flops</u>                                            |
| Removing Assign Statements                                     |
| Inserting Tie Cells                                            |
| Handling Bit Blasted Port Styles                               |
| Handling Bit-Blasted Constants                                 |
| Generating Design and Session Information                      |
| Saving and Restoring a Session in Genus                        |

| Writing Out the Design Netlist              |     |
|---------------------------------------------|-----|
| Writing SDC Constraints                     |     |
| Writing an SDF File                         |     |
| <u>15</u>                                   |     |
| Modifying the Netlist                       | 301 |
| <u>Overview</u>                             | 302 |
| Connecting Pins, Ports, and hports          | 303 |
| Disconnecting Pins, Ports, and hports       | 303 |
| Creating New Instances                      |     |
| Overriding Preserved Modules                | 305 |
| Creating Unique Parameter Names             | 306 |
| Naming Generated Components                 | 307 |
| Changing the Instance Library Cell          | 307 |
| <u>16</u><br><u>IP Protection</u>           | 309 |
| <u>Overview</u>                             |     |
| Decryption and Encryption using xmprotect   |     |
| Supported Encryption Flows                  |     |
| Variation due to encryption pragma          |     |
| Variation due to type of encryption key     |     |
| Levels of Protection                        |     |
| Round-trip Protection Flow                  | 316 |
| Details and Examples of Protection Features | 317 |
| Encrypting Designs within Genus             | 317 |
| Encrypting Designs outside Genus            | 318 |
| Loading Encrypted Designs                   | 319 |
| Writing Encrypted Designs                   | 320 |
| Attributes — "protected" and "encrypted"    | 320 |

| <u>A</u><br>Simple Synthesis Template |     |
|---------------------------------------|-----|
| Index                                 | 325 |

### Preface

# **Preface**

- About This Manual on page 14
- Additional References on page 14
- Reporting Problems or Errors in Manuals on page 15
- Customer Support on page 16
- Supported User Interfaces on page 17
- Messages on page 18
- Man Pages on page 19
- Command-Line Help on page 20
- <u>Documentation Conventions</u> on page 22

Preface

# **About This Manual**

This manual describes how to use Genus using the common user interface.

# **Additional References**

The following sources are helpful references, but are not included with the product documentation:

- TclTutor, a computer aided instruction package for learning the Tcl language: <a href="http://www.msen.com/~clif/TclTutor.html">http://www.msen.com/~clif/TclTutor.html</a>.
- TCL Reference, *Tcl and the Tk Toolkit*, John K. Ousterhout, Addison-Wesley Publishing Company
- Practical Programming in Tcl and Tk, Brent Welch and Ken Jones
- IEEE Standard Hardware Description Language Based on the Verilog Hardware Description Language (IEEE Std.1364-1995)
- IEEE Standard Hardware Description Language Based on the Verilog Hardware Description Language (IEEE Std. 1364-2005)
- IEEE Standard for SystemVerilog--Unified Hardware Design, Specification, and Verification Language (IEEE STD 1800-2009)
- IEEE Standard VHDL Language Reference Manual (IEEE Std. 1076-1987)
- IEEE Standard VHDL Language Reference Manual (IEEE Std. 1076-1993)
- IEEE Standard VHDL Language Reference Manual (IEEE Std. 1076-2008)

**Note:** For information on purchasing IEEE specifications go to <a href="http://shop.ieee.org/store/">http://shop.ieee.org/store/</a> and click on *Publications & Standards*.

### Genus User Guide Preface

# **Reporting Problems or Errors in Manuals**

The Cadence® Help online documentation, lets you view, search, and print Cadence product documentation. You can access Cadence Help by typing cdnshelp from your Cadence tools hierarchy.

Contact Cadence Customer Support to file a CCR if you find:

- An error in the manual
- An omission of information in a manual
- A problem using the Cadence Help documentation system

# **Customer Support**

Cadence offers live and online support, as well as customer education and training programs.

## **Cadence Online Support**

The Cadence<sup>®</sup> online support website offers answers to your most common technical questions. It lets you search more than 40,000 FAQs, notifications, software updates, and technical solutions documents that give you step-by-step instructions on how to solve known problems. It also gives you product-specific e-mail notifications, software updates, case tracking, up-to-date release information, full site search capabilities, software update ordering, and much more. For more information on Cadence online support go to <a href="http://support.cadence.com">http://support.cadence.com</a>

### **Other Support Offerings**

- **Support centers**—Provide live customer support from Cadence experts who can answer many questions related to products and platforms.
- **Software downloads**—Provide you with the latest versions of Cadence products.
- University software program support—Provides you with the latest information to answer your technical questions.
- Training Offerings—Cadence offers the following training courses for Genus:
  - Genus Synthesis Solution
  - □ Basic Static Timing Analysis
  - □ Fundamentals of IEEE 1801 Low-Power Specification Format
  - Advanced Synthesis with Genus Synthesis Solution
  - Low-Power Synthesis Flow with Genus Synthesis Solution

The courses listed above are available in North America. For further information on the training courses available in your region, visit <u>Cadence Training</u> or write to training\_enroll@cadence.com.

**Note:** The links in this section open in a new browser.

### Video Library

Several videos are available on the support website: Genus: Video Library

For more information on the support offerings go to <a href="http://www.cadence.com/support">http://www.cadence.com/support</a>

# **Supported User Interfaces**

Genus supports the following user interfaces:

■ Unified User Interface. Genus, Innovus and Tempus offer a fully unified Tcl scripting language and GUI environment. This unified user interface (also referred to as Stylus common UI) streamlines flow development and improves productivity of multi-tool users.

When you start Genus, you will by default start with the Stylus common UI. You will see the following prompt:

```
genus@root:>
```

■ **Legacy User Interface.** Genus can also operate in legacy mode which supports RTL Compiler commands/attributes and scripting.

To start Genus with legacy UI, you can

Start the tool with legacy UI as follows:

```
%genus -legacy_ui -files script
....
legacy_genus:/>
```

Switch to legacy UI if you started the tool with the default Stylus common UI.

```
%genus
genus@root:1> set_db common_ui false
legacy genus:/>
```

# /Important

This document provides information specific to the Stylus common User Interface.

Preface

# Messages

You can get detailed information for each message issued in your current Genus run using the report\_messages command.

```
genus@root:3> report messages
```

The report also includes a summary of how many times each message was issued.

■ You can also get specific information about a message.

For example, to get more information about the TUI-613 message, you can type the following command:

```
genus@root:6> vls -a TUI-613
message:TUI/TUI-613 (message)
  Attributes:
    base_name = TUI-613
    count = 0
    escaped_name = TUI/TUI-613
    help = The user_speed_grade is only applicable to datapath subdesigns.
    id = 613
    name = TUI/TUI-613
    obj_type = message
    print_count = 0
    priority = 1
    screen_print_count = 0
    severity = Warning
    type = The attribute is not applicable to the object.
```

You can also use the help command:

If you do not get the details that you need or do not understand a message, either contact Cadence Customer Support to file a CCR or email the message ID you would like improved to synthesis\_pubs@cadence.com

Preface

# **Man Pages**

In addition to the Command and Attribute References, you can also access information about the commands and attributes using the man pages in Genus.

To use man pages from UNIX shell:

1. Set your environment to view the correct directory:

```
setenv MANPATH $CDN_SYNTH_ROOT/share/synth/man_common
```

- 2. Access the manpage by either of the following ways:
  - ☐ Enter the name of the command or attribute that you want. For example:
    - O man check\_dft\_rules
    - O man max\_output\_voltage
  - Specify a section number with man command to look for the command or attribute information in the specific section of the on-line manual.

Commands are in section 1, attributes are in section 2, and messages are in section 3 of the on-line manual. In the absence of section number, man will search through sections 1, 2, 3 (in this sequence) and display the first matching manual page.

This is useful in cases where both commands and attributes exist with the same name. For example:

- O man 1 retime
  - will display manhelp for retime command
- O man 2 retime

will display manhelp for retime attribute

Note: Refer to man for more information on the man command.

# **Command-Line Help**

You can get quick syntax help for commands and attributes at the Genus command-line prompt. There are also enhanced search capabilities so you can more easily search for the command or attribute that you need.

**Note:** The command syntax representation in this document does not necessarily match the information that you get when you type help <code>command\_name</code>. In many cases, the order of the arguments is different. Furthermore, the syntax in this document includes all of the dependencies, where the help information does this only to a certain degree.

If you have any suggestions for improving the command-line help, please e-mail them to synthesis\_pubs@cadence.com

### **Getting the Syntax for a Command**

Type the help command followed by the command name.

### For example:

```
genus@root:5> help path group
```

This returns the syntax for the path\_group command.

# **Getting Attribute Help**

### Type the following:

```
genus@root:6> help attribute_name
```

### For example:

```
genus@root:7> help max_transition
```

This returns the help for the max\_transition attribute and shows on which object types the attribute can be specified.

# **Searching For Commands When You Are Unsure of the Name**

You can use help to find a command if you only know part of its name, even as little as one letter.

■ You can type a single letter and press Tab to get a list of all commands that start with that letter.

### For example:

```
genus@root:> a <Tab>
```

### This returns the following commands:

```
add assign buffer options
                                    add clock gates obs
add_clock_gates_test_connection
                                    add_opcg_hold_mux
add_tieoffs
                                    add_to_collection
after
                                    alias
all_clocks
all_fanin
all_inputs
                                    all_connected
                                    all_fanout all_instances
all_outputs
                                    all_registers
analyze_library_corners
                                    analyze_scan_compressibility
analyze testability
                                    append
append_to_collection
                                    applet
apply
                                    apropos
                                    assemble_design
array
attribute_exists
                                    auto_execok
auto import
                                    auto load
auto_load_index
                                    auto_qualify
```

■ You can type a sequence of letters and press Tab to get a list of all commands that start with those letters.

### For example:

```
genus@root:> path_<Tab>
```

### This returns the following commands:

```
path_group
```

# **Documentation Conventions**

To aid the readers understanding, a consistent formatting style has been used throughout this manual.

- UNIX commands are shown following the unix> string.
- Genus commands are shown following the genus@root:> string.

# **Text Command Syntax**

The list below defines the syntax conventions used for the Genus text interface commands.

| literal               | Non-italic words indicate keywords you enter literally. These keywords represent command or option names.                                                                                                                                                                 |
|-----------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| arguments and options | Words in italics indicate user-defined arguments or information for which you must substitute a name or a value.                                                                                                                                                          |
| I                     | Vertical bars (OR-bars) separate possible choices for a single argument.                                                                                                                                                                                                  |
| []                    | Brackets indicate optional arguments. When used with ORbars, they enclose a list of choices from which you can choose one.                                                                                                                                                |
| {}                    | Braces indicate that a choice is required from the list of arguments separated by OR-bars. Choose one from the list.                                                                                                                                                      |
|                       | { argument1   argument2   argument3 }                                                                                                                                                                                                                                     |
| { }                   | Braces, used in Tcl commands, indicate that the braces must be typed in.                                                                                                                                                                                                  |
|                       | Three dots () indicate that you can repeat the previous argument. If the three dots are used with brackets (that is, [argument]), you can specify zero or more arguments. If the three dots are used without brackets (argument), you must specify at least one argument. |
| #                     | The pound sign precedes comments in command files.                                                                                                                                                                                                                        |

# Introduction

- Overview on page 25
- Installing the Genus Software on page 25
- <u>Licensing</u> on page 25
- Getting Started with Genus on page 26
  - □ The CDN SYNTH ROOT Variable on page 26
  - □ <u>Using the Initialization File</u> on page 26
  - □ Invoking Genus on page 27
  - Customizing the Log File and Command File Names on page 30
  - □ Setting Information Level and Messages on page 31
- Working in the Genus Shell on page 32
  - □ Navigation on page 32
  - Objects and Attributes on page 33
  - Output Redirection on page 34
  - □ Scripting on page 35
  - □ Using SDC Commands on page 36
- Getting Help on page 37
  - ☐ Getting Help on a Command or an Attribute on page 37
  - ☐ Getting Help on an Attribute on page 37
  - Genus Messages: Errors, Warnings, and Information on page 39
- <u>Tips and Shortcuts</u> on page 40
  - Accessing UNIX Environment Variables from Genus on page 40
  - □ Working with Tcl in Genus on page 41

Introduction

- □ <u>Using Command Abbreviations</u> on page 42
- □ <u>Using Tab Completion</u> on page 43
- □ <u>Using Wildcards</u> on page 44
- □ Using the Command Line Editor on page 45

Introduction

# **Overview**

Genus is a fast, high capacity synthesis solution for demanding chip designs. Its patented core technology, "global focused synthesis," produces superior logic and interconnect structures for nanometer-scale physical design and routing. Genus complements the existing Cadence solutions and delivers the best wires for nanometer-scale designs.

Genus produces designs for processors, graphics, and networking applications. Its globally focused synthesis results in rapid timing closure without compromising run time. Genus's high capacity furthermore enhances designer productivity by simplifying constraint definition and scripting.

# **Installing the Genus Software**

See the online *Cadence Installation Guide* that accompanies the Genus software for a detailed description on how to install Genus.

For updating the Genus software with patches to fix certain issues without waiting for an official release, refer <u>Updating Scripts through Patching</u> on page 123.

# Licensing

See the online <u>Cadence License Manager</u> that contains details of the Cadence Licensing features and policies. This document also explains how you can customize the *options* file as per your requirements.

Along with the details found in the *Cadence License Manager*, Genus has an additional "License Time-out" feature. With this feature, after one hour of inactivity, Genus informs the license server about the inactivity. The license server waits another TIMEOUT seconds (minimum: 3600 seconds) to take away the license from the session and add it back to the license pool. If, now, you want to return back to your Genus session, you may have to wait for the availability of the license to resume work on the session. But the time-out will occur only if TIMEOUT entry was added to the *options* file. Without a TIMEOUT entry is the *options* file, licenses are never returned to the license pool in case of inactivity.

Introduction

# **Getting Started with Genus**

- The CDN\_SYNTH\_ROOT Variable on page 26
- Using the Initialization File on page 26
- Invoking Genus on page 27
- Customizing the Log File and Command File Names on page 30
- Setting Information Level and Messages on page 31

### The CDN\_SYNTH\_ROOT Variable

The CDN\_SYNTH\_ROOT environment variable points to the directory where Genus is installed and is always set to:

installation\_directory/tools

You do not have to manually set this variable and all your other settings that reference CDN\_SYNTH\_ROOT will reflect this path. Manually changing CDN\_SYNTH\_ROOT to a different path will have no effect, since it will always be overridden by Genus when Genus loads.

# **Using the Initialization File**

The genus\_startup.tcl initialization file contains the setup information for Genus. The genus\_startup.tcl file can be located in three different directories:

- The installation root directory—The file in this directory usually contains the site-specific setup. This file is always loaded.
- The .cadence directory in your home directory—Create a directory named .cadence in your home directory. The genus\_startup.tcl file in this directory contains your user-specific setup. This file in not loaded if you launch Genus with the -n option.
- The current design directory—The genus\_startup.tcl file in this directory contains a project-specific setup. This file in not loaded if you launch Genus with the -n option.

<u>Figure 1-1</u> on page 27 illustrates the possible locations and loading priorities of the genus startup.tcl file.

Figure 1-1 Locations of the genus\_startup.tcl file



# **Invoking Genus**

```
genus [-abort_on_error] [-batch] [-del_scale 10]
        [-disable_user_startup] [-execute command]+ [-files string]+
        [-help] [-legacy_ui] [-lic_stack integer] [-lic_startup string]
        [-lic_startup_options string]+ [-log prefix] [-no_gui]
        [-legacy_gui] [-overwrite] [-version] [-wait_integer]
```

**Note:** You can abbreviate the options for the genus command as long as there are no ambiguities with other options.

### **Options and Arguments**

| -abort_on_error       | Specifies that Genus must exit if a script error is found.                                                                                                                  |
|-----------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| -batch                | Exits after processing the scripts specified with the <code>-files</code> option.                                                                                           |
| -del_scale 10         | Enables support for designs with clock frequencies from 5KHz to 500Hz.                                                                                                      |
| -disable_user_startup |                                                                                                                                                                             |
|                       | Specifies to only read the master init file.                                                                                                                                |
|                       | Specifies to read only the master <code>genus_startup.tcl</code> file, located in the installation directory.                                                               |
|                       | By default, Genus also loads the initialization file in your home directory and in your current design directory.                                                           |
| -execute command      | Specifies the command or Tool Control Language (Tcl) code to execute as a quoted string before any other files specified with the <code>-files</code> option are processed. |

#### Introduction

-files file\_list Specifies the names of the scripts (or command files) to

execute. To specify multiple files, enclose the list in quotes.

-legacy\_gui Starts the tool with legacy GUI. The tool will invoke the old

Genus GUI when gui show command is used.

-legacy\_ui Starts the tool in legacy UI. This means that the tool recognizes

most Legacy Genus commands and attributes.

 $\hbox{-lic\_stack} \ \textit{integer} \ \ \textbf{Specifies the number of licenses to use for Virtuoso Digital}$ 

Implementation (VDI).

**Note:** When using a VDI license, you can only stack two licenses, increasing your capacity limit to 100 K instances.

Important

The licenses must be on the same server.

-lic\_startup string

Specifies which license to use at startup. If the specified license is unavailable, startup will not continue and the command will fail. When you specify this option multiple times, the command looks for the first available license starting with the first specified one.

If no license is specified, Genus checks out licenses in the following order:

Genus\_Synthesis Virtuoso\_Digital\_Implem Virtuoso\_Digital\_Implem\_XL

If none of the startup licenses are available, Genus cycles the list of provided startup licenses till timeout. For example,

genus -lic\_startup Genus\_Synthesis lic\_startup Virtuoso\_Digital\_Implem\_XL -wait 2

If both Genus\_Synthesis and

Virtuoso\_Digital\_Implem\_XL are not available, Genus cycles checking out between Genus\_Synthesis and Virtuoso\_Digital\_Implem\_XL, license till the timeout in 2 minutes (120 seconds).

-lic\_startup\_options string

Checks out an optional license at startup.

#### Introduction

Genus\_Low\_power\_Opt Genus\_Physical\_Opt Vdixl Capacity\_Opt

You can also use this option to check out a DFT license. To check out multiple DFT licenses, use a quoted string.

Encounter\_Test\_Architect
Encounter\_True\_Time
Enc\_Test\_Adv\_MBIST\_option
ET Hierarchical Option

-log prefix

Specifies either the full log and command file names or the prefix for both the .log and .cmd files. The .log file contains the normal logging output, the .cmd file contains the TCL commands that were executed.

- If you specify two arguments, such as -log "a b", Genus uses these names as the file names without adding any extension. If you specify -log "mylog mycmd", Genus creates the mylog and mycmd files.
- If you specify one argument, Genus uses it as the prefix for the log and command files. If you specify -log test, Genus creates the test.log and test.cmd files.
  - If the prefix has a period in it, the last extension is stripped off for the .cmd usage. For example, -log out.log will result in out.log and out.cmd, and -log out.a.log will result in out.a.log and out.a.cmd.
- If you do not specify the -log option, Genus creates the genus.log and genus.cmd files by default.

If a log file with the (specified) name already exists in your UNIX directory, the new log file will have either the number "1" appended to it, or the number will be incremented with "1".

You can disable this behavior by specifying the -overwrite option and allow overwriting an existing .log file.

**Note:** Only the existence of .log is checked, the existence of the .cmd file is not checked.

You can prevent creation of a file by using /dev/null. For example, -log "my.log /dev/null" only creates my.log.

Default: genus

Starts Genus with the Graphical User Interface (GUI) disabled.

-no\_gui

#### Introduction

**Note:** GUI commands are only available in the GUI version of Genus. See the <u>GUI Text</u> in the *Genus Command Reference* for detailed information on GUI commands.

**Note:** If you start the tool with this option, you will not be able to run the GUI during this session even when you specify the qui show command.

-overwrite Allows overwriting of the default and specified log files.

-version Returns the version number without launching the executable.

-wait *integer* Specifies the queue wait time-out in minutes.

Default: 10 minutes or 600 seconds

### **Customizing the Log File and Command File Names**

By default, Genus generates a log file and command file named genus.log and genus.cmd.

The log file contains the entire output of the current Genus session. You can set the level of verbosity in the log file with the information\_level attribute, as described in <u>Setting\_Information Level and Messages</u> on page 31.

The command history file contains a record of all the commands that were issued in a particular session. This file is created in addition to the log file.

You can customize these file names while invoking Genus or during the synthesis session.

➤ Start Genus with the -log option. The following example creates the test.log and test.cmd files.

```
unix> genus -f script_file_name -log test
```

➤ Suppress the generation of any file by specifying /dev/null with the -log option when invoking Genus. The following command prevents the creation of the log file:

```
unix> genus -f script_file_name -log /dev/null my.cmd
```

➤ Customize the log file within a Genus session through the stdout log attribute:

```
genus:root: 1> set db stdout log log_file_name
```

If a log file already exists, the new log file will have either the number "1" appended to it, or the number will be incremented with "1".

→ To customize the command file name, use the <u>command log</u> attribute within a Genus session. The following example changes the default name of genus.cmd to genus\_command\_list.txt:

### Introduction

genus:root: 2> set db command log genus command list.txt

If a command file already exists, the new command file will have the number "1" appended to it, or the number will be incremented with "1".

# **Setting Information Level and Messages**

➤ To control the amount of information written in the output logfiles, use the following command:

genus:root: 6> set db information level value

where value is an integer value between 0 (minimum) and 9 (maximum). The recommended level is 6.



For analysis and debugging, set the information level to 9.

# Working in the Genus Shell

- Navigation on page 32
- Objects and Attributes on page 33
- Output Redirection on page 34
- Scripting on page 35
- Using SDC Commands on page 36

### **Navigation**

Interaction with Genus occurs within the Genus shell. It is an environment similar to that of UNIX and it shares many characteristics with the UNIX environment.

Genus uses the Design Information Hierarchy to interface with its database. The Design Information Hierarchy is very similar to the UNIX directory structure. The top-level of the Design Information Hierarchy is shown in <u>Figure 1-2</u> on page 32.

Figure 1-2 Design Information Hierarchy (in Common UI)



Therefore, familiar navigation commands are available to navigate the hierarchy. For example, once you are in Genus, the vcd command will change your directory in the Design Information Hierarchy and *not* the UNIX directory tree.

When you invoke Genus, you enter the Design Information Hierarchy at the root directory.

```
genus:root: 11>
```

The following command lists the contents of the root ("/") directory:

```
genus:root: 12> vls
./ flows/ libraries/ tech/
commands designs/ hdl_libraries/ messages/
obj types/
```

#### Introduction

The following command changes the current directory to the designs directory:

```
genus:root: 16> vcd designs
```

The following command indicates that your current directory within the Design Information Hierarchy is /designs:

```
genus:root:.designs 27> vpwd
root:.designs
```

For more information regarding the Design Information Hierarchy, refer to <u>Chapter 2</u>, "<u>Genus Design Information Hierarchy</u>." For more information regarding other navigation commands, refer to the <u>Navigation</u> chapter in the <u>Genus Command Reference</u>.

**Note:** Once you are in Genus, you have a limited number of commands (for example, 1cd, 11s, 1pwd, and others) that give you access to the UNIX operating system. For more information about all these commands, refer to the <u>General</u> chapter in the <u>Genus Command Reference</u>.

## **Objects and Attributes**

In Genus, objects are general terms for items within the Design Information Hierarchy. For example, an object can be a design, module, library, directory (including the root directory), port, pin, and so on.

The nature of an object can be changed by attributes. That is, objects can behave differently according to which attributes have been placed on them. As an example of showing the relationship between objects and attributes: If you take an "apple" as an object, you can assign it the attribute of being "green" in color and "smooth" in texture.

For a complete list of all available attributes, refer to the *Genus Attribute Reference*.

- ➤ To change an attribute setting, use the <u>set db</u> command.
- ➤ To check an attribute value, use the get db command.

#### Introduction

## **Output Redirection**

All commands in the Genus shell output their data to the standard output device (stdout). To save a record of the data produced, you can redirect the command's output to a file. This redirection has the same form as the standard UNIX redirection:

- One greater-than sign (>) writes output to the specified file, overwriting any existing file.
- Two greater-than signs (>>) appends output to an existing file, or creates a new file if none exists.

The following example redirects the output from a timing report into a file:

```
genus:root: 20> report timing > timing.rpt
```

This example appends the timing report to an existing file:

```
genus:root: 21> report area >> design.rpt
```

Additional examples of command redirection are shown in the following section.

Alternatively, you can use the <u>redirect</u> command to redirect standard output to a file or a variable.

Introduction

# **Scripting**

Scripting is the most efficient way of automating the tasks that are performed with any tool. To support scripting at both a basic and advanced level, Genus uses the standard scripting language, Tool Control Language (TCL).

In most cases, a Genus script consists of a series of Genus commands listed in a file, in the same format that is used interactively. The script is executed by specifying either the -f option with the genus command or by using the include command from within Genus.

The following example, design1.g, is a simple script that loads a technology library, loads a design, sets the constraints, synthesizes, maps, and finally writes out the design:

```
set_db library tech.lib
read_hdl design1.v
elaborate
syn_generic
syn_map
report_timing > design1.rpt
report_area >> design1.rpt
write_hdl > design1_net.v
quit
```

➤ Run this script from your UNIX command line by typing the following command:

```
unix:/> genus -f design1.g
```

➤ Alternatively, run the script within Genus by typing the following command:

```
genus:root: 1> include design1.g
```

Introduction

### **Using SDC Commands**

Genus supports Synopsys Design Constraints (SDC). You can either

- Use the <u>read\_sdc</u> command to read in a Tcl file containing SDC constraints.
- Execute Synopsys Design Constraints (SDC) commands interactively:

```
genus:root: 11> set output delay 1.0 -clock foo [get ports boo*]
```

The following command uses the -help option to return the syntax for a specific SDC command:

```
genus:root: 12>help set clock latency
```

# **Important**

When you are mixing SDC and Genus commands, be aware that the units for capacitance and delay are different. For example, in the following command, the SDC set\_load command expects the load in pF, but the Genus command get\_db will return the load in fF:

This causes the capacitance set on all outputs to be off by a factor of 1000.

For a list of supported SDC Commands, refer to <u>SDC Commands</u> in the *Genus Command Reference*.

Introduction

## **Getting Help**

Online help is available to explain Genus commands, attributes, and messages. You can also access information using the man pages (refer to <u>Man Pages</u> for more information).

This section explains how to get help inside the tool.

- Getting Help on a Command or an Attribute on page 37
- Getting Help on an Attribute on page 37
- Genus Messages: Errors, Warnings, and Information on page 39

## Getting Help on a Command or an Attribute

You can get help on a command and its syntax in one of the following ways:

■ Using the help command

```
genus:root: 1> help vcd
Commands:
   vcd: sets position in object hierarchy
Usage: vcd [<object>]
   [<object>]:
        dos target directory
```

■ The following command uses the -help option to return the syntax for a specific SDC command:

```
genus:root: 2> set clock latency -help
```

■ The following command gets help on the analyzed attribute.

```
genus:root: 3> help analyzed
Attribute: analyzed (on obj type: actual_scan_chain)
 Description:
                        Whether this is an analyzed chain.
                        dft
 category:
 default value:
                        false
                        false
 is computed:
 is settable:
                        false
 skip in db:
                        false
                        bool { 1 0 true false }
 type:
```

## Getting Help on an Attribute

To get help on an attribute, use the help command.

The following command gets help on the current\_design attribute.

#### Introduction

```
genus:root: 12> help .current design
Attribute: current design (on obj type: root)
  Description:
                          The current top design.
 category:
                         netlist
                        no value
 default value:
                         false
 is computed:
 is settable:
                         false
 skīp in db:
                         false
 type:
                         object
```

If an attribute is applicable to more than one object type, the help displays the following information:

```
genus:root: 16> help .place status
Attributes:
                        # enum { unplaced placed fixed cover soft fixed }, read
 place status(inst):
only, default=unplaced, indices={}
                        # Placement status of instance.
                        # enum { unplaced placed fixed cover soft fixed }, read
  place status(port):
only, default=unplaced, indices={}
                        # Placement status of pin.
  place status(pin):
                        # enum { unplaced placed fixed cover soft fixed }, read
only, default=unplaced, indices={}
                    # Placement status of pin (cover, fixed, placed, or unplaced).
  place status(hpin):
                       # enum { unplaced placed fixed cover soft fixed }, read
only, default=unplaced, indices={}
                    # Placement status of pin (cover, fixed, placed, or unplaced).
  place_status(pg_pin): # enum { unplaced placed fixed cover soft fixed }, read
only, default=unplaced, indices={}
                    # Placement status of pin (cover, fixed, placed, or unplaced).
  place status(bump):
                        # enum { unplaced placed fixed cover soft fixed }, read
only, default=unplaced, indices={}
                        # Placement status of bump.
```

To get help on all a particular object type for a particular attribute, you need to provide the object type in the help command as follows:

If you want to return a complete list of both write and read-only attributes, along with their default values, type the following command:

```
genus:root: 24> get_db * *
```

#### Introduction

## Genus Messages: Errors, Warnings, and Information

If there are any issues during a Genus session, messages categorized as *Errors*, *Warnings*, or *Information* will be issued. All messages allow the process to continue. If you want Genus to fail and stop when it issues an error message, set the <u>fail on error message</u> root attribute to true:

```
genus:root: 11> set db fail on error mesg true
```

The following messages are examples of warning and information messages:

```
Warning : Could not find scan-equivalent cell [DFT-510]
Info : Unused module input port [ELABUTL-131]
```

You can use the help command to obtain information about particular messages. For example, the following command returns information about the synthesis message TIM-11:

All messages are located in the /messages directory within Genus.

You can also upgrade the severity of a particular message (however, you cannot downgrade the severity). The following example upgrades the severity of the DFM-200 message from Warning to Error:

```
genus:message_group:DFM 13> get_db [get_db message:DFM-200] .severity
Warning
genus:message_group:DFM 14> set_db [get_db message:DFM-200] .severity Error
    Setting attribute of message 'DFM-200': 'severity' = Error
```

You can also use the <u>report\_messages</u> command to get a summary of all messages that have been issued in the current run since the last report.

```
report_messages

==========

Message Summary
=========

Num Sev Id Message Text

1 Error TUI-61 A required object parameter could not be found.
Check to make sure that the object exists and is of the correct type. The 'what_is' command can be used to determine the type of an object.
```

Introduction

## **Tips and Shortcuts**

The following are some helpful tips and shortcuts:

- Accessing UNIX Environment Variables from Genus on page 40
- Working with Tcl in Genus on page 41
- Using Command Abbreviations on page 42
- <u>Using Tab Completion</u> on page 43
- Using Wildcards on page 44
- Using the Command Line Editor on page 45

## **Accessing UNIX Environment Variables from Genus**

You can access your UNIX variables while you are in a Genus session by using the following variable within Genus:

```
$env()
```

If you have a UNIX variable to indicate the library directory under the current directory, do the following steps:

**1.** In UNIX, store the path to the library directory to a variable. In this case, we use LIB\_PATH:

```
unix> setenv LIB PATH ./library
```

**2.** In Genus, use the \$env variable with the init\_lib\_search\_path attribute:

```
genus:root: 1> set db init lib search path $::env(LIB PATH)
```

## Introduction

## Working with Tcl in Genus

## Comparing and Matching Strings in Tcl

There are separate Tcl commands to compare strings and match string patterns. The string compare command compares each character in the first string argument to each character in the second. The following example will return a "-1" to indicate a difference in the first and second arguments:

```
string compare howisyourevening howisyournight
```

The string match Tcl command treats the first argument as a pattern, which can contain wildcards, while treating the second argument as a string. That is, string match queries if the specified *string* matches the specified *pattern*. The following example will return "1":

```
string match howisyour* howisyourevening
```

Unless you want to perform pattern matching, do not use string match: one of the strings you want to match might contain a \* character, which would give a false positive match.

Similarly, the == operator should only be used for numeric comparisons. For example, the following example is considered equivalent in Tcl:

```
genus:root: 12> if {"3.0" == "3"} {puts equal}
equal
```

Instead of using == to compare strings, use the eq (equal) operator. For example:

```
genus:root: 14> if {"howisyourevening" eq "howisyourevening"} {puts equal}
equal
```

The following example will not be equal when using the eq operator:

```
genus:root: 18> if {"3.0" eq "3"} {puts equal}
```

#### The Backslash in Tcl

In Tcl, if the backslash ("\") is used at the end of the line, the contents of the immediately preceding line are inlined to the line ending in the backslash. For example:

```
genus:root: 19> puts "This will be all\x==>on one line."
This will be all on one line.
```

This is Tcl's idiosyncrasy, not Genus's.

Introduction

## **Using Command Abbreviations**

To reduce the amount of typing, you can use abbreviations for commands as long as they do not present any ambiguity. For example:

| Complete Command                | Abbreviated Command |
|---------------------------------|---------------------|
| assemble_design                 | as                  |
| hdl_set_vlog_file_extension -sv | hdl_set -s          |

This abbreviation is possible because there is only one command that starts with "hd" which is hdl\_set\_vlog\_file\_extension, and there is only one reporting option that starts with "-s" which is -sv.

In cases where there is ambiguity because a number of commands share the same character sequence, you only need to supply sufficient characters to resolve the ambiguity. For example, the commands report\_timing and report\_test\_power both start with "report\_t". If you wanted to print out the help for these commands, you would need to abbreviate them as follows:

| Complete Command  | Abbreviated Command |
|-------------------|---------------------|
| report_timing     | report_ti           |
| report_test_power | report_te           |

Introduction

## **Using Tab Completion**

You can use the Tab key to complete the following items after typing a few letters:

- a command name or a command option
- an attribute name
- a global variable or an environmental variable
- an object path or a file system path

If there are several items that start with that sequence of letters, pressing the Tab key lists all possible items that start with that sequence.

## **Examples**

■ If you type the letters wri and then press the Tab key, the tool spells out write\_ and then list all commands that start with write\_:

■ Typing the first letters of a command option and then pressing the Tab key, shows the possible command options:

```
genus:root: 3> read_hdl -l
-language -library
genus:root: 4> read hdl -v
```

Following command shows variable completion:

```
genus:root: 5> lls $env(REGL<tab>
This will complete as
genus:root: 6>lls $env(REGLIBS)
```

■ If your current file system directory has two directories starting with my\_, tab completion will show both directories on the file system:

Introduction

## **Using Wildcards**

Genus supports the \* and ? wild-card characters:

To specify a unique name in the design.

For example, the following two commands are equivalent:

```
genus:root: 1> vcd /designs/example1/constants/
genus:root: 2> vcd /d*/example1/co*/
```

**Note:** Don't use tab for auto-completion as Genus will convert the path(s) to object(s)

To specify multiple design elements.

For example, the following lists the contents of all directories that end with out:

```
genus:root: 3> vls *out
```

■ To find a design with four characters:

```
genus:root: 4> vfind . -design ????
or
genus:root: 4> get db . .designs ????
```

To find a design with three characters that ends in an "i":

```
genus:root: 5> vfind . -design ??i
or
genus:root: 5> get db . .designs ????
```

The \* and ? wild-card characters can also be used together.

Introduction

## **Using the Command Line Editor**

Genus provides a multi-line editing interface. You can move the cursor to any position and edit any character of a multi-line command before execution.

```
genus:root: 21> set_db \
==> gui_sv_update manual <Enter>
   Setting attribute of root '/': 'gui sv update' = manual
```

Multi-line commands are saved as single commands in the command history.

Genus supports several keyboard shortcuts for command-line editing. Using these shortcuts, you can quickly move the cursor within and between the lines of a command before execution. Shortcuts can use independent keys, control characters, or escape sequences. A control character is typed by holding down the Control (Ctrl) key when typing the character. Escape sequences are used by pressing the Escape (Esc) key before pressing the other key(s) in the sequence. The following tables list the supported keyboard shortcuts.

Table 1-1 Keyboard Shortcuts Using Independent Keys

| Independent<br>Keys | Result                                                                                                                              |
|---------------------|-------------------------------------------------------------------------------------------------------------------------------------|
| up arrow            | Displays the previous command in the history, or in case of a multi-line command, moves to the previous line.                       |
| down arrow          | Displays the next command in the history, or in case of a multi-line command, moves to the next line.                               |
| Home                | Goes to the start of the current line. If already there, goes to the start of the previous line.                                    |
| End                 | Goes to the end of the current line. If already there, goes to the end of the next line.                                            |
| Tab                 | Completes the command (option, attribute, variable, and path) or displays all possible commands that start with the current string. |

Introduction

**Table 1-2 Keyboard Shortcuts Using Control Characters** 

| Control<br>Characters | Result                                                                                                                  |
|-----------------------|-------------------------------------------------------------------------------------------------------------------------|
| Ctrl-a                | Goes to the beginning of the line.                                                                                      |
| Ctrl-b                | Moves the cursor one character to the left.                                                                             |
| Ctrl-d                | Deletes one character at the cursor or lists the directory.                                                             |
| Ctrl-e                | Goes to the end of the current line.                                                                                    |
| Ctrl-f                | Moves the cursor one character to the right.                                                                            |
| Ctrl-g                | Does nothing.                                                                                                           |
| Ctrl-h                | Deletes one character before the cursor.                                                                                |
| Ctrl-i                | Completes the command or displays all possible commands that start with the current string.                             |
| Ctrl-j                | Submits the line, similar to Enter.                                                                                     |
| Ctrl-k                | Deletes all text from the cursor position to the end of the line and copies the content to a yank buffer.               |
| Ctrl-l                | Clears the screen and re-displays the last line.                                                                        |
| Ctrl-m                | Same as Ctrl-j.                                                                                                         |
| Ctrl-n                | Goes to the next command in the history.                                                                                |
| Ctrl-o                | Accepts the line, moves the history pointer to the next position.                                                       |
| Ctrl-p                | Goes to the previous command in the history.                                                                            |
| Ctrl-q                | Does nothing.                                                                                                           |
| Ctrl-r                | Finds in history                                                                                                        |
| Ctrl-s                | Does nothing.                                                                                                           |
| Ctrl-t                | Exchanges the characters before the cursor and at the cursor, then moves the cursor one character to the right          |
| Ctrl-u                | Deletes the line. The content is copied to a yank buffer.                                                               |
| Ctrl-v                | Does nothing.                                                                                                           |
| Ctrl-w                | Deletes the characters between the cursor and the position marked by Esc-space. The content is copied to a yank buffer. |
| Ctrl-x                | Moves the cursor to the position marked by Esc-space.                                                                   |

## Introduction

| Control<br>Characters | Result                                                                                                           |
|-----------------------|------------------------------------------------------------------------------------------------------------------|
| Ctrl-y                | Copies the content from the yank buffer at the cursor position.                                                  |
| Ctrl-z                | Suspends the session and returns Ctrl to the operating system.                                                   |
|                       | Type fg to return to the Genus session.                                                                          |
| Ctrl-[                | Does nothing.                                                                                                    |
| Ctrl-]                | Moves to the next character that is equal to the character under the cursor.                                     |
| Ctrl-up<br>arrow      | Displays the previous command in the history, or in case of a multi-line command, moves to the previous command. |
| Ctrl-down arrow       | Displays the next command in the history, or in case of a multi-line command, moves to the next command.         |

**Table 1-3 Keyboard Shortcuts Using Escape Characters** 

| Escape<br>Characters | Result                                                                       |
|----------------------|------------------------------------------------------------------------------|
| Esc-Ctrl-h           | Deletes a whole word at the left of the cursor.                              |
| Esc-Delete           | Deletes a whole word at the left of the cursor.                              |
| Esc-space            | Marks a position.                                                            |
| Esc                  | Inserts the last argument of the last command before the cursor.             |
| Esc-<                | Displays the first command in the history.                                   |
| Esc->                | Displays the last command in the history.                                    |
| Esc-?                | Displays a list of all possible file names.                                  |
| Esc-b                | Moves the cursor to the beginning of the left word                           |
| Esc-d                | Deletes the word at the right of the cursor                                  |
| Esc-f                | Moves the cursor to the beginning of the next word.                          |
| Esc-l                | Changes the characters from the cursor to the end of the word to lower case. |
| Esc-P                | Completes the current input by reverse search in the history.                |
| Esc-u                | Changes the characters from the cursor to the end of the word to upper case. |

## Introduction

| Escape<br>Characters | Result                                                                                                        |
|----------------------|---------------------------------------------------------------------------------------------------------------|
| Esc-w                | Save the strings between the position marked by Esc-space, and the cursor position into the yank buffer.      |
| Esc-y                | Pastes the yanked string before the cursor.                                                                   |
| Esc-up<br>arrow      | Displays the previous command in the history, or in case of a multi-line command, moves to the previous line. |
| Esc-down<br>arrow    | Displays the next command in the history, or in case of a multi-line command, moves to the next line.         |
| Esc-left<br>arrow    | Moves the cursor one character to the left. Same as Esc-b.                                                    |
| Esc-right arrow      | Moves the cursor one character to the right. Same as Esc-f.                                                   |

# **Genus Design Information Hierarchy**

- Overview on page 50
  - Setting the Current Design on page 50
  - Specifying Hierarchy Names on page 51
- Describing the Design Information Hierarchy on page 52
  - Working in the Top-Level (root) Directory on page 52
  - Working in the designs Directory on page 55
  - Working in the Library Directory on page 66
  - Working in the hdl libraries Directory on page 70
  - Working in the obj\_types Directory on page 80
- Manipulating Objects in the Design Information Hierarchy on page 82
  - <u>Ungrouping Modules During and After Elaboration</u> on page 82
- Finding Information in the Design Information Hierarchy on page 85
  - Using the vcd Command to Navigate the Design Information Hierarchy on page 85
  - Using the vls Command to List Directory Objects and Attributes on page 86
  - <u>Using the get\_db Command to Search for Information</u> on page 88
  - Navigating a Sample Design on page 92
- Saving the Design Information Hierarchy on page 98

## **Overview**

The Design Information Hierarchy contains the design data. When a Genus session is started, the basic information hierarchy is automatically created in memory. The top-level directories are empty before you load your designs and libraries. New hierarchical levels are created within this hierarchy after the libraries are loaded, and the designs loaded and elaborated, as shown in Figure 2-1.

Figure 2-1 Design Information Hierarchy



## **Setting the Current Design**

All Genus operations are only performed on the current design. If you have only one top-level design, then Genus automatically treats this as the current design. If you have more than one top-level design, then you need to specify the current design.

To set the current design, navigate to the top-level design in the design directory:

```
genus:root: 1> vcd design:top_level_design
```

After you navigate to the directory of the design that you want to set as current, you can specify constraints or perform other tasks on that design. For example, to preserve the FSH module from optimization, type the following command:

```
genus:root: 2> vcd module:SEQ MULT/FSH/
genus:module:SEQ MULT/FSH 3> set db . .preserve true
```

Alternatively, you can use the get db command to access the object, without changing the directory as follows:

```
genus:root: 3> set db [get db modules *FSH] .preserve true
```

get\_db command can also be used in this case but it needs the design for which the modules are listed. It can be used as follows:

```
genus:root: 3> set_db [get_db design:top_level_design .modules *FSH] .preserve true
```

## Genus Design Information Hierarchy

## **Specifying Hierarchy Names**

You can control the hierarchy names that Genus implicitly creates for internally generated modules such as arithmetic, logic, and register-file modules.

➤ To specify the prefix for all implicitly created modules, type the following command:

```
genus:root: 1> set_db gen module prefix name_prefix
```

Genus uses the specified  $gen_{module\_prefix}$  for all internally generated modules. By default, Genus does not add any prefix to internally generated modules. This attribute is valid only at the root-level ("/").

Note: You must use this command before loading your HDL files.

## Genus User Guide Genus Design Information Hierarchy

# **Describing the Design Information Hierarchy**

The following sections describe the hierarchy components and how they interact with each other.

See Navigating a Sample Design on page 92 for an example design.

**Note:** In Genus, anything you can manipulate, such as designs, processes, functions, instances, clocks, or ports are considered "objects".

- Working in the Top-Level (root) Directory on page 52
- Working in the designs Directory on page 55
- Working in the Library Directory on page 66
- Working in the hdl libraries Directory on page 70
- Working in the obj\_types Directory on page 80

## Working in the Top-Level (root) Directory

Root is a special object that contains all other objects represented as a 'tree' underneath it. The root object is always present in Genus and is represented by a "/", as shown in Figure 2-2. Root attributes contain information about all loaded designs.

Figure 2-2 Top-Level Directory



To quickly change to the root directory, type the vcd command without any arguments:

```
genus:design:test 1> vcd
genus:root: 2>
```

The top-level (root) directory of the Genus design data structure contains the following subdirectories:

commands

## Genus Design Information Hierarchy

It contains the list of all commands available in Genus. The subdirectories to the commands directory are command options. You can view details about the command options using vls -a as follows:

genus:command:filter collection 18> vls -a

This will list out all the attributes of the various command options (an object type in Genus Stylus UI).

designs

Contains all the designs and their associated components. This directory is populated during elaboration and used after elaboration. See <u>Working in the designs Directory</u> on page 55 for detailed information.

■ flows

It is a repository for flows and flow steps. Refer to <u>Flowkit</u> in <u>Genus Command Reference</u> for details.

■ hdl\_libraries

Contains all the ChipWare, third party libraries, and designs. The design information is located under the default directory if the -lib option was not specified with the read hdl command. Otherwise, the design information is located under the library specified with the read\_hdl command. In either case, this directory is only available before elaboration.

See Working in the hdl libraries Directory on page 70 for detailed information.

You can ungroup modules, including user defined modules, during elaboration in the /hdl\_libraries directory. That is, you can control the Design Information Hierarchy immediately after loading the design. See <u>Ungrouping Modules During and After Elaboration</u> on page 82 for detailed information.

**Note:** It is possible to register to ChipWare components with identical component names as long as they do not belong to the same HDL library. However, this practice is discouraged. This name collision of ChipWare components can lead to unexpected results.

libraries

Contains all the specified technology libraries. See <u>Working in the Library Directory</u> on page 66 for detailed information.

messages

Contains all messages displayed during a Genus session.

See the *Genus Message Reference* for a list of all messages.

## Genus Design Information Hierarchy

■ obj\_types

Contains all the object types in the Design Information Hierarchy. See <u>Working in the obj</u> types <u>Directory</u> on page 80 for detailed information.

■ tech

Contains information obtained from LEF. It has three subdirectories named layers, sites and vias and are populated with information from LEF.

## Genus Design Information Hierarchy

## **Working in the designs Directory**

The designs directory contains all the designs read in during a Genus session. A design corresponds to a module in Verilog that is not instantiated. In other words, it is the top-level Verilog module. The designs directory is populated during elaboration and used after elaboration.

➤ Change your current location in the hierarchy to the designs directory:

```
genus:root: 1> vcd designs
```

Figure 2-3 shows the components that the design directory is populated with for each design.

design\_name constants pg\_pins <u>dft</u> pg\_nets\_ls <u>insts</u> pins <u>hnets</u> constants hinsts <u>hinsts</u> nets **hnets** physical hpin busses **hpins** port busses hport busses pg hnets **hports** pg\_nets insts ports <u>nets</u> power pg hnets

Figure 2-3 Designs Directory

Each design in the designs directory contains the following subdirectories:

pg nets

clocks

clock\_domains

cost groups exceptions

external delays

#### constants

modules

timing

Each level of hierarchy has its own dedicated logic constants that can only be connected to other objects within that level of hierarchy, such as logic0 and logic1 pins. The logic0 and logic1 pins are visible in the directory so that you can connect to them and disconnect from them. They are in the constants directory and are called 1 and 0. The following example shows how the top-level logic1 pin appears in a design called add:

constant:add/1

## Genus Design Information Hierarchy

The following example shows how a logic0 pin appears deeper in the hierarchy:

```
constant:add/add b/0
```

■ dft (Design for Test) contains all the DFT-specific information for the design.

For more information, refer to <u>DFT Information in the Design Information Hierarchy</u>

- hinsts corresponds to a Verilog instantiation. There are four kinds of instances:
  - Instantiated modules—or hierarchical instances—are located in the hinsts directory.

The following is an example of an instantiated module where sub is defined as a Verilog module:

```
sub s(.in(in), .out(out));
```

If this instantiation is performed directly inside of the  $my\_chip$  module it would be listed in the design hierarchy as follows:

```
/designs/my chip/hinsts/s
```

Identify the module that an instance instantiates using the <u>module</u> attribute. The above example would have its module attribute set to the following:

```
module:my chip/s
```

Use get\_db to get the value of the module attribute as follows:

```
get db design:my chip .module
```

Instantiated primitives—or leaf level instances that have no instances beneath them—are located in the insts directory. It contains all the combinational and the sequential instances.

Combinational means that the gate output is purely a function of the current values on the inputs, such as a NAND gate or an inverter. Sequential means that the gate has some kind of internal state and typically has a clock input, such as a RAM, flip-flop, or latch.

The following example is an instantiated primitive, which uses nor as one of the special Verilog primitive function keywords:

```
nor i1(a, b, c);
```

If this instantiation is performed directly inside of module  ${\tt s}$ , as shown in Figure 2-4, it would be listed in the design hierarchy as follows:

```
/designs/my chip/insts/i1
```

## Figure 2-4 Instantiated Primitive

#### module s



Instantiated library cells—also referred to as leaf level instances because they have no instances beneath them—are also located in the insts directory.

☐ To see which instance is combination, sequential or instantiated library cell, you can use the get\_db command in the following ways:

get\_db insts -if {.is\_combinational == true} - to return all the
combinational instances

get\_db insts -if {.is\_sequential == true} - to return all the sequential
instances

get\_db insts -if {.hdl\_instantiated == true} - to return all the
instantiated library cells

The following is an example of an instantiated library cell, where INVX1 is the name of a cell defined in the technology library:

```
INVX1 i1(.A(w1), .Y(w2));
```

If this instantiation is performed directly inside of module  ${\tt s}$ , it would be listed in the design hierarchy as:

```
/designs/my chip/hinsts/s/insts/i1
```

Unresolved references—also referred to as hierarchical instances, because usually a Verilog module is plugged in for them later in the flow.

The following is an example of an unresolved reference, where unres is not in the library or defined as a Verilog module:

```
unres u(.in(in), .out(out));
```

If this instantiation is performed directly inside of module s, it would be listed in the design hierarchy as:

```
/designs/my chip/hinsts/s/insts/u
```

In this case, querying the <u>unresolved</u> attribute on the instance would return a true value.

## Genus Design Information Hierarchy

get db inst:my chip/s/u .unresolved

■ hnets refers to a hierarchical net in Verilog.

If you have wire w1; within the  $my\_chip$  module it would be listed in the design hierarchy as follows:

```
/designs/my chip/nets/w1
```

nets refers to a wire in Verilog.

If you have wire w1; within the  $my\_chip$  module it would be listed in the design hierarchy as follows:

```
/designs/my_chip/nets/w1
```

hpins and pins are a single 1-bit connection point on an instance. hpins are hierarchical pins.

Assume you have the following pins instantiated inside the my\_chip module:

```
sub s(.in(in), .out(out))
```

If in is defined in module s as a bus with a 3:0 range and out is defined as a single bit, the pins would be listed in the design hierarchy as:

```
/designs/my_chip/hinsts/s/hpins/in[0]
/designs/my_chip/hinsts/s/hpins/in[1]
/designs/my_chip/hinsts/s/hpins/in[2]
/designs/my_chip/hinsts/s/hpins/in[3]
/designs/my_chip/hinsts/s/hpins/out
```

pg\_hnets and pg\_nets are the wires connecting the pg\_pins. pg\_pins are power and ground pins on instances.

Power and ground pins can be defined either in the .lib file through the pg\_pin construct, or in the LEF library with PIN definitions that have the USE attribute set to either POWER or GROUND.

Power and ground pins that are defined as logical pins in the .lib and that have the  $\tt USE$  attribute set to either POWER or GROUND in the LEF library, can be converted to  $\tt pg\_pins$  if

- The <u>use power ground pin from lef</u> attribute is set to true (default)
- □ The logical pin definition is not too complex

A logical pin definition is considered too complex in the following cases:

- ☐ The pin direction in .lib does not match the pin direction in LEF
- The pin has timing arcs
- ☐ The pin has a function or is used in a function

## Genus Design Information Hierarchy

- ☐ The pin is a member of a bus or bundle
- ☐ The pin is a state retention pin
- The pin has other attributes than the following: direction, input\_signal\_level, output\_signal\_level, capacitance, is\_pad, max\_fanout, max\_transition, max\_capacitance, connection\_class, and internal\_power group.

**Note:** If you also read in a LEF library, you must do so before elaborating the design.

hpin\_busses is a bussed connection point.

Similar to the pin example above, the following pin\_busses would be listed in the design hierarchy:

```
/designs/my_chip/hinsts/s/hpin_busses/in
/designs/my_chip/hinsts/s/hpin_busses/out
```

**Note:** If an instance connection point is not bussed because it is a single bit, it will still appear as a pin\_bus object and a single pin object.

- power contains all power and CPF-related information.
- ports is a single 1-bit connection point on a design.

Assume you have the following Verilog design:

```
module my_chip(a, b, c, d);
   input [2:0] a;
   input b
```

This would produce ports and they would be listed in the design hierarchy as follows:

```
a[0] (port)
a[1] (port)
a[2] (port)
b (port)
```

port\_busses represents all bussed input and output ports of a top-level design.

For example, Genus displays the port and bus inputs in the alu design:

**Note:** If an instance connection point is not bussed because it is a single bit, it will still appear as a port\_bus object and a single port object.

## Genus Design Information Hierarchy

■ hports is a single bit-wise connection point within a module that has been instantiated.

Assume module sub is defined in Verilog as follows:

```
module sub(in, out);
  input [1:0] in;
  output out;
```

Also assume module sub is instantiated within the my\_chip design as follows:

```
sub s(.in(in), .out(out))
```

Then the following hports are listed in the design hierarchy as follows:

See <u>external delays</u> refer to the delay between an input or output port in the design and a particular edge on a clock waveform, such as input and output delays. Difference between hport and hpin on page 63 for more information.

■ hport\_bus are bussed connection points within a module.

Similar to the above hport example, hport\_bus objects are listed in the design hierarchy as follows:

```
in (hport_bus) out (hport_bus)
```

Note: You will see the same list of signals in the pin, ports, and the pin\_busses/port\_busses directories if there are non-bussed connections. In the hport and the hport\_bus example above, object out would appear in both directories because there is both a hport called out and a hport bus called out.

modules are Verilog modules that have been instantiated within another Verilog module.

If the following instantiation appears within the  $my\_chip$  module or recursively within any module that is instantiated within the  $my\_chip$  module as follows:

```
sub s(.in(in), .out(out));
```

Then the following module object is listed in the design hierarchy as:

```
/designs/my chip/modules/sub
```

To list the instances that refer to (instantiate) a module, use the <a href="hinsts">hinsts</a> attribute. For example, querying the <a href="hinsts">hinsts</a> attribute on the above modules will return a Tcl list that contains the following instance:

```
get_db design:my_chip .hinsts
hinst:my chip/s
```

It may also contain other instances if module s was instantiated multiple times.

## Genus Design Information Hierarchy

See <u>Modules</u> on page 94 for information on how to find modules in the design data structure.

- timing contains the following timing and environment constraint subdirectories.
  - clocks refers to a defined clock waveform. Clock objects are created using the create clock command. It is an SDC command.

```
create_clock -domain clock_domain
```

- clock\_domains refers to clocks that are grouped together because they are synchronous to each other, letting you perform timing analysis between these clocks. Genus only computes constraints among clocks in the same clock domain. By default, Genus assumes that every clock object belongs to a single clock domain. Create a clock\_domain using the create\_clock command.
- objective. During optimization, Genus tries to minimize the worst negative slack among all paths in each cost group. By default, all timing paths in a design are included in a cost group called default. As cost groups are created, the corresponding signals are removed from the default group. Create cost groups using the define cost group command. Assign timing paths to a particular cost group using the path group command, or the SDC equivalent group\_path command. By default, Genus creates a separate cost group for each clock created using the create\_clock command.
- exceptions refer to timing exceptions. A timing exception is a directive to indicate special treatment for a set of timing paths. Create timing exceptions using the following commands:
  - O <u>set multicycle path</u>
  - O set path adjust
  - O set max delay
  - O <u>set\_false\_path</u>
  - O group path
  - O define cost group
  - O specify paths

## Genus Design Information Hierarchy

external\_delays refer to the delay between an input or output port in the design and a particular edge on a clock waveform, such as input and output delays. **Difference between hport and hpin** 

It is important to understand the difference between a  $\mathtt{hport}$  and a  $\mathtt{hpin}$  to manipulate the design hierarchy. A  $\mathtt{hport}$  is used to define the connections with nets within a module and a  $\mathtt{pin}$  is used to define the connections of the given module within its immediate environment. In the context of the top-level design, a hierarchical pin is like any other pin of a combinational or sequential instance. From the perspective of the given module, its  $\mathtt{hports}$  are similar to ports through which it will pass and receive data.

The following example shows the difference between a hport and a pin. Example 2-1 describes a Verilog design.

## **Example 2-1 Verilog Design**

```
module a (in, out);
   input [1:0] in;
   output out;
   sub sub1 (.in1(in), .out1(out));
endmodule

module sub (in1, out1);
   input [1:0] in1;
   output out1;
   assign out1 = in1[0] && in1[1];
endmodule
```

Figure 2-5 shows a schematic representation of this example:

# Genus Design Information Hierarchy

Figure 2-5 Schematic of hports and hpins



During elaboration, Genus generates hports and pins in the design information hierarchy. As shown in Example 2-2, if you check the attributes for hports and hpins for the sub module, you will see the following information:

## Example 2-2 hport and hpin Attributes in the Design Hierarchy

```
genus:hinst:a/sub1.hports 16> vls -a
Total: 3 items
in1[0]
            (hport)
 Attributes:
   base name = in1[0]
   bus = hport bus:a/sub1/in1
   direction = in
    escaped name = sub1/in1[0]
   hinst = hinst:a/sub1
   hnet = hnet:a/sub1/in1[0]
   hpin = hpin:a/sub1/in1[0]
   name = sub1/in1[0]
   net = net:a/in1[0]
   obj_type = hport
in1[1]
            (hport)
 Attributes:
   base name = in1[1]
   bus = hport_bus:a/sub1/in1
    direction = in
    escaped name = sub1/in1[1]
   hinst = hinst:a/sub1
   hnet = hnet:a/sub1/in1[1]
   hpin = hpin:a/sub1/in1[1]
   name = sub1/in1[1]
```

## Genus Design Information Hierarchy

```
net = net:a/in1[1]
   obj type = hport
genus:hinst:a/sub1.hpins 19> vls -a
Total: 3 items
            (hpin)
in1[0]
 Attributes:
   base name = in1[0]
    direction = in
    escaped name = sub1/in1[0]
    hinst = hinst:a/sub1
    hnet = hnet:a/sub1/in1[0]
    hport = hport:a/sub1/in1[0]
    name = sub1/in1[0]
    net = net:a/in1[0]
    obj_type = hpin
in1[1]
            (pin)
    Attributes:
    base name = in1[1]
    direction = in
    escaped name = sub1/in1[1]
    hinst = hinst:a/sub1
    hnet = hnet:a/sub1/in1[1]
    hport = hport:a/sub1/in1[1]
    name = sub1/in1[1]
    net = net:a/in1[1]
    obj type = hpin
```

In particular, the nets are connected to hports and hpins. The net connected to hports/in1[0] is defined at a level of hierarchy within the sub1 hierarchical instance; hence, this net describes connections within the sub1 module. The net connected to hpins/in1[0] is defined at the level of the module encapsulating sub1 in this case, the top level design (design:a). Therefore, this net describes the connections of the sub1 module and its environment.

## Genus Design Information Hierarchy

## **Working in the Library Directory**

The libraries directory contains all the libraries read in during a Genus session.

A library is an object that corresponds to a technology library, which appears in the .lib file as a library group as follows:

```
library("my technology") {}
```

The technology library is listed in the library directory as follows:

```
/libraries/my technology
```

After you load the design and libraries, new hierarchical levels are created within this information hierarchy. For example, as shown in Figure 2-6, if you look into the libraries directory using the vcd command and list the contents using the vls -long command, there is only one library (slow) in the /libraries/library\_sets directory:

```
genus:root: 5> vcd libraries/library_sets
genus:libraries.library_set 6> vls -l
Total: 2 items
./
slow/ (library_set)
genus:libraries.library_set 6> vcd slow/
genus:library_set:slow 6> vls -l
./ (library_set)
slow1/ (library)
```

## Genus User Guide Genus Design Information Hierarchy

Figure 2-6 Library Directory Example



If you change your directory into this library using the vcd command and list the contents using the vls -long command, the following contents are listed:

```
Total: 5 items
     (library)
lib cells/
operating_conditions/
wireload models/
wireload selections/
```

Genus creates the library structure with the following subdirectories and fills in their associated information:

lib\_cells/

Library cells and their associated attributes that Genus uses during mapping and timing analysis.

lib\_arcs corresponds to a timing path between two pins of a library cell. In the technology .lib file this appears as a timing group:

```
timing() {}
```

## Genus Design Information Hierarchy

lib\_pins corresponds to a library pin within a library cell. It appears in the .lib file as a pin group as follows:

```
pin("A") {}
```

This may produce an object as follows:

```
lib pin:my technology/INVX1/invx/A
```

- pg\_lib\_pins corresponds to the power-ground pins within a library cell.
- ➤ To get detailed information about a pin or cell, use the vls command with the -long and -attribute options:

```
genus:root: 7> vls -l -a lib pin:design_name/cell_name/pin_name
```

Genus displays the functionality (how the pin value is assigned), timing arcs in reference to other pins, and other data.

For example, the following command displays data about pin Y.

```
genus:root:lib cell:slow/NAND4BBX1 12> vls -l -a Y
```

This displays the following information:

The timing arcs directory (inarcs) contains the timing lookup table data from the technology library that Genus uses for timing analysis.

For a library cell, Genus displays the area value, whether the cell is a flop, latch, or tristate cell, and whether it is prevented from being used during mapping.

#### For example:

```
Total: 6 items
./      (lib_cell)
All attributes:
        area = 26.611
        area_multiplier = 1.0
        async_clear_pins =
        async_preset_pins =
        avoid = false
        buffer = false
        combinational = true
```

## Genus Design Information Hierarchy

```
flop = false
   inverter = false
.....

latch = false
   preserve = false
   sequential = false
   tristate = false
   usable = true
```

➤ To get more information on any library cell (for example, the NAND4BBXL library cell), vcd into the directory and list its contents:

```
genus:library:slow.lib_cells 18> vcd NAND4BBXL
genus:lib cell:slow/NAND4BBXL 19> vls -1
```

This displays information similar to the following:

```
Total: 5items
./ (lib_cell)
lib_arcs/
lib_pins/
pg_lib_pins/
seq functions/
```

■ operating\_conditions/

Operating conditions for which the technology library is characterized.

■ wireload\_models/

The available wire-load models in the technology library. These models are used to calculate the loading effect of interconnect delays in the design

The information for the wire-load models is stored in associated wireload attributes.

See <u>Finding and Listing Wire-Load Models</u> on page 89 for information on finding and listing library wire-load model specifications.

■ wireload\_selections/

The user selected wire-load models.

## Genus Design Information Hierarchy

## Working in the hdl\_libraries Directory

The hdl\_libraries directory contains all the ChipWare, third party libraries, and designs. The design information is located under the **default** directory if the -lib option was not specified with the <u>read hdl</u> command. Otherwise, the design information is located under the library specified with the <u>read\_hdl</u> command. In either case, this directory is only available **before** elaboration.

There are four directories under each hdl\_libraries subdirectory. The four directories are: architectures, components, configurations and packages.

■ .../architectures

If the design was described in Verilog, the architectures directory refers to the Verilog module. This directory contains all Verilog modules or VHDL architectures and entities that were read using the read\_hdl command.

■ .../components

Contains all ChipWare components added by Genus. Component information such as bindings, implementations, parameters, and pins can be found under this directory.

■ .../configurations

Contains all configuration names present in the RTL.

■ .../packages

Contains all VHDL packages, and does not apply to Verilog designs.

The hdl\_libraries directory contains the following object types, as shown in Figure 2-7.

# Genus Oser Guide Genus Design Information Hierarchy

Figure 2-7 hdl\_libraries Directory



## Genus Design Information Hierarchy

➤ To get a list of the HDL library directories, type the vls command in the directory. For example:

```
genus:hdl_libraries 21> vls -1
./
CADENCE/ (hdl_lib)
CW/ (hdl_lib)
DW01/ (hdl_lib)
DW02/ (hdl_lib)
DW03/ (hdl_lib)
DWARE/ (hdl_lib)
GTECH/ (hdl_lib)
```

The (hdl\_lib) to the right of each directory indicates the object type. The following is a complete list of HDL library object types:

■ hdl lib

Refers to the HDL libraries in the directory named:

```
/hdl libraries
```

■ hdl\_architecture

Refers to the VHDL architecture/entity or Verilog module in the directory named:

```
/hdl libraries/library_name/architectures
```

VHDL architectures are named using an <code>entityname</code> (<code>architecture\_name</code>) convention while Verilog modules are named using a <code>modulename</code> convention. To get a list of the <code>hdl\_architecture</code> subdirectories, type the <code>vls</code> command. For example:

□ hdl\_block

Refers to a VHDL block VHDL generate, or Verilog generate, as shown in Example 2-3, in the directory named:

```
/hdl_libraries/library_name/architectures/module_or_architecture_name/blocks
```

To get a list of the blocks, type the vls command. For example:

# Genus Design Information Hierarchy

#### **Example 2-3 VHDL Block**

```
library ieee;
use ieee.std logic 1164.all;
entity test is
    port (y : out std logic vector (3 downto 0);
        a, b, c :in std logic vector (3 downto 0);
        clk : in std logic);
end;
architecture rtl of test is
    signal p : std logic vector (3 downto 0);
begin
    blok : block
    begin
        p \le a and b;
    end block;
    y <= p or c;
end;
```

hdl\_inst

### Refers to the HDL instance in the directory named:

/hdl\_libraries/library\_name/architectures/module\_or\_architecture name/ instances

hdl label

#### Refers to the Verilog or VHDL label in the directory named:

/hdl\_libraries/library\_name/architectures/module\_or\_architecture name/ labels

hdl parameter

# Refers to a generic of a VHDL entity, a parameter of a Verilog module, or a parameter of a ChipWare component in the directory named:

/hdl\_libraries/library\_name/architectures/module\_or\_architecture name/ parameters

or

/hdl\_libraries/library\_name/architectures/module\_or\_architecture name/ components/parameters

hdl\_pin

Refers to an input/output port of a VHDL entity, a Verilog module, or a ChipWare component in the directory named:

#### Genus Design Information Hierarchy

/hdl\_libraries/default/architectures/module\_or\_architecture name/pins hdl procedure

Refers to the VHDL process or a Verilog begin and end block, as shown in Example 2-4 on page 74, in the directory named:

```
/ \verb|hdl_libraries| / \verb|default| / \verb|architectures| / \verb|module_or_architecture| | name/ \\ | processes |
```

Unnamed processes are named using a noname@linesourcelinenumber naming convention. To get a list of the hdl\_procedure processes, type the vls command. For example:

#### **Example 2-4 VHDL Process Begin and End Block**

```
library ieee;
use ieee.std logic 1164.all;
entity test is
    port (y: out std logic vector (3 downto 0);
        a, b, c : in std logic vector (3 downto 0);
        clk : in std logic);
end;
architecture rtl of test is
    signal p : std logic vector (3 downto 0);
begin
    blok: process (clk)
    begin
        if clk'event and clk = '1' then
           p \le a and b;
        end if;
    end process;
    y <= p or c;
end;
```

□ hdl\_subprogram

### Genus Design Information Hierarchy

Refers to the VHDL function/procedure or a Verilog function/task in the directory named:

 $/hdl\_libraries/default/architectures/{\it module\_or\_architecture\ name/subprograms}$ 

Overloaded subprograms are named using a functionname@linesourcelinenumber naming convention. Overloaded subprograms are widely used subprograms that perform similar actions on arguments of different types, as shown in Example 2-5.

#### Genus Design Information Hierarchy

#### **Example 2-5 Overloaded Subprograms**

```
-- Id: A.3
function "+" (L, R: UNSIGNED) return UNSIGNED;
-- Result subtype: UNSIGNED (MAX (L'LENGTH, R'LENGTH)-1 downto 0).
-- Result: Adds two UNSIGNED vectors that may be of different lengths.
-- Id: A.4
 function "+" (L, R: SIGNED) return SIGNED;
 -- Result subtype: SIGNED(MAX(L'LENGTH, R'LENGTH)-1 downto 0).
-- Result: Adds two SIGNED vectors that may be of different lengths.
 -- Id: A.5
 function "+" (L: UNSIGNED; R: NATURAL) return UNSIGNED;
-- Result subtype: UNSIGNED(L'LENGTH-1 downto 0).
 -- Result: Adds an UNSIGNED vector, L, with a non-negative INTEGER, R.
-- Id: A.6
 function "+" (L: NATURAL; R: UNSIGNED) return UNSIGNED;
 -- Result subtype: UNSIGNED(R'LENGTH-1 downto 0).
 -- Result: Adds a non-negative INTEGER, L, with an UNSIGNED vector, R.
-- Id: A.7
function "+" (L: INTEGER; R: SIGNED) return SIGNED;
-- Result subtype: SIGNED(R'LENGTH-1 downto 0).
 -- Result: Adds an INTEGER, L(may be positive or negative), to a SIGNED
 -- vector, R.
-- Id: A.8
 function "+" (L: SIGNED; R: INTEGER) return SIGNED;
 -- Result subtype: SIGNED(L'LENGTH-1 downto 0).
 -- Result: Adds a SIGNED vector, L, to an INTEGER, R.
```

#### Genus Design Information Hierarchy

hdl\_component

#### Refers to the ChipWare component in the directory named:

/hdl\_libraries/library\_name/components/

□ hdl\_bind

#### Refers to the ChipWare binding in the directory named:

/hdl\_libraries/library\_name/components/component\_name/bindings

□ hdl\_implementation

#### Refers to the ChipWare implementations in the directory named:

```
/ \verb|hdl_libraries|/library_name|| \verb|components|/component_name|| \\ implementations
```

hdl\_parameter

Lists the HDL parameters used inside the component.

□ hdl\_pin

Lists the pins of the Chipware component.

■ hdl\_configuration

Refers to the Verilog or VHDL configuration.

#### VHDL configuration is shown in Example 2-6, in the directory named:

```
/hdl_libraries/library_name/components/component_name/configurations
```

#### To get a list of the configurations, type the vls command. For example:

```
genus:root: 16> read hdl -language vhdl test.vhd
genus:root: 17> vls /hdl libraries/default/
architectures/
                       configurations/
components/
                       packages/
genus:root: 18> vls -1 /hdl libraries/default/architectures/
                    (hdl architecture)
one gate (my and) /
                    (hdl architecture)
one gate (my or) /
one gate (my xor) /
                    (hdl architecture)
top (xarch) /
                    (hdl architecture)
genus:root: 19> vls -l /hdl libraries/default/configurations/
xconf
            (hdl configuration)
```

An example of Verilog configuration is shown in Example 2-7.

# Genus Design Information Hierarchy

#### **Example 2-6 VHDL Configuration**

```
entity one gate is port (q: out bit; j,k: in bit); end;
architecture my and of one gate is begin q <= j and k;
architecture my or of one gate is begin q \le j or k;
architecture my xor of one gate is begin q <= j xor k;
entity top is port (a,b,c: in bit; y,z: out bit); end top;
architecture xarch of top is
    component use cnfg port (q: out bit; j,k: in bit);
end component;
    component one gate port (q: out bit; j,k: in bit);
end component;
        u1: use cnfg port map (q \Rightarrow y, j \Rightarrow a, k \Rightarrow b);
        u2: one gate port map (q \Rightarrow z, j \Rightarrow a, k \Rightarrow c);
    end xarch;
    configuration xconf of top is
        for xarch
        for u1: use cnfg use entity work.one gate(my and);
    end for;
        for u2: one gate use entity work.one gate(my or );
    end for;
end for;
end configuration;
```

#### **Example 2-7 Verilog Configuration**

```
module test(a, b, c);
    input [2:0] a;
    input [2:0] b;
    output [2:0] c;
    foo u0(a[0], b[0], c[0]);
    foo u1(a[1], b[1], c[1]);
    foo u2(a[2], b[2], c[2]);
endmodule
config cfg1;
    design work.test;
    instance test.u0 use lib2.foo;
    default liblist lib1 lib2;
endconfig
config cfg2;
    design work.test;
    default liblist lib1 lib2;
endconfig
config cfg3;
    design work.test;
    instance test.u0 liblist lib1 lib2;
   instance test.ul use lib2.foo;
   instance test.u2 use foo;
endconfig
```

### Genus Design Information Hierarchy

After reading in the design, use a particular configuration from the above example:

```
genus:root: 23> elab cfg2
```

■ hdl\_operator

Refers to the ChipWare Developer synthetic operator in the directory named:

```
/hdl_libraries/library_name/components/component_name/operators
```

- ☐ hdl\_pin
- hdl\_package

Refers to the VHDL package in the directory named:

```
/ \verb|hdl_libraries|/ \\ library_name/packages|
```

☐ hdl\_subprogram

To learn how to find information about an HDL object, see <u>Finding Specific Objects and Attribute Values</u> on page 89.

# Working in the obj\_types Directory

The obj\_types directory contains the following objects shown in Figure 2-8.

# Figure 2-8 obj\_types Directory



The obj\_types directory contains all the object types in the Design Information Hierarchy. To get a list of all the object types, type vls on the obj\_type directory:

```
genus:root: 17> vls /obj_types/
/obj_types:
./ hdl_parameter/ pnet/
actual_scan_chain/ hdl_pin/ port/
actual_scan_segment/ hdl_procedure/ port_bus/
```

Under each object type, there is a subdirectory called attributes. Typing vls -attribute on this directory not only shows you what attributes are valid for this particular object type, but also default values, help, and other information. For example,

```
genus:root: 19> vls -attribute /obj_types/actual_scan_chain/attributes/
obj_type:actual_scan_chain.attributes:

Total: 30 items
./
analyzed (attribute)
Attributes:
  base_name = analyzed
  category = dft
  data_type = bool
  default_value = false
  escaped_name = actual_scan_chain/analyzed
  help = Whether this is an analyzed chain.
```

#### Genus Design Information Hierarchy

```
is_saved = true
name = actual_scan_chain/analyzed
obj_type = attribute
parent = obj_type:actual_scan_chain
possible_values = 1 0 true false
....
```

When you use the define\_attribute command, you will get the path to your newly created attribute:

```
genus:root: 20> define_attribute -category tui -data_type string -obj_type \
    inst bree_olson
attribute:inst/bree olson
```

To delete your newly created attribute, use the delete\_obj command:

### Genus User Guide Genus Design Information Hierarchy

# **Manipulating Objects in the Design Information Hierarchy**

Attributes exist on each object type so that you can manipulate your design before elaboration. Refer to the *Genus Attribute Reference* for a complete list. You can also ungroup modules during and after elaboration, and you can use Tcl commands to manipulate objects in the Design Information Hierarchy.

Note: In the low-power flows, it is not recommended to perform any ungrouping before you have read in the CPF file and activity files (TCF, VCD).

# **Ungrouping Modules During and After Elaboration**

#### **Ungrouping Modules During Elaboration**

You can ungroup modules, including user defined modules, during elaboration in the /hdl\_libraries directory, which lets you control the Design Information Hierarchy immediately after loading the design. The /hdl\_libraries directory contains specific object types that correlate to particular data. The following lists and describes the object types related to modules in this directory:

- hdl\_component An Genus or other tool defined component
- hdl implementation An architecture of a Genus or other tool defined component
- hdl\_architecture A user defined module
- hdl inst An instance of a user defined module, a Genus or other tool defined component

By default, Genus does *not* ungroup user defined modules, ChipWare components, DesignWare components and GTECH components.

A user defined module is ungrouped during elaboration if either:

- The <u>ungroup</u> attribute is set to true on the particular hdl\_architecture module before the elaborate command is used
  - For example, the following command specifies that all instances of the foo module should be flattened during elaboration:

```
genus:root: 16> set db hdl architecture:default/foo .ungroup true
```

The ungroup attribute is set to true on the particular hdl\_inst instance before the elaborate command is used

#### Genus Design Information Hierarchy

For example, the following command specifies that inst1 should be inlined during elaboration:

```
genus:root: 19> set_db inst:default/foo/inst1 .ungroup true
```

A particular tool defined component is ungrouped during elaboration if either:

■ The ungroup attribute is set to true on the particular hdl\_component component before using the elaborate command.

For example, the following command ungroups all instances of a tool defined component during elaboration:

```
genus:root: 21> set_db [get_db hdl_components $component_name] .ungroup true
```

■ The ungroup attribute is set to true on the particular hdl\_implementation architecture before using the elaborate command.

For example, the following command ungroups all instances of a user defined module during elaboration:

```
genus:root: 23> set db [get db hdl architectures $module_name] .ungroup true
```

■ The ungroup attribute is set to true on the hdl\_inst instance before using the elaborate command.

For example, the following command ungroups a particular instance during elaboration:

```
genus:root: 28> set db [get db hdl insts $instance_name] .ungroup true
```

To potentially facilitate more carrysave transformation around arithmetic ChipWare components, ungroup components like CW\_add, CW\_sub, CW\_addsub, CW\_inc, CW\_dec, CW\_incdec, CW\_mult, CW\_square and so forth during elaboration. For example, the following command ungroups the CW\_add component during elaboration:

```
genus:root: 31> set db [get db hdl components *CW add] .ungroup true
```

#### Genus Design Information Hierarchy

#### **Ungrouping Modules after Elaboration**

**Note:** Ungrouping can only be done on instances.

To ungroup all implicitly created modules, follow these steps:

1. Set the desired module prefix for Genus created modules by typing:

```
genus:root: 32> set db gen module prefix CDN DP
```

**2.** Read in the Verilog files by typing:

```
genus:root: 34> read hdl files
```

**3.** Elaborate (build) the design by typing:

```
genus:root: 38> elaborate
```

- 4. Specify your constraints.
- **5.** Synthesize the design by typing:

```
genus:root: 41> syn_generic
genus:root: 42> syn map
```

**6.** Ungroup the generated modules before writing out the design by typing:

```
genus:root: 45> set all_subdes [get_db modules CDN_DP*]
    foreach sub_des $all_subdes {
        set inst [get_db insts $sub_des] \
            ungroup $inst \
        }
```

#### Genus User Guide Genus Design Information Hierarchy

# Finding Information in the Design Information Hierarchy

There a number of ways to find information in the design data structure, including:

- Using the vcd Command to Navigate the Design Information Hierarchy on page 85
- Using the vls Command to List Directory Objects and Attributes on page 86
- Using the get\_db Command to Search for Information on page 88

# Using the vcd Command to Navigate the Design Information Hierarchy

Use the <u>vcd</u> command to navigate to different levels of the directory. There are no options to vcd.



When navigating, you do not need to type the complete directory or object name. You can type less by using the '\*' wild card character, such as the following:

```
genus:root: 46> vcd /des*
```

You can also use the Tab key to complete the path for you, as long as the characters you have typed uniquely identify a directory or object. For example, the following command will take you from the root directory to the module directory:

genus:root: 53> vcd /obj types/module/

# Genus Design Information Hierarchy

# Using the vls Command to List Directory Objects and Attributes

Use the <u>vls</u> command to list directory objects and view their associated attributes.

See <u>Using the vls Command versus the get\_db Command</u> on page 90 to learn the difference in using these two commands.

To view directory names and any other object in the current directory:

```
genus:root: 10> vls
```

To list all the contents in the long format:

```
genus:root: 11> vls -long
```

or, use the equivalent shortcut command:

```
genus:root: 12> vls -1
```

To list the contents of the current directory and the associated attributes:

```
genus:root: 13> vls -attribute
```

or, use the equivalent shortcut command:

```
genus:root: 14> vls -a
```

The following is an example of the information displayed with the -attribute option:

```
genus:root: 15> vls -attribute /designs/alu/modules/
design:alu.modules
Total: 2 items
addinc65/
             (module)
 Attributes:
   arch filename = /home/example1/Data/alu mod.v
    arch name = addinc65
   base name = addinc65
    design = design:alu
    entity_filename = /home/example1/Data/alu_mod.v
    entity_name = araddinc65b
    escaped_name = addinc65
    fplan height = 1350.040 microns
    fplan width = 1375.660 microns
    hdl all filelist = {default -v2001 {SYNTHESIS} {/home/example1/Data/
alu mod.v {} {}}
   hdl filelist = {default -v2001 {SYNTHESIS} {//home/example1/Data/
alu mod.v {} {}}
    hinsts = hinst:alu/sub1
    language = Verilog
    library name = default
    lp clock gating_max_flops = inf
    lp clock gating min flops = 3
    name = addinc65
    obj type = module
```

**Note:** Using the vls -a command will show only the attributes that have been set. To see a complete list of attributes:

#### Genus Design Information Hierarchy

```
vls -a -l
or
vls -la
```

➤ To list the contents of the designs directory in the long format:

```
genus:root:.designs 18> vls -long
```

#### Genus displays information similar to the following:

➤ To list all computed attributes (computed attributes are potentially very time consuming to process and are therefore not listed by default):

```
genus:root:.designs 21> vls -computed
```

#### Genus displays information similar to the following:

```
genus:root:.designs 22> vls -computed
Total: 2 items
MOD69/
          (design)
    Attributes:
       analysis_views = analysis_view:MOD69/default emulate view
       arch filename = /home/abc/test1/Data/abc.v
       arch name = test1
       aspect ratio = 0.9814
       average net length = 59.605301426059775 microns
       base name = test1
       bbox = \{0.0 \ 0.0 \ 1375.66 \ 1350.04\} microns
       constant 0 loads =
       constant 0 nets =
       constant_1_loads =
       constant_1_nets =
constants = /designs/test1/constants/0 /designs/test1/constants/1
       constraint modes =
       cost groups = /designs/test1/timing/cost groups/default
       entity filename = \frac{home}{abc}/test1/Data/abc.v
       entity name = test1
```

It is a list of all the computed attributes. Values are left blank for attributes whose values cannot be computed.

# Using the get\_db Command to Search for Information

The <u>get\_db</u> command in Genus can be used to search for information from your current position in the design hierarchy, to find specific objects and attribute values, and to find and list wire-load models.

Use the get\_db command to extract information without changing your current position in the design data structure.

➤ To search from the root directory, use a slash ("/") as the first argument:

```
genus:root: 8> get db / <...>
```

This search begins from the root directory then descends all the subdirectories.

➤ To start the search from the current position, use a period ( . ):

```
genus:root: 9> get db . <...>
```

This search begins from the current directory and then descends all its subdirectories.

To find hierarchical objects, you can just specify the top-level object instead of the root or current directory. Doing so can provide faster results because it minimizes the number of hierarchies that Genus traverses. In the following example, if we wanted to only find the output pins for inst1, the first specification is more efficient than the second. The second example not only traverses more hierarchies, it also returns inst2 instances.

```
genus:root: 14> get_db inst:woodward/inst1 .pin out*
pin:woodward/inst1/out1[3]
genus:root: 15> get_db pins out*
pin:woodward/inst1/out1[3]
pin:MOD69/inst2/out1[3]
```

# Finding Top-Level Designs, modules, and Libraries

➤ The get\_db command can also search for the top-level design names:

```
genus:root: 25> get_db designs *
design:SEQ_MULT
```

➤ To see all the modules below the top-level design (SEQ\_MULT in this example), type the following command:

```
genus:root: 26> get db modules *
```

In this example SEO MULT has four modules:

```
module:SEQ_MULT/cal
module:SEQ_MULT/chk_reg
module:SEQ_MULT/FSM
module:SEQ_MULT/reg_sft
```

#### Genus Design Information Hierarchy

➤ To find the GTECH libraries, type the following command:

```
genus:root: 27> get_db hdl_libraries *GTECH*
hdl lib:GTECH
```

#### **Finding Specific Objects and Attribute Values**

➤ Find particular objects using the get\_db command with the appropriate object type. For example, the following example searches for the ChipWare libraries:

```
get_db hdl_libraries *CW
```

➤ To find the CW\_add ChipWare component, type the following command:

```
get_db hdl_components *CW_add
```

The following example searches for all the available architectures for the CW\_add ChipWare component:

```
get_db hdl_implementations *CW_add/*

Or:
    get_db [get_db hdl_components *CW_add] hdl_implementations *
```

➤ Find information, such as object types, attribute values, and location using the vls -long -attribute command. For example, using this command on the CW\_add component returns the following information:

```
genus:root: 36> vls -long -attribute /hdl libraries/CW/components/CW add
hdl component:CW/CW add:
Total: 5 items
                                       (hdl component)
     All attributes:
         avoid = false
         base_name = CW_add
designware_compatibility = false
         escaped name = CW/CW add
         hdl lib = /hdl lib:CW
         location =
         name = CW/CW add
         obj type = h\overline{d}l component
         obsolete = false/
         parameters = wA
. . . . . . . . . .
. . . . . . . . . .
```

# **Finding and Listing Wire-Load Models**

Use the get\_db command to locate and list the specifications of the library wire-load models.

➤ To find all the wireload\_models, type the following command:

#### Genus Design Information Hierarchy

```
genus:root: 21> get db wireloads *
```

The command displays information similar to the following:

```
wireload:slow/ForQA wireload:slow/CSM18_Conservative
wireload:CSM18 Aggressive
```

**Note:** If there are multiple libraries with similar wire-load models or cell names, specify the library name that they belong to before specifying any action on those objects. For example, to list the wire-load models in only the slow library, type the following command:

```
genus:root: 22> get db library:slow .wireload models *
```

### Finding design attributes

Use the <u>get\_db</u> command to display the current value of any attribute that is associated with a design object. You must specify which object to search for when using the <u>get\_db</u> command.

■ The following command retrieves the setting of the instances attribute from the module FSH:

```
genus:root: 11> get_db [get_db modules FSH] .instances
hinst:SEQ MULT/I1
```

■ The following command finds the value for the attribute instances on the counter module:

■ When multiple design files are loaded, it may be difficult to correlate a module to the file in which it was instantiated. The following example illustrates how to find the Verilog file for a particular dasein submodule, using the get\_db command.

```
genus:root: 15> get_db module:top/dasein .arch_filename
```

The above command would return something like the following output, showing that the dasein submodule was instantiated in the file top.v:

```
../modules/intg_glue/rtl/top.v
```

#### Using the vls Command versus the get\_db Command

The following examples show the difference between using the vls command and the  $get\_db$  command to return the wire-load model.

■ The following example uses the vls -attribute command to return the wire-load model:

```
genus:root:.designs 12> vls -attribute
```

#### Genus Design Information Hierarchy

```
Total: 2 items
./
async_set_reset_flop_n/ (design)
   Attributes:
        dft_mix_clock_edges_in_scan_chains = false
        wireload = /libraries/slow/wireload models/sartre18 Conservative
```

■ The following example uses the get\_db wireload command:

```
genus:root:.designs 15> get_db design:async_set_reset_flop_n .wireload
and returns the following wire-load model:
```

```
wireload:slow/sartre18 Conservative
```

The vls -attribute command lists all user modified attributes and their values. The get\_db command lists only the value of the specified attribute. The get\_db command is especially useful in scripts where the returned values can be used as arguments to other commands.

The following example involves returning information about computed attributes. Computed attributes are potentially very time consuming to process and are therefore not listed by default.

```
genus:root:.designs 23> vls -computed
Total: 2 items
MOD69/
         (design)
    Attributes:
       arch filename = /home/abc/test1/Data/abc.v
       arch name = test1
       base name = test1
       constant 0 loads =
       constant_0_nets = constant_1_loads =
       constant 1 nets =
       constants = /designs/test1/constants/0 /designs/test1/constants/1
       cost groups = /designs/test1/timing/cost groups/default
       entity filename = /home/abc/test1/Data/abc.v
       entity\_name = test1
       . . . . . . .
```

While the vls -computed command lists all computed attributes, the  $get_db$  command will return information on a specific computed attribute.

```
genus:root:.designs 34> get_db design:stormy .total_area
106.444
```

# Genus User Guide Genus Design Information Hierarchy

# **Navigating a Sample Design**

Figure 2-9 shows a sequential multiplier, SEQ\_MULT. Figure 2-10 shows the design information hierarchy for the SEQ MULT design. All of the following navigation examples and descriptions refer to this design.

See <u>Describing the Design Information Hierarchy</u> on page 52 for detailed descriptions.

Figure 2-9 SEQ\_MULT Design



Figure 2-10 Top-Level View for SEQ\_MULT Design



#### Genus Design Information Hierarchy

#### **Modules**

The following commands find the modules in the SEQ\_MULT data structure:

```
genus:root: 12> vcd des*/*/modules/*
genus:design:SEQ MULT.modules 13> vls -1
```

#### And returns the following:

```
Total: 3 items
./
cal/ (module)
chk_zro/ (module)
fsm (module)
reg sft/ (module)
```

#### **Input and Output Ports**

To see the top level input and output ports, go to the ports directories (Figure 2-10 on page 93).

➤ The following command finds the input and output ports with the get db command:

```
genus:root: 16> get_db [get_db designs SEQ_MULT] .ports *
```

# The command displays information similar to the following:

```
{port:SEQ_MULT/rst} {port:SEQ_MULT/clk} {port:SEQ_MULT/a[3]} {port:SEQ_MULT/a[2]} {port:SEQ_MULT/a[1]} {port:SEQ_MULT/a[0]} {port:SEQ_MULT/b[7]} {port:SEQ_MULT/b[6]} {port:SEQ_MULT/b[5]} {port:SEQ_MULT/b[4]} {port:SEQ_MULT/b[3]} {port:SEQ_MULT/b[2]} {port:SEQ_MULT/b[1]} {port:SEQ_MULT/b[0]} {port:SEQ_MULT/b[0]} {port:SEQ_MULT/result_reg[6]} {port:SEQ_MULT/res
```

See *port* in the <u>Working in the designs Directory</u> on page 55 for a detailed description of the ports directory.

#### Genus Design Information Hierarchy

#### **Hierarchical Instances**

Hierarchical instances in the design are listed in the following directory:

/designs/SEQ MULT/hinsts/

The /designs/SEQ\_MULT/hinsts directory contains all the hierarchical instances in the SEQ\_MULT top level design (see Figure 2-11).

#### **Sequential Instances**

Any sequential instances in the top-level design are listed in the <code>/designs/SEQ\_MULT/instances\_seq</code> directory shown in Figure 2-10. The <code>SEQ\_MULT</code> design does not have any sequential instances at this level. However, it does have some at a lower level in the hierarchy, as shown in Figure 2-11.

#### **Lower-level Hierarchies**

Figure 2-11 on page 96 shows some of the lower level directories in the SEQ\_MULT design.

The lower level directory structures are very similar to the /designs/SEQ\_MULT contents. The design data structure is based upon the levels of design hierarchy and how the data is structured. Design information levels are created depending upon the design hierarchy.

Figure 2-11 Low-Level for SEQ\_MULT Design



# Genus User Guide Genus Design Information Hierarchy

#### **Library Information**

Figure 2-12 shows the libraries directory and its contents. The contents will vary with the design, but the following directories are always created for each library.

Figure 2-12 Libraries Directory Structure



See Working in the Library Directory on page 66 for a detailed description of this directory.

### Genus User Guide Genus Design Information Hierarchy

# **Saving the Design Information Hierarchy**

There may be occasions in which you want to save the hierarchy, for example for backup purposes or to document the design. The following example shows how to save the hierarchy using Tcl and Genus commands:

#### **Example 2-8 Saving the Design Information Hierarchy**

```
proc vdir save {args} {
  set pov [parse_options [calling_proc] fil $args \
    "-detail bos include detailed info" detail \
    "drs root vdir from which to start saving data" vdir]
  switch -- $pov {
    -2 {return}
    0 {error "Failed on [calling proc]"}
  foreach x [lsort -dictionary [find $vdir * *]] {
    # simple data
    set data $x
    # detail data
      if {$detail} {
        redirect -variable data "ls -a $x"
    puts $fil $data
  if {![string equal $fil "stdout"]} {
    close $fil
  }
```

- Overview on page 100
- Tasks on page 101
  - Specifying Explicit Search Paths on page 101
  - □ Specifying Implicit Search Paths on page 102
  - Specifying Settings that Influence Handling of Library Cells on page 103
  - Setting the Target Technology Library on page 103
  - Preventing the Use of Specific Library Cells on page 105
  - □ Forcing the Use of Specific Library Cells on page 105
  - □ Working with Liberty Format Technology Libraries on page 106
  - □ Using Voltage Scaling on page 107
  - □ <u>Library Scaling in Multi-Mode Multi-Corner (MMMC) Flow</u> on page 109
- Troubleshooting on page 110
  - Cells Identified as Unusable on page 110
    - Possible Reasons for a Cell to be Marked Unusable on page 110
    - Effect of Unusable Cells on the Flow on page 112
  - Cells Identified as Timing Models on page 115
    - Possible Reasons for a Cell to be Marked as Timing Model on page 115

# **Overview**



Search paths are directory path names that Genus either explicitly or implicitly searches. This chapter explains how to set search paths and use the technology library.

**Note:** In the physical flows, you also need to load LEF libraries and parasitic information. For more information on these tasks and on the physical flows, refer to <u>Genus Physical Guide</u>.

# **Tasks**

- Specifying Explicit Search Paths on page 101
- Specifying Implicit Search Paths on page 102
- Specifying Settings that Influence Handling of Library Cells on page 103
- Setting the Target Technology Library on page 103
- Preventing the Use of Specific Library Cells on page 105
- Forcing the Use of Specific Library Cells on page 105
- Working with Liberty Format Technology Libraries on page 106

# **Specifying Explicit Search Paths**

You can specify the search paths for libraries, scripts, and HDL files. The default search path is the directory in which Genus is invoked.

The host directory that contains the libraries, scripts, and HDL files are searched according to the values you specify for the following three attributes:

■ init lib search path

The directories in the specified path are searched for technology libraries when you issue a set\_db library command.

script search path

The directories in the specified path are searched for script files when you issue the include command.

■ init hdl search path

The directories in the specified path are searched for HDL files when you issue a read\_hdl command.

To set the search paths, type the following set\_db commands:

```
set_db init_lib_search_path path
set_db script_search_path path
set db init hdl search path path
```

where path is the full path of your target library, script, or HDL file locations. These need to be set before reading any libraries.

#### Using the Libraries

The slash ("/") in these commands refers to the root-level Genus object that contains all global Genus settings.

If you want to include more than one entry for path, put all of them inside curly brackets {}. For example, the following command tells Genus to search for library files both in the current directory ( . ) and in the path /home/customers/libs:

```
set db init lib search path {. /home/customers/libs}
```

To see all of the current settings, type:

```
vls -long -attribute /
```

The slash ("/") specifies the root-level.

# **Specifying Implicit Search Paths**

Use the path attribute to specify the paths for implicit searches. Implicit searches occur with certain commands that require Genus to search the Design Information Hierarchy. Such searches, or finds, are not specified explicitly by the user, but rather is implied in the command.

In the following example, Genus recursively searches the specified paths and sets a false path between all clock objects named clk1 and clk2.

```
set_db path ". / /libraries/* /designs/*"
set_false_path -from clk1 -to clk2
```

Genus interprets the names c1k1 and c1k2 to be clock names because the inherent object search order of the SDC command  $set_false_path$  is clocks, ports, instances, pins. If there were no clocks named c1k1 or c1k2, Genus would have interpreted the names to have been port names. If the path attribute is not specified, the default implicit search paths are:

```
. / /libraries/* /designs/* /designs/*/timing/clock domains/*
```

# Specifying Settings that Influence Handling of Library Cells

Some attributes influence the handling of some library cells during mapping and incremental optimization. These attributes must be set before the library is read in. Following is a list of such attributes:

- exact match seg async ctrls
- exact match seg sync ctrls
- 1br respect async controls priority
- lbr seg in out phase opto
- map to master slave 1ssd

# Setting the Target Technology Library

After you have set the library search path with the init\_lib\_search\_path attribute, you need to specify the target technology library for synthesis using the library attribute.

To specify a single library:

```
genus:root: 1> set db <u>library</u> lib_name.lib
```

Genus will use the library named lib\_name.lib for synthesis. Genus can also accommodate the .lib (Liberty) library format. In either case, ensure that you specify the library at the root-level ("/").

**Note:** If the library is not in a previously specified search path, specify the full path, as follows:

```
set db library /usr/local/files/lib_name.lib
```

To specify a single library compressed with gzip:

```
set db library lib_name.lib.gz
```

To append libraries:

```
set db library {lib1.lib lib2.lib}
```

After lib1.lib is loaded, lib2.lib is appended to lib1.lib. This appended library retains the lib1.lib name.

#### **Specifying Multiple Libraries**

If your design requires multiple libraries, you must load them simultaneously. Genus uses the operating and nominal conditions, thresholds, and units from the first library specified. If you specify libraries sequentially, Genus uses only the last one loaded.

In the following example Genus uses only lib\_name2.lib as the target library:

```
set_db library lib_name.lib
set db library lib_name2.lib
```

To specify multiple libraries using the library variable:

1. Define the library variable to include both libraries:

```
set library {lib_name1.lib lib_name2.lib}
```

When listing files, use the Tcl list syntax: {entry1 entry2 ...}.

**2. Set the** library **attribute to** \$library:

```
set db library $1ibrary
```

To specify multiple libraries by specifying all of the library names:

➤ Type both libraries with the set\_db command, as shown:

```
set db library { lib_name.lib lib_name2.lib }
```

# **Preventing the Use of Specific Library Cells**

You can specify individual library cells that you want to be excluded during synthesis with the avoid attribute:

```
set db cell_name(s) .avoid {true | false}
```

The following example prevents the use of cells whose names begin with

```
snl_mux21_prx and all cells whose names end with nsdel:
```

```
set_db { lib_cell:nlc18_custom/snl_mux21_prx* } .avoid true
set_db { lib_cell:nlc18/*nsdel } .avoid true
```

➤ The following example prevents the use of the arithmetic shift right ChipWare component (CW\_ashiftr):

```
set db hdl component:CW/CW ashiftr .avoid true
```

# Forcing the Use of Specific Library Cells

You can instruct Genus to use a specific library cell even if the library's vendor has explicitly marked the cell as "don't use" or "don't touch". The following sequential steps illustrate how to force this behavior:

1. Set the preserve attribute to false on the particular library cell:

```
set db libcell_name .preserve false
```

**2.** Next, set the avoid attribute to false on the same cell:

```
set db libcell_name .avoid false
```

# **Working with Liberty Format Technology Libraries**

Source code for technology libraries is written in the .lib (Liberty) format.

#### **Querying Liberty Attributes**

The liberty\_attributes string is a concatenation of all attribute names and values that were specified in the .lib file for a particular object. Use the Tcl utility, get\_liberty\_attribute, to query liberty attributes.

The liberty\_attributes string is read-only, and it appears on the following object types:

- library
- lib\_cell
- lib\_pin
- lib\_arc
- wireload
- operating\_condition

The following examples demonstrate the uses of the liberty attributes string:

```
get_liberty_attribute "current_unit" [get_db libraries *lib1*]
    lma
get_liberty_attribute "area" [get_db lib_cells *nr23d4]
get_liberty_attribute "cell_footprint" [get_db lib_cells *nr23d4]
    aoi_3_5
get_liberty_attribute "function" [get_db lib_pins *nr23d4/zn]
        (a1'+a2'+a3')
get_liberty_attribute "timing_type" [get_db lib_arcs *invtd1/zn/en_d50]
        three_state_disable
```

# **Using Custom Pad Cells**

Genus does not insert buffers between pad pins and top level ports, even if design rule violations or setup violations exist. That is, by default, the nets connecting such objects are treated implicitly as dont\_touch nets (not as ideal nets).

Genus identifies pad cells through the Liberty attributes <code>is\_pad</code> (for <code>lib\_pins</code>) and <code>pad\_cell</code> (for <code>lib\_cells</code>). Therefore, if custom pad cells are created and instantiated in the design prior to synthesis, be sure to include the <code>is\_pad</code> construct in the <code>lib\_pin</code> description and the <code>pad\_cell</code> construct on the <code>lib\_cell</code> description.

# Using Voltage Scaling

Genus supports voltage based delay scaling when two libraries that are characterized at two different voltages but at constant temperature and process, are provided. If you load two libraries characterized at P1-V1-T1 (process P1, voltage V1 and temperature T1) and P1-V2-T1 (process P1, voltage V2 and temperature T1), you can synthesize the design at a different operating voltage V3 (where V1 < V3 < V2). Currently Genus supports linear interpolation for voltage based NLDM delay scaling.

#### Use model

The library attribute will be used with an extra level of braces for using this feature. For example:

```
set db / .library {library1 PV1T.lib library1 PV2T.lib}
```

where, both library1\_PV1T.lib and library1\_PV2T.lib are expected have the same set of libcells and are characterized at P-V1-T and P-V2-T respectively.

If there are some libraries that are available for only one characterized voltage, you need to specify them as follows:

```
set db / .library { {library1 PV1T.lib library1 PV2T.lib} {single lib1.lib} \
{library2 PV1T.lib library2 PV2T.lib} {single lib2.lib} ......}
```

# Flow when using a single library

If all libraries are characterized at P1-V1-T1, use:

```
set db library {<list of libraries>}
```

Now we can change the voltage of active operating condition:

```
set_db [get_db / .active operating conditions] .voltage V2
```

This <u>voltage</u> attribute needs to be set to the appropriate voltage value during voltage scaling to select the operating voltage.

Rest of the synthesis flow would be using delay numbers corresponding to P1-V2-T1

Currently Genus can scale the delay or power numbers for expected PVT parameters, given that the given libraries have all necessary k factors.

#### Flow when using multiple libraries

In this flow, while setting the library attribute, the libraries that are characterized at two different voltages, which would be used for interpolation, must be grouped within an additional level of Tcl list structure to indicate the intended use to the library subsystem.

The libraries in this set can differ only in the characterization voltage, they must be identical to each other in all other aspects.

Library\*1.lib are characterized at P1-V1-T1 and Library\*2.lib are characterized at P1-V2-T1

```
set db / .library { {library11.lib library12.lib} {library21.lib
library22.lib} .....}
```

Now we can change the voltage of active operating condition:

```
set db [get db / .active operating conditions] .voltage V3
. . . . . . . .
. . . . . . . .
```

This <u>voltage</u> attribute needs to be set to the appropriate voltage value (V3 in this case) during voltage scaling to select the operating voltage.

Rest of the synthesis flow would be using delay numbers corresponding to P1-V3-T1.

In multiple library flow, you have to specify libraries in pairs within an additional level of Tcl list structure to trigger library scaling feature. Now Genus will determine that the PVT parameters among the libraries in one set differ only in voltage. Refer to Create Library Domains in Genus Synthesis Flows Guide, to understand how to create a library domain.

Hence, for multiple library domains, the flow is:

```
set db library domain:Lib-Domain1 .library { {library11.lib library12.lib} \
{library21.lib library22.lib} }
set db [get db library domain:Lib-Domain1 .active operating conditions] \
.voltage V3
set_db library_domain:Lib-Domain2 .library { {library11.lib library12.lib} \
{library21.lib library22.lib}
set db [get db library domain:Lib-Domain2 .active operating conditions] \
.voltage V4
```

For this, Genus will do some sanity checks:

- The library cells in those two libraries should be identical.
- The libraries in each of the sets should be characterized at the same PVT.
- The two libraries in all the sets should differ in one and only one PVT parameter (that is, voltage).

## Using the Libraries

## Library Scaling in Multi-Mode Multi-Corner (MMMC) Flow

In MMMC flow, Genus allows the MMMC view definition file to specify operating conditions (opconds) with a voltage value that is different from the existing PVT (Process -P Voltage-V Temperature -T) values specified in the library files. This leads to three use-cases in Genus.

### Flow when using multiple libraries

The MMMC view definition file should be read using the <u>read\_mmmc</u> command in Genus and the libraries in this set differ only in the characterization voltage (that is, P1-V1-T1 and P1-V2-T1).

Currently, Genus supports maximum two libraries for scaling.

For example, if Library\*1.1ib are characterized at P1-V1-T1 and Library\*2.1ib are characterized at P1-V2-T1, the flow is:

Now, we change the voltage of active operating conditions:

```
create opcond -name <oc_name> -process P1 -voltage V3 -temperature T1
```



The library-pairs used in the <code>create\_library\_set</code> command should be specified in a way that within the pair, the library which is characterized at lower voltage should be specified first. For example,  $\{\{lib\_0.6\ lib\_0.7\}\{lib\_0.55\ lib\_0.7\}\}$  is correct. But specifying  $\{\{lib\_0.6\ lib\_0.7\}\{lib\_0.7\}\}$  can lead to errors.

Rest of the synthesis flow will use the delay numbers corresponding to P1-V3-T1.

For this, Genus will do some sanity checks:

- The two libraries in all the sets should differ in one and only one PVT parameter (that is, voltage).
- ☐ The library pairs should be specified with ascending value for voltages.
- Only two library pairs are used for scaling.

### Using the Libraries

## **Troubleshooting**

#### Cells Identified as Unusable

The tool identifies cells as usable or unusable when it parses the libraries. Cells that are marked *unusable* will not be used during global mapping nor during incremental optimization, but can still be used for clock-gating, SRPG replacement, and scan mapping (except for those cells attributed with dont\_use).

The tool reports the total number of cells and the number of unusable cells in the log file. If the information\_level root attribute is set to 6 or higher, all unusable cells are listed, otherwise only 10 cells are listed. This is stated in the LBR-415 message. For example,

```
Library: 'coreseq_hvt_c35Fsc12mc_cln28hpmPtyp30V0900T125.lib', Total cells: '35', Unusable cells: '18'.

List of unusable cells: 'L1L2SRPG_X1M_F12TH_C35 L1L2SRPG_X2M_F12TH_C35 L1L2SRPG_X4M_F12TH_C35 L1L2SRPG_X8M_F12TH_C35 L1SSRPG_X1M_F12TH_C35 L1SSRPG_X2M_F12TH_C35 L1SSRPG_X2M_F12TH_C35 L1SSRPG_X1M_F12TH_C35 ... and others.'
```

#### Possible Reasons for a Cell to be Marked Unusable

**Note:** The reason why a cell is considered unusable is stored in the <u>unusable\_reason</u> lib\_cell attribute.

The lib\_cell can be marked unusable if:

- **1.** One of the following attributes is set to true:
  - □ the avoid lib\_cell attribute
  - □ the preserve lib\_cell attribute
  - □ the is always on lib cell attribute
- 2. The dont\_touch Liberty cell attribute set to true.
- **3.** The dont\_use Liberty cell attribute set to true.
- **4.** Has a negative area.
- 5. Has pins with direction inout.
- **6.** Has no logical input pins.
- **7.** Contains the pin\_opposite attribute.

#### Using the Libraries

- **8.** The delay\_model Liberty attribute was set to table\_lookup, but the lib\_cell has no timing defined.
- 9. Is a sequential cell but:
  - has either no clock pin or no output pin defined as sequential output pin.
  - has an asynchronous preset or asynchronous clear pin referenced in the data\_in or next\_state attribute.
  - has more than one clock pin while the lib\_cell is not a master slave flip-flop nor a state retention cell.
  - is missing either the setup arc from the clock to the data pin or the clock\_edge arc from the clock to the output pin.
  - does not have a complete timing specification for the clock\_edge arc.
  - □ has combinational arcs from or to a scan-only pin.
- **10.** Is a master slave flip-flop that has both the master clock and slave clock triggered by the same clock edge of the same clock pin.
- **11.** Is a clock-gating cell (combinational or integrated).
- **12.** Is a multibit flop or a multibit latch.

For more information refer to <u>Clock-Gating Cell Specification</u> in the *Genus Library Guide*.

- **13.** Is a multibit cell with bussed pins.
- **14.** Is a clocked LSSD scan flip-flop but the cell group does not have a statetable group that describes the cell function.

For more information, refer to <u>Scan Cell Requirements</u> in the *Genus Library Guide*.

- **15.** Is present in the LEF library but not in the Liberty library. In this case, the lib\_cell is called a physical-only cell.
- **16.** Is not present in the LEF library or its area in the LEF library is zero.
- **17.** Is a tristate cell and has a constant value for the three\_state attribute.
- **18.** Is a tristate cell and has a constant value for the output pin function.
- 19. Is a timing model.

Refer to <u>Cells Identified as Timing Models</u> on page 115 for more information on when a lib\_cell is considered a timing model.

Using the Libraries

#### **Effect of Unusable Cells on the Flow**

Cells that are marked unusable cannot be inferred during global mapping or incremental optimization. To map a design the libraries must have at least one usable inverter, basic gate, latch and flip-flop. Look for the following messages in the log file:

| Message-ID | Title                                                                      | Help                                                                                                                                                                                                                                 |
|------------|----------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| LBR-171    | Cannot perform synthesis because libraries do not have usable inverters.   | Inverters are required for mapping. Ensure that the loaded libraries contain at least one usable inverter.                                                                                                                           |
| LBR-172    | Cannot perform synthesis because libraries do not have usable basic gates. | At least one usable two-input and/or/nand/nor gate (modulo inversion at inputs) is required for mapping. Ensure that the loaded libraries contain at least one such cell.                                                            |
| MAP-1      | Unable to map design without a tristate buffer or inverter.                | Check the libraries for necessary tristate cell. If<br>the tristate cell exists in the library, query using<br>the 'unusable_reason' attribute on the libcell to<br>know why the tool marked it as unusable.                         |
| MAP-2      | Unable to map design without a suitable flip-flop.                         | Check the libraries for necessary flop cell. If the flop cell exists in the library, query using the 'unusable_reason' attribute on the libcell to know why the tool marked it as unusable                                           |
| MAP-3      | Unable to map design without a suitable latch.                             | Check the libraries for necessary latch cell. If the latch cell exists in the library, query using the 'unusable_reason' attribute on the libcell to know why the tool marked it as unusable.                                        |
| MAP-19     | Specified libcell is either avoided or not usable.                         | Check if the 'avoid' libcell attribute is set to 'true'. If so, change the attribute value to 'false'. Check if the 'usable' libcell attribute is set to 'false'. If so, remove the cell from the 'map_to_register' attribute value. |
| MAP-20     | Specified libcell is avoided.                                              | Check if the 'avoid' libcell attribute is set to 'true'. If so, change the attribute value to 'false'.                                                                                                                               |

Using the Libraries

Unusable cells can affect the **DFT flow** including mapping to scan, scan connection, scan compression.

| Message-ID | Title                                  | Help                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
|------------|----------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| DFT-112    | Failed to connect scan chains.         | The library has no flop or latch that is considered usable. A library cell is considered not usable if it has a 'dont_use' or a 'dont_touch' attribute set to 'true' in the .lib files. Set the attribute 'preserve' to false on the library cell and set the attribute 'avoid' to false on the library cell to make a flop or latch usable for lockup insertion.                                                                                                                                                                         |
| DFT-227    | Failed to compress scan chains.        | The library has no latch that is considered usable. A library cell is considered not usable if it has a 'dont_use' or a 'dont_touch' attribute set to 'true' in the .lib files. Set the attribute 'preserve' to false on the library cell and set the attribute 'avoid' to false on the library cell to make a latch usable for lockup insertion.                                                                                                                                                                                         |
| DFT-510    | Could not find a scan-equivalent cell. | A scan-equivalent cell was not found. A potential scan-equivalent library cell is considered not usable if it has a 'dont_use' or a 'dont_touch' attribute set to true in the .lib files. In this case, set the attribute 'preserve' to false on the scan library cell and set the attribute 'avoid' to false on the scan library cell to make the cell usable. A potential scan-equivalent library cell is excluded if it does not follow the Scan Cell Requirements described in the 'Library Guide'. This requires fixing the library. |

Unusable cells can affect the **Low Power flow** including clock-gating, power analysis, level-shifter insertion, isolation insertion.

| Message-ID | Title                                  | Help                                                                                 |
|------------|----------------------------------------|--------------------------------------------------------------------------------------|
| LBR-100    |                                        | Check to make sure that clock gating cell has all its pin attributes set correctly.  |
| LBR-101    | Unusable clock gating integrated cell. | To use the cell in clock gating, Set cell attribute 'dont_use' false in the library. |

Using the Libraries

| LBR-201 | Invalid level shifter pin. The level shifter is not usable. | Make sure the signal level attribute for the pin is properly set.                                                                                                                                                                                                                                                                                                                                                         |
|---------|-------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| LBR-301 | Unusable isolation cell.                                    | To use the cell for isolation cell insertion, set cell attribute 'dont_use' and 'dont_touch' to 'false' in the library.                                                                                                                                                                                                                                                                                                   |
| PA-9    | Could not perform a meaningful RTL power analysis.          | Make sure that you have a library that contains the above specified cell or cells to create power models for unmapped gates in the netlist. A library cell is considered not usable if it has a 'dont_use' or a 'dont_touch' attribute set to 'true' in the .lib files. In this case, use 'set_attribute preserve false <li>clibcell&gt;' and 'set_attribute avoid false <li>cell&gt;' to make the cell usable.</li></li> |

Unusable cells can affect timing analysis.

| Message-ID | Title                                              | Help                                                                                                                                                                                                                                                                                                                                                                                                                            |
|------------|----------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| TIM-30     | Could not perform a meaningful RTL delay analysis. | Make sure that your library contains at least one inverter and one 2-input library cell to create timing models for unmapped gates in the netlist. A library cell is considered not usable if it has a 'dont_use' or a 'dont_touch' attribute set to 'true' in the .lib files. In this case, use 'set_attribute preserve false <li>libcell&gt;' and 'set_attribute avoid false <li>cell&gt;' to make the cell usable.</li></li> |

## Using the Libraries

## **Cells Identified as Timing Models**

Some cells (such as Liberty models of RAMs and complex IP) are timing models by design. In other cases, modeling inconsistencies mentioned below could make standard cells to be treated as timing models.

#### Possible Reasons for a Cell to be Marked as Timing Model

**1.** The cell function or the function of one of its output pins is either missing, too complex, or has an invalid pin name.

| Message-ID | Title                                                    | Help                                                                                                                                                                        |
|------------|----------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| LBR-41     | An output library pin lacks a function attribute.        | If the remainder of this library cell's semantic checks are successful, it will be considered as a timing-model (because one of its outputs does not have a valid function. |
| LBR-42     | Could not parse a library pin's function statement.      | Check the pin's function statement in the library source.                                                                                                                   |
| LBR-140    | Sequential cell function definition makes cell unusable. | The sequential cell cannot be inferred because its function is unknown.                                                                                                     |
| LBR-146    | Invalid pin name used.                                   |                                                                                                                                                                             |

2. The sequential lib\_cell contains an invalid pin name in the ff or latch group, or is missing some of the group attributes, such as data\_in, enable, clocked\_on, next\_state and so on.

| Message-ID | Title                                               | Help                                                                                                                                                                        |
|------------|-----------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| LBR-41     | An output library pin lacks a function attribute.   | If the remainder of this library cell's semantic checks are successful, it will be considered as a timing-model (because one of its outputs does not have a valid function. |
| LBR-42     | Could not parse a library pin's function statement. | Check the pin's function statement in the library source.                                                                                                                   |
| LBR-146    | Invalid pin name used.                              |                                                                                                                                                                             |

Using the Libraries

**3.** The lib\_cell is a sequential cell that has more than one setup arc while the lib\_cell is not a master slave flip-flop nor a state retention cell.

| Message-ID | Title                            | Help                                                                                                              |
|------------|----------------------------------|-------------------------------------------------------------------------------------------------------------------|
| LBR-152    | Pin has more than one setup arc. | Pin should not have more than one setup arc.<br>Otherwise, the library cell will be treated as a<br>timing-model. |

**4.** Pins in the next\_state function have no incoming setup arc defined, or have an outgoing setup or clock edge arc defined.

| Message-ID | Title                                                                        | Help                                                                                                                                                  |
|------------|------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------|
| LBR-8      | Found an outgoing setup or clock edge timing arc for next_state library pin. | Pin used in a next_state function should not have an outgoing setup or clock edge arc. Otherwise, the library cell will be treated as a timing model. |
| LBR-34     | Missing an incoming setup timing arc for next_state library pin.             | Pin used in a next_state function must have an incoming setup timing arc. Otherwise, the library cell will be treated as a timing-model.              |

**5.** A sequential cell has a setup arc for a pin that does not appear in the next\_state function.

| Message-ID | Title                                                                             | Help                                                                                                                                              |
|------------|-----------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------|
| LBR-151    | Pin with a setup timing arc is not in the support set of the next-state function. | Pin with a setup timing arc must be in the support set of the next-state function. Otherwise, the library cell will be treated as a timing-model. |

Using the Libraries

**6.** A combinational cell has also sequential arcs or a sequential cell has also combinational arcs:

| Message-ID | Title                                                                     | Help                                                                                                                                                                                                                                                             |
|------------|---------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| LBR-75     | Detected both combinational and sequential timing arcs in a library cell. | The library cell will be treated as a timing-model. Make sure that the timing arcs and output function were described correctly. If the cell was intended to have dual-functionality this may be ok, but this cell cannot be unmapped or automatically inferred. |
| LBR-76     | Detected both combinational and sequential timing arcs in a library cell. | The library cell will be treated as a timing-model. Make sure that the timing arcs and output function were described correctly. If the cell was intended to have dual-functionality this may be ok, but this cell cannot be unmapped or automatically inferred. |

7. The output pin of the lib\_cell has no incoming timing arcs.

| Message-ID | Title | Help                                                                                  |
|------------|-------|---------------------------------------------------------------------------------------|
|            |       | Ensure that the relevant timing arcs are defined in the Liberty model of the libcell. |

**8.** The lib\_cell is a master slave flip-flop that has both the master clock and slave clock triggered by the same clock edge of the same clock pin.

| Message-ID | Title                                      | Help                                                                                                                                                                                                                              |
|------------|--------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| LBR-414    | Sequential cell cannot be treated as MSFF. | The libcell will be marked as timing model. To make sure that the sequential cell is treated as a master-slave flip-flop, use either different clocks or different clock edges of the same clock for the master and slave clocks. |

# Using the Libraries

9. A pin in the next\_state of the master slave flop is missing the setup arc to the clock pin of the slave flop.

| Message-ID | Title                                                            | Help                                                                                                                                     |
|------------|------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------|
|            | Missing an incoming setup timing arc for next_state library pin. | Pin used in a next_state function must have an incoming setup timing arc. Otherwise, the library cell will be treated as a timing-model. |

- **10.** The lib\_cell is a combinational cell with a clock pin.
- 11. The lib cell has disabled arcs.

Note: The tool will not mark the lib\_cell as a timing model if

- The lib\_cell is a state-retention cell and the only disabled arc is from the retention pin to the output pin
- The lib\_cell is a master slave flip-flop, and the only disabled arc is to the test\_scan\_in pin.

Note: An arc becomes disabled when you set the enable attribute on the lib\_arc to false.

**12.** The lib\_cell is a latch with an incorrect clock pin specification.

| Message-ID | Title                              | Help                                                                                                                      |
|------------|------------------------------------|---------------------------------------------------------------------------------------------------------------------------|
| LBR-411    | Found incorrect pin specification. | If the pin name is specified within double quotes, extra blanks and parentheses are not allowed inside the double quotes. |

- **13.** The lib\_cell has the pad\_cell Liberty attribute set to true
- **14.** The lib\_cell is a basic gate that is missing the cell\_rise and cell\_fall groups, or rise\_propagation and fall\_propagation groups in the timing group of the output pin.
- **15.** The lib cell is a sequential cell with a three-state output.

# Using the Libraries

**16.** The lib\_cell is a sequential cell and it has either a clock pin, asynchronous preset or asynchronous clear pin with a complex function.

| Message-ID | Title                                                 | Help                                                                                 |
|------------|-------------------------------------------------------|--------------------------------------------------------------------------------------|
| LBR-141    | Clock function definition makes cell unusable.        | The sequential cell cannot be inferred because its clock function is unknown.        |
| LBR-142    | Async-clear function definition makes cell unusable.  | The sequential cell cannot be inferred because its async-clear function is unknown.  |
| LBR-143    | Async-preset function definition makes cell unusable. | The sequential cell cannot be inferred because its async-preset function is unknown. |

17. The lib cell is a sequential cell that has an asynchronous preset or asynchronous clear pin referenced in the data\_in or next\_state attribute.

| Message-ID | Title                                   | Help |
|------------|-----------------------------------------|------|
| LBR-413    | Improperly defined sequential function. |      |

- **18.** The output pin of the lib cell is missing timing arcs for the input pins listed in its function attribute.
- **19.** The lib\_cell has a timing arc from an internal pin to an inout pin or an output pin.
- **20.** The lib\_cell is a scan cell, with the cell function defined using a state table and the test cell function defined using an ff group, and has an arc from the scan enable pin to an output pin other than the scan output pin with the value of the timing\_sense attribute set to non\_unate.
- **21.** The pins of the lib\_cell have the clock\_gate\_clock\_pin, clock\_gate\_enable\_pin, and clock\_gate\_out\_pin attributes, but either the cell

## Using the Libraries

is missing the  $\verb|clock_gating_integrated_cell|$  attribute, or has an invalid function or an invalid statetable.

| Message-ID | Title                                                                     | Help                                                                                  |
|------------|---------------------------------------------------------------------------|---------------------------------------------------------------------------------------|
| LBR-98     | Incorrect gating function for combinational clock-gating integrated cell. | The combinational clock-gating integrated cell must be either an AND or OR type gate. |
| LBR-99     | Cannot process state table for clock-gating integrated cell.              | The input node names in the state table must match the cell input pin names.          |

# **Loading Files**

- Overview on page 122
- Tasks on page 123
  - Updating Scripts through Patching on page 123
  - □ Running Scripts on page 124
  - □ Reading HDL Files on page 125
  - □ Reading Verilog Files on page 131
  - □ Reading VHDL Files on page 139
  - □ Reading Designs with Mixed Verilog and VHDL Files on page 143
  - □ Reading and Elaborating a Structural Netlist Design on page 145
  - □ Reading a Partially Structural Design on page 146
  - □ Keeping Track of Loaded HDL Files on page 148
  - □ Importing the Floorplan on page 148

## **Overview**

This chapter describes how to load HDL files into Genus.



**Loading Files** 

## **Tasks**

- <u>Updating Scripts through Patching</u> on page 123
- Running Scripts on page 124
- Reading HDL Files on page 125
- Reading Verilog Files on page 131
- Reading VHDL Files on page 139
- Reading Designs with Mixed Verilog and VHDL Files on page 143
- Keeping Track of Loaded HDL Files on page 148

## **Updating Scripts through Patching**

The patch mechanism in Genus allows you to potentially fix a problem, in Tcl, without waiting for the next official release. Also, in the last stages of a tapeout, it can address targeted issues without absorbing an entire new feature set that accompanies a new release. Specifically, this mechanism is a Tcl fix that is automatically sourced during initialization, thus saving you the trouble of having to modify your scripts.

Patches are tied to a version or version range, and they are only applied to the versions they were meant to be used on.

There are two ways to activate a Tcl patch:

**1.** Copy the patch to the following directory:

```
$CDN SYNTH ROOT/lib/cdn/patches
```

You may have to create the directory.

2. .Copy the patch to any directory and point the environment CDN\_SYNTH\_PATCH\_DIR variable to that directory.

When a patch is successfully loaded, the Genus banner will show the patch ID as part of the version. For example, if patches 1 and 3 are applied to version 15.20, the banner would show the version as being 15.20.p.1.3.

The program\_version attribute does not change. The order of the patch IDs are in the order in which they are loaded.

**Loading Files** 

## **Running Scripts**

Genus is a Tcl-based tool and therefore you can create scripts to execute a series of commands instead of typing each command individually. The entire interface is accessible through Tcl and true Tcl syntax and semantics are supported. You can create the script(s) in a text editor and then run them in one of two ways:

■ From the UNIX command line, use the -f option with the genus command to start Genus and run your scripts immediately:

```
unix> genus -f script file1 -f script file2 ...
```

**Note:** If you have multiple scripts, use the -f switch as many times as needed. The scripts are executed in the order they are entered.

■ You can simultaneously invoke Genus as a background process and execute a script by typing the following command from the UNIX command line:

```
unix> genus < script file name &
```

■ If Genus is already running, use the include or source command followed by the names of the scripts:

```
genus:root: 1> include script_file1 script_file2 ...
or:
    genus:root: 2> source script_file1 script_file2 ...
```

For a sample script file, see "Simple Synthesis Template" on page 323.

For information on using interactive GUI commands so that you can write your own scripts to interact with the GUI and to add features that are not part of the normal installation, see <u>Genus GUI Guide</u> for detailed information.

## **Reading HDL Files**

## **Loading HDL Files**

HDL files contain design information, such as structural code or RTL implementations. Use the read\_hdl command to read HDL files into Genus. When you issue a read\_hdl command, Genus reads the files and performs syntax checks.

Read one or more HDL files in the order given into memory using the following command:

If the design is described by multiple HDL files, you can read them in using the following methods:

■ List the filenames of all the HDL files and use the read\_hdl command once to read the files simultaneously. For example:

```
read_hdl top.v block1.v block2.v

or
    set file_list {top.v block1.v block2.v}
    read_hdl $file_list

or
    read hdl -f optionfile
```

**Note:** The host directory where the HDL files are searched for is specified using the init\_hdl\_search\_path root attribute.

See Specifying HDL Search Paths on page 130 for more information.

The following command reads two VHDL files into a library you defined:

```
read hdl -language vhdl -library my lib {example1.vhd example2.vhd}
```

■ Use the read\_hdl command multiple times to read the files sequentially. For example:

```
read_hdl top.v
read_hdl {block1.v block2.v}

or

read_hdl top.v
read_hdl block1.v
read_hdl block2.v
```

#### **Loading Files**

If multiple files of a design are located at different locations in the UNIX file system, use the <u>init\_hdl\_search\_path</u> attribute to make the TCL scripting more concise. See <u>Specifying HDL Search Paths</u> on page 130 for an example.

- Use the -language option to specify the language for parsing the design files.
  - Use the v1995 option to specify the Verilog IEEE Std 1364-1995 compliance. However, when specifying the v1995 option, the read\_hdl command honors the signed keyword that was added to the Verilog syntax by IEEE Std 1364-2001. This lets you declare a signal as signed to infer signed operators.
  - Use the v2001 option to specify Verilog IEEE Std1364-2001 compliance. However, if the only v2001 construct you have in the RTL code is the signed keyword, you can use the v1995 option, which supports this keyword.
  - Use the vhdl option to specify the VHDL mode, and to read VHDL files where the format is specified by the <a href="https://hdl.nead.version">hdl vhdl read version</a> attribute, whose default value is 1993. Read in VHDL designs that are modeled using either the 1987, 2008 or the 1993 version, but do not read in a design that has a mixture of these versions. In other words, use the same version of VHDL when reading in VHDL files.
  - Use the sv option to specify the SystemVerilog 3.1 mode.
- Use the -f option to specify the name of the list file from the simulation environment. For details, refer Reading Designs in Simulation Environment in Genus Synthesis Flows Guide.
- Use the -mixvlog option to ask Genus to automatically read Verilog source file in Verilog1995, Verilog2001, or SystemVerilog standard languages, according to the file extension. It will also consider any other extension as specified by the hdl\_set\_vlog\_file\_extension command.

The default file extensions for Verilog standards are as follows:

```
Verilog 1995: .v95, .v95p
Verilog 2001: .v, .v2k, .vp
System Verilog: .sv, .svp
```

#### **Examples:**

```
read hdl -mixvlog bot.v test.sv
```

The above command will automatically parse bot. v in v2001 format and test. sv in System Verilog format.

```
read hdl -mixvlog -f optionfile
```

Another example with hdl set vlog file extension

```
hdl_set_vlog_file_extension -v2001 .v1
hdl_set_vlog_file_extension -sv .v2 .v3
read hdl -mixvlog bot.v1 test.v2
```

**Loading Files** 

The above command will automatically parse bot.v1 in v2001 language and test.v2 in System Verilog.

■ Use the -library option to specify the name of the Verilog or VHDL library in which the definitions will be stored.

A virtual directory with the library name will be created in the hdl\_libraries directory of the design hierarchy if it does not already exist. The library definitions remain in effect until elaboration, after which all library definitions are deleted. By specifying Verilog and VHDL library names, you can read in multiple Verilog modules and VHDL entities (and VHDL packages) with the same name without overwriting each other.

The following example loads a single VHDL file and specifies a single VHDL library:

```
read hdl -language vhdl -library lib1 test1.vhdl
```

The following commands read in two Verilog files that each contain a Verilog module with the same name (compute) but with different functionality. To store both definitions, the -library option indicates in which library to store the definition.

```
read_hdl -language v2001 -library lib1 test_01_1.v
read_hdl -language v2001 -library lib2 test_01_2.v
vls /hdl_libraries/lib1/architectures/
/hdl_libraries/lib1/architectures:
./ compute/
vls /hdl_libraries/lib2/architectures/
/hdl_libraries/lib2/architectures:
./ compute/
```

■ Use the -netlist option to read structural Verilog 1995 files.

In the following example, the -v1995 option is ignored. Both rtl.v and struct.v are parsed in the structural mode.

```
read hdl -language v1995 rtl.v -netlist struct.v
```

Follow these guidelines when reading HDL files:

- Read files containing macro definitions before the macros are used.
- Using the -language option with the read\_hdl command will override the setting of the hdl\_language attribute.
- Follow the read\_hdl command with the elaborate command before using constraint or optimization commands.
- Read in a compressed gzip file. For example:

```
read_hdl -language vhdl sample.vhdl.gz.
```

Genus detects the .gz file suffix and automatically unzips the input file.

### **Loading Files**

## **Specifying the HDL Language Mode**

> Specify the default language version to read HDL designs using the following attribute:

```
set db <u>hdl language</u> {v2001 | v1995 | sv | vhdl}
```

Default: v2001

This attribute ensures that only HDL files that conform to the appropriate version are parsed successfully.

**Note:** Using the -language option with the read\_hdl command will override the setting of the hdl\_language attribute.

By default, Genus reads Verilog, not VHDL. When reading in Verilog, by default Genus reads Verilog-2001 not Verilog-1995. When reading VHDL, by default Genus reads VHDL-1993, not VHDL-1987.

Table 4-1 lists the language modes and the various ways you can use the commands and attributes to set these modes.

**Table 4-1 Specifying the Language Mode** 

| Language Mode | Command                           |
|---------------|-----------------------------------|
| Verilog-1995  | read_hdl -language v1995 design.v |
|               | or                                |
|               | set_db hdl_language v1995         |
|               | read_hdl design.v                 |
| Verilog-2001  | read_hdl -language v2001 design.v |
|               | or                                |
|               | set_db hdl_language v2001         |
|               | read_hdl design.v                 |
| SystemVerilog | read_hdl -language sv design.v    |
|               | or                                |
|               | set_db hdl_language sv            |
|               | read_hdl design.v                 |

## Loading Files

| Language Mode | Command                            |
|---------------|------------------------------------|
| VHDL-1987     | set_db hdl_vhdl_read_version 1987  |
|               | read_hdl -language vhdl design.vhd |
|               | or                                 |
|               | set_db hdl_vhdl_read_version 1987  |
|               | set_db hdl_language vhdl           |
|               | read_hdl design.vhd                |
| VHDL-1993     | set_db hdl_vhdl_read_version 1993  |
|               | read_hdl -language vhdl design.vhd |
|               | or                                 |
|               | set_db hdl_vhdl_read_version 1993  |
|               | set_db hdl_language vhdl           |
|               | read_hdl design.vhd                |

Loading Files

## **Specifying HDL Search Paths**

HDL files may not be located in the current working directory. Use the <code>init\_hdl\_search\_path</code> attribute to tell Genus where to look for HDL files. This attribute carries a list of UNIX directories. Whenever a file specified with the <code>read\_hdl</code> command or an `include file specified in the Verilog code is needed, Genus goes to these directories to look for it.

> Specify a list of UNIX directories where Genus should search for files specified with the read\_hdl command. For example, the following commands specifies the search path and reads in the top.v and sub.v files from the appropriate location:

```
set_db <u>init hdl search path</u> {../location_of_top ../location_of_sub}
read_hdl top.v sub.v
```

Default: set db init hdl search path .

If this attribute carries multiple UNIX directories, the way Genus searches for HDL files is similar to the search path mechanism in UNIX. Searching for a file follows the order of the directories located in the <code>init\_hdl\_search\_path</code> attribute. The search stops as soon a file is found without trying to explore whether there is another file of the same name located at some other directory specified by the <code>init\_hdl\_search\_path</code> attribute. In other words, if multiple candidates exist, the one found first is chosen.

For example, assume the design consists of the following three files:

```
./top.v
/home/export/my_username/my_project/latest_ver/block1/block1.v
/home/export/my_username/my_project/latest_ver/block2/block2.v
```

and top.v needs the following `include file:

```
'include "def.h"
```

that is located at the following location:

```
/home/export/my username/my project/latest ver/header/def.h
```

Use the following commands to manage the TCL scripting:

- If a Verilog subprogram is annotated by a map\_to\_module pragma, which maps it to a module defined in VHDL or a cell defined in a library, the name-based mapping is case-sensitive, and can be affected by the value of the hdl\_vhdl\_case attribute.
- If a VHDL subprogram is annotated by a map\_to\_module pragma, which maps it to a module defined in Verilog or a cell that is defined in a library, the name-based mapping is case-insensitive.

## **Reading Verilog Files**

### **Defining Verilog Macros**

There are two ways to define a Verilog macro:

- Define it using the read\_hdl command
- Define it in the Verilog code

#### Defining a Verilog Macro Using the read\_hdl -define Command

➤ Define a Verilog macro using the -define option with the read\_hdl command as follows:

```
read hdl -define macro verilog_filenames
```

This is equivalent to having a 'define macro in the Verilog file.

➤ Define the value of a Verilog macro using the -define "macro = value" with the read hdl command as follows:

```
read_hdl -define "macro = value" verilog_filenames
```

This is equivalent to having a 'define macro in the Verilog file.

When the read\_hdl command uses the -define option, it prepends the equivalent 'define statement to the Verilog file it is loading. For example, you can use one of the following commands:

```
read_hdl -define WA=4 -define WB=6 test.v
read hdl -define "WA = 4" -define "WB = 6" test.v
```

to read the Verilog file shown in Example 4-1.

### Example 4-1 Defining a Verilog Macro Using the read\_hdl -define Command

```
'define MAX(a, b) ((a) > (b) ? (a) : (b))
module test (y, a, b);
  input ['WA-1:0] a;
  input ['WB-1:0] b;
  output ['MAX('WA, 'WB)-1:0] y;
  assign y = a + b;
endmodule
```

**Loading Files** 

This is equivalent to using the read\_hdl test.v command to read the Verilog file shown in Example 4-2.

#### Example 4-2 Verilog File with a `define Macro

```
'define WA 4
'define WB 6
'define MAX(a, b) ((a) > (b) ? (a) : (b))
module test (y, a, b);
  input ['WA-1:0] a;
  input ['WB-1:0] b;
  output ['MAX('WA, 'WB)-1:0] y;
  assign y = a + b;
endmodule
```

## Important

The order in which you define a Verilog macro is important. Using the <code>-define</code> option cannot change a Verilog macro that is defined in the Verilog file. The definition in the HDL code will override the definition using the <code>read\_hdl</code> command at the command line.

For example, the following command reads the Verilog file shown in Example 4-3:

```
read_hdl -define WIDTH=6 -define WIDTH=8 test.v
```

# Example 4-3 Using the -define Option Cannot Change a Macro Defined in Verilog Code

```
'define WIDTH 4
module test (y, a, b);
   input ['WIDTH-1:0] a, b;
   output ['WIDTH-1:0] y;
   assign y = a + b;
endmodule
```

This is equivalent to using the read\_hdl test.v command to read the Verilog file shown in Example 4-4.

**Loading Files** 

### Example 4-4 Macro Definition in Verilog Code Overrides read\_hdl -define Command

```
'define WIDTH 6
'define WIDTH 8
'define WIDTH 4
module test (y, a, b);
   input ['WIDTH-1:0] a, b;
   output ['WIDTH-1:0] y;
   assign y = a + b;
endmodule
```

In this case, the <code>-define</code> option is overridden and is therefore, ineffective. If a macro is intended to be optionally overridden by the <code>-define</code> option using the <code>read\_hdl</code> command, the Verilog code needs to check the macro's existence before defining it. For example, you can remodel Example 4-4 using the modeling style, shown in Example 4-5.

### **Example 4-5 Overriding a Macro Definition in the Verilog Code**

```
'ifdef WIDTH // do nothing
'else
'define WIDTH 4
'endif
module test (y, a, b);
   input ['WIDTH-1:0] a, b;
   output ['WIDTH-1:0] y;
   assign y = a + b;
endmodule
```

**Loading Files** 

#### Modeling a Macro Using Verilog-2001

Alternatively, using Verilog-2001 you can use the Verilog modeling style shown in Example 4-6.

#### **Example 4-6 Modeling a Macro Definition Using Verilog-2001**

```
'ifndef WIDTH
'define WIDTH 4
'endif
module test (y, a, b);
   input ['WIDTH-1:0] a, b;
   output ['WIDTH-1:0] y;
   assign y = a + b;
endmodule
```

#### Reading a Design with Verilog Macros for Multiple HDL Files

If a design is described by multiple HDL files and Verilog macros are used in the design description, then the order of reading these HDL files is important.

When the read\_hdl command is given more than one filename, specify the filenames in a TCL list. The read\_hdl command loads the files in the specified order in the TCL list.

Define statements are persistent across all the files read in by a single read\_hdl command. If the 'define statements are contained in a separate "header" file, then read that header file first to apply it to all the subsequent Verilog files.

For example, the following command apply the 'define statements in header.h to file1.v, file2.v, and file3.v:

```
read_hdl "header.h file1.v file2.v file3.v"
read hdl "file4.v"
```

Since file4.v is read with a separate read\_hdl command, the `define statements in the header.h file are not applied to file4.v.

If multiple read\_hdl commands are used to load the HDL files, then a 'define statement is effective until the last file is read, regardless of whether a Verilog macro is defined in an included header file or in the Verilog file itself. The 'define statement does not cross over to the next read\_hdl command.

#### **Loading Files**

Therefore, the rules are as follows:

- Read files containing macro definitions before the macros are used.
- Read files containing a macro definition and files using the macro definition in the same read hdl command.

For example, the following files are used to show how ordering affects the functionality of a synthesized netlist:

- A one-line test.h file with the 'define FUNC 2 statement
- A test0.v file, as shown in Example 4-7

#### Example 4-7 test0.v File

```
'include "test.h"
module tst (y, a, b, c);
  input [3:0] a, b, c;
  output [3:0] y;
  wire [3:0] p;
  blk1 u1 (p, a, b);
  blk2 u2 (y, p, c);
endmodule
```

■ The test1.v file, as shown in Example 4-8.

#### Example 4-8 test1.v File

```
'ifndef FUNC
    'define FUNC 1
'endif
module blk1 (y, a, b);
    input [3:0] a, b;
    output [3:0] y;
    reg [3:0] y;
    always @ (a or b)
        case ('FUNC)
        1: y <= a & b;
        2: y <= a | b;
        3: y <= a ^ b;
        endcase
endmodule</pre>
```

Loading Files

■ The test2.v file, as shown in Example 4-9.

### Example 4-9 test2.v File

```
'ifndef FUNC
    'define FUNC 1
'endif
module blk2 (y, a, b);
    input [3:0] a, b;
    output [3:0] y;
    reg [3:0] y;
    always @ (a or b)
        case ('FUNC)
        1:  y <= a & b;
        2:  y <= a | b;
        3:  y <= a ^ b;
        endcase
endmodule</pre>
```

Using the following sequence of commands, with multiple read\_hdl commands:

```
set_db library tutorial.lib
set_db init_hdl_search_path .
read_hdl -language sv test0.v test1.v
read_hdl -language sv test2.v
elaborate
write hdl -g
```

If the test1.v file is affected by the macro definition in the test.h file, but the test2.v file is not, then Example 4-10 shows the generated netlist:

Loading Files

# Example 4-10 Generated Netlist for Verilog Macros Using Multiple read\_hdl Commands

```
module blk1 w 4 (y, a, b); // FUNC defined in test.h
    input [3:0] a, b;
    output [3:0] y;
    wire [3:0] a, b;
    3:0 [3:0] y;
    or g1 (y[0], a[0], b[0]);
    or g2 (y[1], a[1], b[1]);
    or g3 (y[2], a[2], b[2]);
    or g4 (y[3], a[3], b[3]);
endmodule
module blk2 w 4 (y, a, b); // FUNC defined by itself
    input [3:0] a, b;
    output [3:0] y;
    wire [3:0] a, b;
    wire [3:0] y;
    and g1 (y[0], a[0], b[0]);
    and g2 (y[1], a[1], b[1]);
    and g3 (y[2], a[2], b[2]);
    and g4 (y[3], a[3], b[3]);
endmodule
module tst (y, a, b, c);
    input [3:0] a, b, c;
    output [3:00] y;
    wire [3:0] p;
    blk1 w 4 u1(.y (p), .a (a), .b (b));
    blk2 w 4 u2(.y (y), .a (p), .b (c));
endmodule
```

Using the following sequence of commands, with only one read\_hdl command:

```
set_db library tutorial.lib
set_db init_hdl_search_path .
read_hdl -language sv test1.v test0.v test2.v
elaborate
write_hdl -g
```

If the test1.v file is not affected by the macro definition in test.h, but the test2.v file is, then Example 4-11 shows the generated netlist.

**Loading Files** 

### Example 4-11 Generated Netlist for Verilog Macros Using One read\_hdl Command

```
module blk1 w 4(y, a, b); // FUNC defined by itself
    input [3:0] a, b;
    output [3:0] y;
    wire [3:0] a, b;
    wire [3:0] y;
    and g1 (y[0], a[0], b[0]);
    and g2 (y[1], a[1], b[1]);
    and g3 (y[2], a[2], b[2]);
    and q4 (y[3], a[3], b[3]);
endmodule
module blk2_w_4(y, a, b); // FUNC defined in test.h
    input [3:0] a, b;
    output [3:0] y;
    wire [3:0] a, b;
    wire [3:0] y;
    or g1 (y[0], a[0], b[0]);
    or g2 (y[1], a[1], b[1]);
    or g3 (y[2], a[2], b[2]);
    or g4 (y[3], a[3], b[3]);
endmodule
module tst(y, a, b, c);
    input [3:0] a, b, c;
    output [3:0] y;
    wire [3:0] p;
    blk1 w 4 u1(.y (p), .a (a), .b (b));
    blk2_w_4 u2(.y(y), .a(p), .b(c));
endmodule
```

## Reading VHDL Files

## **Specifying the VHDL Environment**

➤ Change the environment setting using the hdl\_vhdl\_environment attribute:

```
set_db hdl vhdl environment {common | synergy}
```

Default: common.

Important

Do not change the hdl\_vhdl\_environment attribute after using the read\_hdl command or previously analyzed units will be invalidated.

Follow these guidelines when using a predefined VHDL environment:

- Packages and entities in VHDL are stored in libraries. A package contains a collection of commonly used declarations and subprograms. A package can be compiled and used by more than one design or entity.
- Genus provides a set of pre-defined packages for VHDL designs that use standard arithmetic packages defined by IEEE, Cadence, or Synopsys. The Genus-provided version of these pre-defined packages are tagged with special directives that let Genus implement the arithmetic operators efficiently. Each VHDL environment is associated with a unique set of pre-defined packages.
- In each Genus session, based on the setting of the VHDL environment (common or synergy) and the VHDL version (1987, 1993, 2003), Genus pre-loads a set of pre-defined packages from the following directory:

```
$CDN SYNTH ROOT/lib/vhdl/
```

■ Refer to Table 4-2 for a description of the predefined VHDL environments and to Table 4-3 for descriptions of all the predefined libraries for each of the VHDL environments.

See <u>Using Arithmetic Packages from Other Vendors</u> on page 141 for more information.

#### **Table 4-2 Predefined VHDL Environments**

| synergy | Uses the arithmetic packages supported by the CADENCE Synergy synthesis tool.                                                            |
|---------|------------------------------------------------------------------------------------------------------------------------------------------|
| common  | Uses the arithmetic packages supported by the IEEE standards and the arithmetic packages supported by Synopsys' VHDL Compiler. (Default) |

Loading Files

**Table 4-3 Predefined VHDL Libraries Synergy Environment** 

| Library  | Packages                            |
|----------|-------------------------------------|
| CADENCE  | attributes                          |
| STD      | standard                            |
|          | textio                              |
| SYNERGY  | constraints                         |
|          | signed_arith                        |
|          | std_logic_misc                      |
| IEEE     | std_logic_1164                      |
|          | std_logic_arith                     |
|          | std_logic_textio                    |
| CADENCE  | attributes                          |
| STD      | standard                            |
|          | textio                              |
| SYNOPSYS | attributes                          |
|          | bv_arithmetic                       |
| IEEE     | numeric_bit                         |
|          | numeric_std                         |
|          | std_logic_1164                      |
|          | std_logic_arith                     |
|          | std_logic_misc                      |
|          | std_logic_signed                    |
|          | std_logic_textio                    |
|          | std_logic_unsigned                  |
|          | vital_primitives                    |
|          | vital_timing                        |
|          | std_logic_unsigned vital_primitives |

Loading Files

### Verifying VHDL Code Compliance with the LRM

➤ To enforce a strict interpretation of the *VHDL Language Reference Manual* (LRM) to guarantee portability to other VHDL tools, use the following attribute:

```
set_db hdl_vhdl_lrm_compliance true
Default: false
```

## Specifying Illegal Characters in VHDL

If you want to include characters in a name that are illegal in VHDL, add a  $\setminus$  character before and after the name, and add space after the name.

## **Showing the VHDL Logical Libraries**

➤ Show the VHDL logical libraries using the vls /hdl\_libraries/\* command. For example:

```
vls /hdl libraries
```

For detailed information, see Chapter 2, "Genus Design Information Hierarchy."

## **Using Arithmetic Packages from Other Vendors**

See <u>Specifying the VHDL Environment</u> on page 139 for a description of the pre-defined packages for VHDL designs that use standard arithmetic packages defined by IEEE, Cadence, or Synopsys.

You can override any pre-loaded package or add you own package to a pre-defined library if your design must use arithmetic packages from a third-party tool-vendor or IP provider.

To use arithmetic packages from other vendors, follow these steps:

1. Set up your VHDL environment and VHDL version using the following attributes:

```
set_db hdl vhdl environment {common | synergy}
set db hdl vhdl read version { 1993 | 1987 | 2008 }
```

Genus automatically loads the pre-defined packages in pre-defined libraries.

2. Analyze third-party packages to override pre-defined packages, if necessary. For example, suppose you have your own package whose name matches one of the IEEE packages, and the package name is std\_logic\_arith. Suppose the VHDL source

#### **Loading Files**

code of your own package is in a file named my\_std\_logic\_arith.vhdl. You can override this package in the IEEE library using the following command:

```
read hdl -language vhdl -library ieee my std logic arith.vhdl
```

Later, if a VHDL design file contains a reference to this package as follows:

```
library ieee;
use ieee.std logic arith.all;
```

Genus uses the user-defined ieee.std\_logic\_arith package, and never sees the pre-defined ieee.std\_logic\_arith package any more.

3. You can analyze additional third-party packages into a pre-defined library. For example, you have a package whose name does not match one of the pre-defined packages, but you want to add it to the pre-defined IEEE library. Suppose the package name is my\_extra\_pkg and the VHDL source code of this additional package is in a file named my\_extra\_pkg.vhdl. Add the package into the pre-defined IEEE library using he following command:

```
read hdl -language vhdl -library ieee my extra pkg.vhdl
```

Later, your VHDL design file can use this package by:

```
library ieee;
use ieee.my_extra_pkg.all;
```

4. Read the VHDL files of your design.

Note: If an entity refers to a package, read in the package before reading in the entity.

## **Modifying the Case of VHDL Names**

> Specify the case of VHDL names stored in the tool using the following attribute:

```
set_db hdl_vhdl_case { lower | upper | original }
For example:
    set_db hdl_vhdl_case lower
```

The case of VHDL names is only relevant for references by foreign modules. Examples of foreign references are Verilog modules and library cells.

Follow these guidelines when modifying the case of VHDL names:

- lower-Converts all names to lower-case (Xpg is stored as xpg).
- upper—Converts all names to upper-case (Xpg is stored as XPG).
- original—Preserves the case used in the declaration of the object (Xpg is stored as Xpg).

## Reading Designs with Mixed Verilog and VHDL Files

See "Reading Designs with Mixed Verilog-2001 and SystemVerilog Files" in *Genus HDL Modeling Guide* if your design contains a mix of Verilog-2001 and SystemVerilog files.

## Reading in Verilog Modules and VHDL Entities with Same Names

Genus only supports one module or entity with a given name. Any definition, either a module or entity, overwrites a previous definition. Genus generates the following Information message whenever the definition of a module or entity is overwritten by a new module or entity with the same name:

```
Info
         :Replacing previously read module [HPT-76]
         :Replacing VHDL module 'test sub' with Verilog module in file test sub.v
    at line 1
         :A newly read VHDL entity replaces any previously read Verilog module or
         VHDL entity in the same library if its name matches (case-insensitively)
          the existing module or entity.
              For instance:
                 VHDL 'foo' replaces VHDL {'FOO' or 'foo' or 'Foo' or ...} in the
                 same library.
                 VHDL 'foo' (in any library) replaces Verilog {'FOO' or 'foo' or
                 'Foo' or ...} in the same library.
         A newly read Verilog module replaces any previously read Verilog module
          if its name matches (case-sensitively) that module. Further, it replaces
          any previously read VHDL entity in the same library if its name matches
          case -insensitively) that entity.
              For instance:
                 Verilog 'foo' replaces VHDL {'FOO' or 'foo' or 'Foo' or ...} in
                 the same library
                 Verilog 'foo' replaces Verilog 'foo' only.
              In addition:
                 Verilog 'foo' does not replace Verilog 'FOO' and the two remain
    as distinct modules.
```

## Using Case Sensitivity in Verilog/VHDL Mixed-Language Designs

Genus supports a mixed-language design description, which means that the files that make up the design can be written in VHDL, Verilog, and System Verilog. Verilog and System Verilog are case-sensitive languages, while VHDL is case-insensitive. Care must be taken when the HDL code refers to an object defined in another language.

Use the following attributes if your design has objects (such as modules, pins, and parameters) that are defined in one language but referenced in a different language:

### Loading Files

- ➤ To specify how names defined in VHDL are referenced in Verilog or System Verilog, use the hdl vhdl case attribute.
  - When the hdl\_vhdl\_case attribute is set to original, a VHDL entity SuB must be instantiated as SuB in a Verilog file. However, if the hdl\_vhdl\_case attribute is set to upper (lower), the entity must be instantiated as SUB (sub).
- ➤ To specify how Verilog or System Verilog instantiations are interpreted, use the hdl case sensitive instances root attribute.

When set to false, a VHDL entity SUB can be instantiated as sub, SUB, or SuB in a Verilog file. When set to none, it must be instantiated as SUB.

# Reading and Elaborating a Structural Netlist Design

If the entire design is described by a Verilog-1995 or Verilog-2001structural netlist, use the read netlist command to read and elaborate a structural netlist. This command creates a generic netlist that is ready to be synthesized. You do not need to use the elaborate command.

The read\_hdl -netlist and the read\_netlist commands support the following attributes in the structural flow:

#### Root attributes:

A structural Verilog netlist consists of:

- Instantiations of technology elements, Verilog built-in primitives, or user defined modules
- Concurrent assignment statements
- Simple expressions, such as references to nets, bit selects, part selects of nets, concatenations of nets, and the ~ (unary) operator

If the netlist loaded with a single read\_netlist command has multiple top-level modules, Genus randomly selects one of them and deletes the remaining top-level modules.

Each time you use the read\_netlist command, a new design object is created in the /designs/... directory of the information hierarchy. As a result, the linking of structural modules that were read using multiple read\_netlist commands did not happen explicitly because the modules resided under multiple design objects.

**Note:** To specify a top-level module, which should be preserved as a design object, use the -top modulename option with the read\_netlist command.

#### Genus User Guide

**Loading Files** 

# Reading a Partially Structural Design

If parts of the input design is in the form of a structural netlist, then the design is a partially structural design. You can read and elaborate partially structural files provided the structural part of the input design is in the form of structural Verilog-1995 constructs and is contained in files separate from the non-structural (RTL) input.

Example 4-12 shows a typical read and elaborate session for a partially structural design.

- read hdl -netlist is used to load the structural input files
- read\_hdl without the -netlist option is used to load RTL files

After using the read\_hdl command these modules are visible in the design hierarchy in the /hdl\_libraries/default/architectures directory as hdl\_architecture object types, such as regular RTL input modules. You can then use these paths to get and set attributes on the architecture objects for the structural modules before using the elaborate command.

After the partially structural design has been read using one or more read\_hdl and read\_hdl -netlist commands, use the elaborate command to elaborate the top modules (including those that may be among the structural input), which will represent them as separate design objects in the /designs directory. If you want to elaborate a specific module or set of modules (whether RTL or structural) as the top module(s), then specify this list of modules as an argument to the elaborate command.

Even though you can read structural files using the read\_hdl command without the -netlist option, using the -netlist option lets you read structural files much more efficiently that results in less runtime and memory than using the read\_hdl command without the -netlist option. This efficiency in runtime and memory also applies when you elaborate a structural module that has been read using the read\_hdl -netlist command

#### **Genus User Guide**

Loading Files

## **Example 4-12 Reading a Partially Structural Design**

```
## Commands for reading a technology library, and so on.
## Commands for reading RTL and structural input.
read hdl rtl1.v rtl2.v
read hdl -language vhdl rtl3.vhdl rtl4.vhdl
read hdl -netlist struct1.v struct2.v struct3.v
read_hdl rtl5.v ...
read hdl -netlist struct4.v ...
## Command for getting/setting attributes on hdl architecture objects
## (including the structural modules read in) under hdl_libraries vdir.
## Commands for elaboration
elaborate <optional list of top modules RTL/structural/both>
## Commands for optimization and so on.
read sdc
. . .
syn_gen
syn map
. . .
```

# **Keeping Track of Loaded HDL Files**

➤ Use the <a href="hdl\_filelist">hdl\_filelist</a> attribute to keep track of the HDL files that have been read into Genus. Each time you use elaborate command, the library, filename, and language format are appended to this attribute in a TCL list.

```
read_hdl -language v2001 top.v
elaborate
get_db design:top .hdl_filelist
{default -v2001 {SYNTHESIS} {top.v} {} {}}
read_hdl -language vhdl -library mylib sub.vhdl
elaborate
get_db module:top/sub .hdl_filelist
{mylib -v2001 {SYNTHESIS} {sub.vhd} {} {}}
```

# Importing the Floorplan

Import the floorplan through the DEF file. DEF files are ASCII files that contain information that represent the design at any point during the layout process. DEF files can pass both logical information to and physical information from place-and-route tools.

- Logical information includes internal connectivity (represented by a netlist), grouping information, and physical constraints.
- Physical information includes the floorplan, placement locations and orientations, and routing geometry data.

Genus supports DEF 5.3 and above. Refer to the *LEF/DEF Language Reference* for more information on DEF files.

In Genus, the most common use for the DEF file is to specify the floorplan and placement information. To import a DEF file, use the <u>read\_def</u> command.

```
read def tutorial.def
```

- Overview on page 150
- Tasks on page 151
  - Performing Elaboration on page 151
  - Specifying Top-Level Parameters or Generic Values on page 152
  - □ Specifying HDL Library Search Paths on page 154
  - □ Elaborating a Specified Module or Entity on page 154
  - Naming Individual Bits of Array and Record Ports and Registers on page 154
  - □ Naming Parameterized Modules on page 157
  - □ Keeping Track of the RTL Source Code on page 160
  - Grouping an Extra Level of Design Hierarchy on page 161

# **Overview**

Elaboration involves various design checks and optimizations and is a necessary step to proceed with synthesis. This chapter describes elaboration in detail.



# **Tasks**

- Performing Elaboration on page 151
- Specifying Top-Level Parameters or Generic Values on page 152
- Specifying HDL Library Search Paths on page 154
- Elaborating a Specified Module or Entity on page 154
- Naming Individual Bits of Array and Record Ports and Registers on page 154
- Naming Parameterized Modules on page 157
- Keeping Track of the RTL Source Code on page 160
- Grouping an Extra Level of Design Hierarchy on page 161

# **Performing Elaboration**

The elaborate command automatically elaborates the top-level design and all of its references. During elaboration, Genus performs the following tasks:

- Builds data structures
- Infers registers in the design
- Performs higher-level HDL optimization, such as dead code removal
- Checks semantics

**Note:** If there are any gate-level netlists read in with the RTL files, Genus automatically links the cells to their references in the technology library during elaboration. You do not have to issue an additional command for linking.

```
elaborate [-parameters param] [-lib_path path]...
[-lib_extension ext]... [module]...
```

At the end of elaboration, Genus displays any unresolved references (immediately after the key words Done elaborating):

```
Done elaborating '<top_level_module_name>'. Cannot resolve reference to <ref01> Cannot resolve reference to <ref02> Cannot resolve reference to <ref03>
```

After elaboration, Genus has an internally created data structure for the whole design so you can apply constraints and perform other operations.

# **Specifying Top-Level Parameters or Generic Values**

### **Performing Elaboration with no Parameters**

1. Load all Verilog files with the read\_hdl command.

For information on the read hdl command, see Loading HDL Files on page 125.

**2.** Type the following command to start elaboration with no parameters:

```
elaborate toplevel_module
```

#### **Performing Elaboration with Parameters**

You can overwrite existing design parameters during elaboration. For example, the following module has the width parameter set to 8:

```
module alu(aluout, zero, opcode, data, accum, clock, ena, reset);
  parameter width=8;
  input clock, ina, reset;
  input [width-1.0] data, accum;
  input [2:0] opcode;
  output [width-1.0] aluout;
  output zero;
```

You can change the value of width to 16 by issuing the following command:

```
elaborate alu -parameters 16
```

The alu\_out will be built as a 16-bit port.

# /Important

If there are multiple parameters in your Verilog code, you must specify the value of each one in the order that they appear in the code. *Do not skip any parameters or you risk setting one to the wrong value.* 

The following example sets the value of the first parameter to 16, the second to 8, and the third to 32.

```
elaborate design1 -parameters {16 8 32}
```

## **Overriding Top-Level Parameter or Generic Values**

While automatic elaboration works for designs that are instantiated in a higher level design, some applications require to override the default parameters or generic values directly from the elaborate command, as in elaborating top-level modules or entities with different parameters or generic values.

➤ Override the default parameter values using the -parameters option with the elaborate command, as shown in Example 5-1. This option specifies the values to use for the indicated parameters.

#### **Example 5-1 Overriding the Default Top-Level Parameter Values**

```
//Synthesizing the design TOP with parameter values L=3 and R=2:
elaborate TOP -parameters {3 2}
//yields the following output:
Setting attribute of root /: 'hdl_parameter_naming_style' = _%s%d
Setting attribute of root /: 'library' = tutorial.lib
Elaborating top-level block 'TOP_L3_R2' from file 'ex11.v'.
Done elaborating 'TOP L3 R2'
```

➤ Override top-level parameter values using the -parameters option with the elaborate command using named associations as follows:

```
elaborate -parameters { {name1 value1} {name2 value2} ...} [module...]
```

By default, the top-level module is built. If fewer parameters are specified than the ones existing in the design, then the default values of the missing parameters will be used in building the design. If more parameters are specified than the ones existing in the design, then the extra parameters are ignored.

➤ Synthesize the ADD design with the parameter or generic values L=0 and R=7 using the following command:

```
elaborate ADD -parameters {{L 0} {R 7}}
```

➤ To synthesize all bit widths for the adder ADD from 1 through 16, use:

```
foreach i {0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15} {
eval elaborate ADD -parameters "{{L 0} {R [expr $i]}}"
```

# **Specifying HDL Library Search Paths**

Specify a list of UNIX directories where Genus should search for files for unresolved modules or entities when using the <a href="mailto:elaborate">elaborate</a> commands. For example, the following commands specifies the search path and reads in the top.v file, which has an instance of module sub, but the top.v file does not contain a description of module sub:

```
set_db init hdl search path {../location_of_top}
read_hdl top.v
set_db library tutorial.lib
elaborate -lib_path ../mylibs -lib_path /home/verilog/libs -lib_extension ".h"
-lib_extension ".v"
```

### The latter command is equivalent to the following:

```
elaborate -lib_path {../mylibs /home/verilog/libs} -lib_extension { ".h" ".v" }
```

The <code>elaborate</code> command looks for the <code>top.v</code> file in the directories specified through the <code>init\_hdl\_search\_path</code> attribute. After <code>top.v</code> is parsed, the <code>elaborate</code> command looks for undefined modules, such as <code>sub</code>, in the directories specified through the <code>-lib\_path</code> option. First, the tool looks for a file that corresponds to the name of the module appended by the first specified file extension (<code>sub.h</code>). Next, it looks for a file that corresponds to the name of the module appended by the next specified file extension (<code>sub.v</code>), and so on.

# **Elaborating a Specified Module or Entity**

➤ Generate a generic netlist for a specific Verilog module and all its sub-modules, or a VHDL entity and all its components using the elaborate command as follows:

```
elaborate des_top
```

# Naming Individual Bits of Array and Record Ports and Registers

Use the following attributes to control the instance names of sequential elements (flip-flops and latches) that represent individual bits of an array or a VHDL record. They also control bit-blasted port names of an input/output port that is an array or a VHDL record.

- hdl array naming style
- hdl\_record\_naming\_style
- hdl reg naming style

→ Use the hdl\_array\_naming\_style attribute to control the format for naming individual elements of an array variable or signal in the synthesized netlist.

Default: %s[%d]

The hdl\_array\_naming\_style attribute value must include one instance of %s to represent the variable name followed by one instance of %d to represent the bit number. For example, possible values are %s%d, %s[%d], and %s\_\_%d.

 Use the hdl\_record\_naming\_style attribute to control the format for naming individual elements of a record variable or signal in the synthesized netlist.

Default: %s[%s]

The hdl\_record\_naming\_style attribute value must include two instances of %s, the first to represent the variable name and the second to represent the field name.

→ Use the hdl\_reg\_naming\_style attribute to control the format for naming flip-flop or latch instances inferred from signals or variables in the input HDL.

Default: %s\_reg%s

The hdl\_reg\_naming\_style attribute value must include two instances of %s, the first to represent the name of the variable from which the flip-flop or latch was inferred, and the second to represent the bit number as specified by the hdl\_array\_naming\_style attribute if the variable is an array.

**Note:** When setting the naming style attribute values, Tcl-special characters such as brackets must be escaped with the \ character. For example:

```
set db hdl array naming style %s\[%d\]
```

The following table shows how variables in input Verilog are specified in the netlist for the default values of the naming style attributes.

| Description | Input Verilog                                                            | Netlist Wire                               | Netlist Instance                                              |
|-------------|--------------------------------------------------------------------------|--------------------------------------------|---------------------------------------------------------------|
| scalar      | reg a;                                                                   | wire a;                                    | CDN_flop a_reg ();                                            |
| bit-vector  | reg [1:0] b;                                                             | wire [1:0] b;                              | CDN_flop \b_reg[0] ();                                        |
| array       | reg [1:0] c[5:4][3:2]                                                    | wire [1:0] \c[4][2];                       | CDN_flop \c_reg[4][2][0] ();<br>CDN_flop \c_reg[4][2][1] ();  |
| record      | <pre>typedef struct {     [1:0] f1;     f2; }rec_type; rec_type d;</pre> | <pre>wire [1:0] \d[f1]; wire \d[f2];</pre> | <pre>CDN_flop \d_reg[f2] (); CDN_flop \d_reg[f1][0] ();</pre> |

# Naming Individual Bits of Multi-Bit Wires

To specify the format to name individual bits of bus wires, set the <a href="https://hdl.bus.wire.naming.style">hdl.bus.wire.naming.style</a> root attribute before elaborating the design.

Default: %s [%d] where %s refers to the variable name and %d to the individual bit.

### **Example**

Consider the following RTL code.

```
module test1(clk,d,q);
   input clk;
   input [0:3] d;
   output [0:3] q;
   reg [0:3] q, tmp;
   always @ (posedge clk) begin
       tmp = d;
   end
   always @ (posedge clk) begin
   q = tmp;
   end
endmodule
```

# Assume the following script:

```
set_db library tutorial.lib
set_db hdl_bus_wire_naming_style %s__%d
read_hdl test.v
elaborate
```

#### After elaboration, the netlist will look like:

```
module test1(clk, d, q);
    input clk;
    input [0:3] d;
    output [0:3] q;
    wire clk;
    wire [0:3] d;
    wire tmp__0, tmp__1, tmp__2, tmp__3;
    CDN_flop \tmp_reg[3] (.clk (clk), .d (d[3]), .sena (1'b1), .aclr (1'b0), .apre (1'b0), .srl (1'b0), .srd (1'b0), .q (tmp__3));
    ...
    CDN_flop \tmp_reg[0] (.clk (clk), .d (d[0]), .sena (1'b1), .aclr (1'b0), .apre (1'b0), .srl (1'b0), .srd (1'b0), .q (tmp__0));
    CDN_flop \tmp_reg[3] (.clk (clk), .d (tmp__3), .sena (1'b1), .aclr (1'b0), .apre (1'b0), .srl (1'b0), .srd (1'b0), .q (q[3]));
    ...
endmodule

'ifdef GEN_CDN_GENERIC_GATE
'else
module CDN_flop(clk, d, sena, aclr, apre, srl, srd, q);
...
endmodule
```

# **Naming Parameterized Modules**

> Specify the format of module names generated for parameterized modules using the <a href="https://https://https://https://https://https://https://https://https://https://https://https://https://https://https://https://https://https://https://https://https://https://https://https://https://https://https://https://https://https://https://https://https://https://https://https://https://https://https://https://https://https://https://https://https://https://https://https://https://https://https://https://https://https://https://https://https://https://https://https://https://https://https://https://https://https://https://https://https://https://https://https://https://https://https://https://https://https://https://https://https://https://https://https://https://https://https://https://https://https://https://https://https://https://https://https://https://https://https://https://https://https://https://https://https://https://https://https://https://https://https://https://https://https://https://https://https://https://https://https://https://https://https://https://https://https://https://https://https://https://https://https://https://https://https://https://https://https://https://https://https://https://https://https://https://https://https://https://https://https://https://https://https://https://https://https://https://https://https://https://https://https://https://https://https://https://https://https://https://https://https://https://https://https://https://https://https://https://https://https://https://https://https://https://https://https://https://https://https://https://https://https://https://https://https://https://https://https://https://https://https://https://https://https://https://https://https://https://https://https://https://https://https://https://https://https://https://https://https://https://https://https://https://https://https://https://https://https://https://https://https://https://https://https://https://https://https://https://https://https://https://https://https://https://ht

```
set_db hdl_parameter_naming_style _%s%d
```

The elaborate command automatically elaborates the design by propagating parameter values specified for instantiation, as shown in Example 5-2. In this Verilog example, the elaborate command builds the modules TOP and BOT, derived from the instance u0 in design TOP. The actual 7 and 0 values of the two L and R parameters provided with the u0 instance override the default values in the module definition for BOT. The final name of the module (or module) will be BOT\_L7\_R0.

### **Example 5-2 Automatic Elaboration**

```
module BOT(o);
  parameter L = 1;
  parameter R = 1;
output [L:R] o;
  assign o = 1'b0;
endmodule

module TOP(o);
  output [7:0] o;

BOT #(7,0) u0(o);
endmodule
```

Example 5-3 is a VHDL design that will be used to show how specify different suffix formats using the hdl\_parameter\_naming\_style attribute.

# **Example 5-3 Test VHDL**

```
library ieee;
use ieee.std logic 1164.all;
entity top is
    port (d in : in std logic vector(63 downto 0);
          d out : out std logic vector(63 downto 0));
end top;
architecture rtl of top is
    component core
        generic (param_1st : integer := 7;
                 param 2nd : integer := 4 );
        port ( d in : in std logic vector(63 downto 0);
                d out : out std logic vector(63 downto 0)
);
    end component;
begin
    u1 : core
        generic map (param 1st => 1, param 2nd => 4)
        port map (d in => d in, d out => d out);
end rtl;
```

If you specify the \_%s\_%d suffix format as shown in the VHDL Example 5-4, then the modules names in the netlist will be as shown in Example 5-5.

# Example 5-4 set\_db hdl\_parameter\_naming\_style \_%s\_%d

```
set_db hdl_parameter_naming_style "_%s_%d"
set_db library tutorial.lib
read_hdl -language vhdl test.vhd
elaborate top
write hdl
```

# Example 5-5 Netlist With the hdl\_parameter\_naming\_style \_%s\_%d Suffix Format

```
module core_param_1st_7_param_2nd_4 (d_in, d_out);
    input [63:0] d_in;
    output [63:0] d_out;
endmodule

module top (d_in, d_out);
    input [63:0] d_in;
    output [63:0] d_out;
    core_param_1st_7_param_2nd_4 u1 (.d_in(d_in),.d_out(d_out));
    ...
endmodule
```

If you specify the \_%s%d default suffix format as shown in Example 5-6, then the modules names in the netlist will be as shown in Example 5-7.

# Example 5-6 set\_db hdl\_parameter\_naming\_style "\_%s%d"

```
set_db hdl_parameter_naming_style "_%s%d"
set_db library tutorial.lib
read_hdl -language vhdl test.vhd
elaborate top
write hdl
```

# Example 5-7 Netlist with the Default hdl\_parameter\_naming\_style Suffix Format

```
module core_param_1st7_param_2nd4 (d_in, d_out);
    input [63:0] d_in;
    output [63:0] d_out;
endmodule

module top (d_in, d_out);
    input [63:0] d_in;
    output [63:0] d_out;
    core_param_1st7_param_2nd4 u1 (.d_in(d_in),.d_out(d_out));
    ...
endmodule
```

If you specify the \_%d suffix format as shown in the VHDL Example 5-8, then the modules names in the netlist will be as shown in Example 5-9.

# Example 5-8 set\_db hdl\_parameter\_naming\_style "\_%d"

```
set_db hdl_parameter_naming_style "_%d"
set_db library tutorial.lib
read_hdl -language vhdl test.vhd
elaborate top
write hdl
```

# Example 5-9 Netlist With the hdl\_parameter\_naming\_style "\_%d" Suffix Format

```
module core_7_4 (d_in, d_out);
    input [63:0] d_in;
    output [63:0] d_out;
endmodule

module top (d_in, d_out);
    input [63:0] d_in;
    output [63:0] d_out;
    core_7_4 u1 (.d_in(d_in), .d_out(d_out));
    ...
endmodule
```

# **Keeping Track of the RTL Source Code**

> Set the following attribute to true to keep track of the RTL source code:

```
set_db hdl track filename row col { true | false }
Default false
```

This attribute enables Genus to keep track of filenames, line numbers, and column numbers for all instances before optimization. Genus also uses this information in subsequent error and warning messages. Set this attribute to true to enable file, row, column information before using the elaborate command.

# **Grouping an Extra Level of Design Hierarchy**

In general, the design hierarchy described in the RTL code is sacred. Using the elaborate command never ungroups a design hierarchy that you have defined. By default, the <a href="mailto:elaborate">elaborate</a> command does not add a tool-defined hierarchy. The elaborate command creates an additional level of design hierarchy in the following two cases:

- When there are datapath components
- When the group attribute of an hdl\_procedure or hdl\_block object is given a value that is not an empty string. Use the set\_db command to arrange values of the group attribute after using the read\_hdl command and before using the elaborate command.

An hdl\_procedure represents either a process in VHDL or the named begin and end block of an always construct in Verilog. An hdl\_block represents a VHDL block. Each hdl\_procedure and hdl\_block has a group attribute, whose default value is an empty string. During elaboration, within a level of design hierarchy, for example within a Verilog module or a VHDL entity, all hdl\_procedure and hdl\_block objects whose group attribute share the same non-empty value is \*grouped\* as a level of extra design hierarchy.

Grouping of hdl\_procedure and hdl\_block objects does not go beyond the boundary of a user-defined design hierarchy. If two hdl\_procedure and hdl\_block objects in two different modules or entities have the same value assigned to the group attribute, then they will not be put into one module.

To shorten the netlist in the following examples, all these sample RTL designs only infer combinational logic. In actuality, there can be sequential logic in the extra level of design hierarchy created through this mechanism.

- Grouping Multiple Named Verilog Blocks in Verilog into One Module on page 162
- Grouping Multiple Labeled Processes in VHDL into One module on page 164
- Grouping Multiple Labeled Blocks in VHDL into One module on page 166
- Grouping Multiple Instances of Parameterized Named Blocks in Verilog into modules on page 167
- Grouping Multiple Instances of a Parameterized Process in VHDL into modules on page 169
- Grouping Multiple Instances of a Parameterized Block in VHDL into modules on page 172
- Grouping Generated Instances of Named Blocks in Verilog into modules on page 174

 Grouping Generated Instances of Labeled Processes in VHDL into modules on page 176

#### **Grouping Multiple Named Verilog Blocks in Verilog into One Module**

If there are multiple hdl\_procedure objects from multiple named begin and end blocks, and the value of their group attributes are the same, their contents are \*grouped\* into one module.

If there are multiple hdl\_procedure objects, from multiple named begin and end blocks, and the value of their group attributes are different, there will be multiple modules, one for each of these begin-end blocks.

As shown in Example 5-10, the group attribute of the b1 and b3 always blocks are given the same non-empty value of xgrp. Therefore, they are \*grouped\* as a module named  $ex2\_xgrp$  during elaboration.

If there are multiple levels of begin and end blocks in the body of an always construct, then only the outermost begin and end block is made an hdl\_procedure object. An hdl\_procedure object is not created for an inner block.

To reproduce this example, take the Verilog, shown in Example 5-10:

# Example 5-10 Grouping Multiple Named Blocks in Verilog into One module

```
module ex2 (y, a, b);
  input [3:0] a, b;
  output [3:0] y;
  reg [3:0] a_bv, av_b, y;
  always @(a or b)
  begin : b1 a_bv =a & ~b;
  end
  always @(a or b)
  begin : b2 av_b =~a & b;
  end
  always @(a_bv or av_b)
  begin : b3 y =a_bv | av_b;
  end
endmodule
```

# **Genus User Guide**

# Elaborating the Design

# And use the following commands:

```
set_db library tutorial.lib
read_hdl test.v
set_db [get_db hdl_procedures *b1] .group xgrp
set_db [get_db hdl_procedures *b3] .group xgrp
elaborate
write hdl
```

# Example 5-11 shows the resulting post-elaboration generic netlist:

# Example 5-11 Post-Elaboration Generic Netlist for Grouping Multiple Named Blocks into One module

```
module ex2 xgrp (y, av b, a, b);
    input [3:0] av b, a, b;
    output [3:0] y;
   wire [3:0] a bv, bv;
   not g3 (bv[3], b[3]);
   not g2 (bv[2], b[2]);
   not g1 (bv[1], b[1]);
   not g0 (bv[0], b[0]);
    and g7 (a bv[3], a[3], bv[3]);
   and g6 (a bv[2], a[2], bv[2]);
    and g5 (a bv[1], a[1], bv[1]);
    and g4 (a bv[0], a[0], bv[0]);
    or g13 (y[3], a bv[3], av b[3]);
    or g12 (y[2], a bv[2], av b[2]);
    or g11 (y[1], a bv[1], av b[1]);
    or g10 (y[0], a bv[0], av b[0]);
endmodule
   module ex2 (y, a, b);
   input [3:0] a, b;
   output [3:0] y;
    wire [3:0] av b, av;
   not g1 (av[3], a[3]);
   not g3 (av[2], a[2]);
   not g4 (av[1], a[1]);
   not g5 (av[0], a[0]);
   and g6 (av b[0], av[0], b[0]);
    and g2 (av b[1], av[1], b[1]);
    and g7 (av b[2], av[2], b[2]);
    and g8 (av b[3], av[3], b[3]);
    ex2 xgrp ex2 xgrp (.y(y), .av b(av b), .a(a), .b(b));
endmodule
```

# **Grouping Multiple Labeled Processes in VHDL into One module**

If there are multiple hdl\_procedure objects from multiple labeled processes, and the value of their group attributes are the same, then their contents are \*grouped\* into one module.

However, if the value of their group attributes are different, then there will be multiple modules, one for each of these processes.

In Example 5-12, the group attribute of the b1 and b3 processes are given the same non-empty value of xgrp. Therefore they are \*grouped\* as a module named  $ex2\_xgrp$  during elaboration.

To reproduce this example, take the VHDL, shown in Example 5-12:

# Example 5-12 Grouping Multiple Labeled Processes in VHDL into One module

```
library ieee;
use ieee.std logic 1164.all;
entity ex2 is
    port (y : out std_logic_vector (3 downto 0);
    a, b : in std_logic_vector (3 downto 0) );
end;
architecture rtl of ex2 is
    signal a bv, av b : std logic vector (3 downto 0);
begin
    b1 : process (a, b)
    begin a bv <= a and (not b);
    end process;
    b2 : process (a, b)
    begin av b <= (not a) and b;
    end process;
    b3 : process (a bv, av b)
    begin y \le a b\overline{v} or av\overline{b};
    end process;
end:
```

### And use the following commands:

```
set_db library tutorial.lib
read_hdl -language vhdl test.vhd
set_db [get_db hdl_procedures *b1] .group xgrp
set_db [get_db hdl_procedures *b3] .group xgrp
elaborate
write_hdl
```

Example 5-11 shows the resulting post-elaboration generic netlist.

#### **Grouping Multiple Labeled Blocks in VHDL into One module**

If there are multiple hdl\_block objects from multiple labeled blocks, and the value of their group attributes are the same, then their contents are \*grouped\* into one module.

However, if the value of their group attributes are different, then there will be multiple modules, one for each of these processes.

In Example 5-13, the group attribute of the b1 and b3 blocks are given the same non-empty value of xgrp. Therefore they are \*grouped\* as a module named ex2\_xgrp during elaboration.

To reproduce this example, take the VHDL, shown in Example 5-13:

#### Example 5-13 Grouping Multiple Labeled Blocks in VHDL into One module

```
library ieee;
use ieee.std logic 1164.all;
entity ex2 is
   port (y : out std logic vector (3 downto 0);
        a, b : in std logic vector (3 downto 0) );
end;
architecture rtl of ex2 is
    signal a bv, av b : std logic vector (3 downto 0);
begin
   b1 : block begin a bv <= a and (not b);
    end block;
   b2 : block begin av b <= (not a) and b;
    end block;
   b3 : block begin y <= a_bv or av_b;</pre>
    end block;
end;
```

#### And use the following commands:

```
set_db library tutorial.lib
read_hdl -language vhdl test.vhd
set_db [get_db hdl_blocks *b1] .group xgrp
set_db [get_db hdl_blocks *b3] .group xgrp
elaborate
write hdl
```

Example 5-11 shows the resulting post-elaboration generic netlist.

## **Grouping Multiple Instances of Parameterized Named Blocks in Verilog into modules**

Assume that there is a parameterized sub-module that is instantiated multiple times, all with the same parameter value. There is also a named begin and end block in this sub-module and the group attribute of its hdl\_procedure is given a non-empty value. After elaboration, the sub-module is represented by one module; therefore, the hdl\_procedure becomes one module. This happens between the u1 and u2 instances, shown in Example 5-14.

If a parameterized sub-module is instantiated multiple times with different parameter values, then elaboration uniquifies this sub-module and makes one module for each unique set of its parameter values. Before elaboration, when unification has not taken place, a named begin and end block in such a sub-module is represented by one hdl\_procedure object. Assume this hdl\_procedure is given a non-empty group attribute. After elaboration, this one hdl\_procedure becomes multiple modules, one from each of the uniquified parent module, as shown in Example 5-15.

This happens between the  $\rm u1$  and  $\rm u3$  instances, shown in Example 5-14. In other words, during elaboration, making a named block a level of design hierarchy takes place after uniquifying parameterized modules.

To reproduce this example, take the Verilog, shown in Example 5-14:

# **Example 5-14 Grouping Multiple Instances of Parameterized Named Blocks in Verilog into modules**

```
module mid (y, a, b, c);
   parameter w = 8;
    input [w-1:0] a, b, c;
   reg [w-1:0] p;
   output [w-1:0] y;
    always @(a or b)
   begin : blok
    p = a \& b;
    end
    assign y = p \mid c;
endmodule
module ex4 (x, y, z, a, b, c, d);
   parameter w = 4;
    input [w+1:0] a, b, c, d;
    output [w-1:0] x, y;
    output [w+1:0] z;
    mid \#(w) u1 (x, a[w-1:0], b[w-1:0], c[w-1:0]);
              u2 (y, a[w-1:0], b[w-1:0], d[w-1:0]);
   mid \#(w)
   mid \#(w+2) u3 (z, c[w+1:0], d[w+1:0], a[w+1:0]);
endmodule
```

## And use the following commands:

```
set_db library tutorial.lib
read_hdl test.v
set_db [get_db hdl_procedures *blok] .group xgrp
elaborate
write hdl
```

Example 5-15 shows the resulting post-elaboration generic netlist.

# **Example 5-15 Post-Elaboration Netlist for Grouping Multiple Instances of Parameterized Named Blocks into modules**

```
module or op(A, B, Z);
  input [\overline{3}:0] A, B;
  output [3:0] Z;
  wire [3:0] A, B;
  wire [3:0] Z;
  or g1 (Z[0], A[0], B[0]);
  or g2 (Z[1], A[1], B[1]);
or g3 (Z[2], A[2], B[2]);
or g4 (Z[3], A[3], B[3]);
endmodule
module and op(A, B, Z);
  input [3:0] A, B;
  output [3:0] Z;
  wire [3:0] A, B;
  wire [3:0] Z;
  and g1 (Z[0], A[0], B[0]);
and g2 (Z[1], A[1], B[1]);
and g3 (Z[2], A[2], B[2]);
  and g4 (Z[3], A[3], B[3]);
endmodule
module or op 2(A, B, Z);
  input [\overline{5}:\overline{0}] A, B;
  output [5:0] Z;
  wire [5:0] A, B;
  wire [5:0] Z;
  or g1 (Z[0], A[0], B[0]);
or g2 (Z[1], A[1], B[1]);
  or g3 (Z[2], A[2], B[2]);
  or g4 (Z[3], A[3], B[3]);
  or g5 (Z[4], A[4], B[4]);
  or g6 (Z[5], A[5], B[5]);
endmodule
module and_op_1(A, B, Z);
  input [5:0] A, B;
  output [5:0] Z;
  wire [5:0] A, B;
  wire [5:0] Z
  and g1 (Z[0], A[0], B[0]);
  and g2 (Z[1], A[1], B[1]);
  and g3 (Z[2], A[2], B[2]);
  and g4 (Z[3], A[3], B[3]);
  and g5 (Z[4], A[4], B[4]);
```

```
and g6 (Z[5], A[5], B[5]);
endmodule
module mid_w4_xgrp(p0, a0, b0);
input [3:0] a0, b0;
  output [3:0] p0;
  wire [3:0] a0, b0;
  wire [3:0] p0;
  and op g1(.A (a0), .B (b0), .Z (p0));
endmodule
module mid_w4(y, a, b, c);
  input [3:0] a, b, c;
  output [3:0] y;
  wire [3:0] a, b, c;
  wire [3:0] y;
  wire [3:0] p;
  or op g1(.A (p), .B (c), .Z (y));
  mid w4 xgrp xgrp(.p0 (p), .a0 (a), .b0 (b));
endmodule
module mid_w6_xgrp(p1, a1, b1);
  input [5:0] a1, b1;
  output [5:0] p1;
  wire [5:0] a1, b1;
  wire [5:0] p1;
  and op 1 g1(.A (a1), .B (b1), .Z (p1));
endmodule
module mid_w6(y, a, b, c);
  input [5:0] a, b, c;
  output [5:0] y;
  wire [5:0] a, b, c;
  wire [5:0] y;
  wire [5:0] p;
  or op 2 g1(.A (p), .B (c), .Z (y));
  mid_w\overline{6}_xgrp xgrp(.p1 (p), .a1 (a), .b1 (b));
module ex4(x, y, z, a, b, c, d);
  input [5:0] a, b, c, d;
  output [3:0] x, y;
  output [5:0] z;
  wire [5:0] a, b, c, d;
  wire [3:0] x, y;
  wire [5:0] z;
  mid w4 u1(x, a[3:0], b[3:0], c[3:0]);
  mid^-w4 u2(y, a[3:0], b[3:0], d[3:0]);
  mid w6 u3(z, c, d, a);
endmodule
```

#### Grouping Multiple Instances of a Parameterized Process in VHDL into modules

For this example, assume there is a parameterized entity that is instantiated multiple times, all with the same parameter value. There is also a labeled process in this entity and the group attribute of its hdl\_procedure is given a non-empty value. After elaboration, the entity is represented by one module; therefore, the hdl\_procedure becomes one module.

#### **Genus User Guide**

#### Elaborating the Design

This happens between u1 and u2 instances shown in Example 5-16. If a parameterized entity is instantiated multiple times with different parameter values, then elaboration uniquifies this entity and makes one module for each unique set of its parameter values. Before elaboration, when unification has not taken place, a labeled process in such an entity is represented by one hdl\_procedure object. Assume this hdl\_procedure is given a non-empty group attribute. After elaboration, this hdl\_procedure object becomes multiple modules, one from each of the uniquified parent entity.

This happens between the u1 and u3 instances, as shown in Example 5-16. In other words, during elaboration, making a labeled process a level of design hierarchy takes place after uniquifying parameterized entities.

To reproduce this example, take the VHDL, shown in Example 5-16:

# Example 5-16 Grouping Multiple Instances of a Parameterized Process in VHDL into modules

```
library ieee;
use ieee.std logic 1164.all;
entity mid is
    generic (w : integer := 8);
    port (y : out std_logic_vector (w-1 downto 0);
         a, b, c : in std logic vector (w-1 downto 0) );
end:
architecture rtl of mid is
    signal p : std logic vector (w-1 downto 0);
    blok : process (a, b)
    begin
        p \le a and b;
    end process;
    y <= p or c;
end;
library ieee;
use ieee.std logic 1164.all;
entity ex4 is
    generic (w : integer := 4);
    port (x, y : out std logic vector (w-1 downto 0);
    z : out std logic vector (w+1 downto 0);
    a, b, c, d : in std logic vector (w+1 downto 0) );
end;
architecture rtl of ex4 is
    component mid
    generic (w : integer := 8);
    port (y : out std logic vector (w-1 downto 0);
    a, b, c : in std_logic_vector (w-1 downto 0) );
    end component;
    ul: mid generic map (w)
    port map (x, a(w-1 \text{ downto } 0), b(w-1 \text{ downto } 0), c(w-1 \text{ downto } 0));
    u2: mid generic map (w)
    port map (y, a(w-1 downto 0), b(w-1 downto 0), d(w-1 downto 0));
    u3: mid generic map (w+2)
    port map (z, c(w+1 downto 0), d(w+1 downto 0), a(w+1 downto 0));
end;
```

#### And use the following commands:

```
set_db library tutorial.lib
read_hdl -language vhdl test.vhd
set_db [get_db hdl_procedures *blok] .group xgrp
elaborate
write hdl
```

#### Example 5-15 shows the resulting post-elaboration generic netlist.

#### **Genus User Guide**

Elaborating the Design

## Grouping Multiple Instances of a Parameterized Block in VHDL into modules

Assume there is a parameterized entity that is instantiated multiple times, all with the same parameter value. There is also a labeled block in this entity, and the group attribute of its hdl\_block is given a non-empty value. After elaboration, the entity is represented by one module; therefore, the hdl\_block becomes one module.

This happens between the u1 and u2 instances, as shown in Example 5-17. If a parameterized entity is instantiated multiple times with different parameter values, then elaboration uniquifies this entity and creates one module for each unique set of its parameter values. Before elaboration, when unification has not taken place, a labeled block in such an entity is represented by one hdl\_block object. Assume this hdl\_block is given a non-empty group attribute. After elaboration, this one hdl\_block becomes multiple modules, one from each of the uniquified parent entity.

This happens between the u1 and u3 instances, as shown in Example 5-17. In other words, during elaboration, making a labeled process a level of design hierarchy takes place after uniquifying parameterized entities.

To reproduce this example, take the VHDL, shown in Example 5-17:

# Example 5-17 Grouping Multiple Instances of a Parameterized Process in VHDL into modules

```
library ieee;
    use ieee.std logic 1164.all;
     entity mid is
          generic (w : integer := 8);
          port (y : out std_logic_vector (w-1 downto 0);
a, b, c : in std_logic_vector (w-1 downto 0) );
architecture rtl of mid is
     signal p : std_logic_vector (w-1 downto 0);
begin
    blok : block
         begin
              p \le a and b;
     end block;
    y <= p or c;
end:
library ieee;
    use ieee.std logic_1164.all;
     entity ex4 is
          generic (w : integer := 4);
          port (x, y : out std_logic_vector (w-1 downto 0);
z : out std_logic_vector (w+1 downto 0);
          a, b, c, d : in std logic vector (w+1 downto 0) );
end;
architecture rtl of ex4 is
    component mid
    generic (w : integer := 8);
    port (y : out std logic vector (w-1 downto 0);
    a, b, c : in std logic vector (w-1 downto 0) );
     end component;
begin
    ul: mid generic map (w)
    port map (x, a(w-1 downto 0), b(w-1 downto 0), c(w-1 downto 0));
    u2: mid generic map (w)
    port map (y, a(w-1 downto 0), b(w-1 downto 0), d(w-1 downto 0));
    u3: mid generic map (w+2)
    port map (z, c(w+1 \text{ downto } 0), d(w+1 \text{ downto } 0), a(w+1 \text{ downto } 0));
end;
```

### And use the following commands:

```
set_db library tutorial.lib
read_hdl -language vhdl test.vhd
set_db [get_db hdl_blocks *blok] .group xgrp
elaborate
write hdl
```

#### Example 5-15 shows the resulting post-elaboration generic netlist.

## **Grouping Generated Instances of Named Blocks in Verilog into modules**

If a named begin and end block is the body of an always construct inside of a for generate statement, then the named block is represented by one hdl\_procedure object before elaboration, even if there are multiple iterations in the for generate statement. The for loop has not been unrolled.

This happens between the for generate statement and the blok block, as shown in Example 5-18. During elaboration, making a named block a level of design hierarchy takes place after unrolling for generate loops.

Assume the group attribute of this hdl\_procedure object is given a non-empty value. During elaboration, when the loop is unrolled, the hdl\_procedure object is duplicated. With every duplicated copy of this hdl\_procedure object, the group attribute carries the same value as the original copy. Since all these hdl\_procedure objects share the same group setting, their contents are \*grouped\* into one module. This happens to all instances of the blok block, as shown in Example 5-18.

The unrolling of loops and duplication of the hdl\_procedure objects occurs in the middle of elaboration. You cannot assign different values to the group attribute of the duplicated hdl\_procedure objects.

To reproduce this example, take the Verilog, as shown in Example 5-18:

# **Example 5-18 Grouping Generated Instances of Named Blocks in Verilog into modules**

```
module ex5 (y, a, c);
    parameter w = 4, d = 3;
    input [w*d-1:0] a;
    input [d-1:0] c;
    reg [d-1:0] p;
    output [d-1:0] y;
    genvar i;
    generate for (i=0; i<=d-1; i=i+1)
        always @(a)
        begin : blok
        p[i] = ^a[w*(i+1)-1:w*i];
        end
    endgenerate
    assign y = p & c;
endmodule</pre>
```

# And use the following commands:

```
set_db library tutorial.lib
read_hdl -language v2001 test.v
set_db [get_db hdl_procedures *blok] .group xgrp
elaborate
write hdl
```

Example 5-19 shows the resulting post-elaboration generic netlist:

# Example 5-19 Post-Elaboration Netlist for Grouping Generated Instances of Named Blocks in Verilog into modules

```
module ex5 xgrp (p, a);
     input [11:0] a;
     output [2:0] p;
     wire n 5, n 6, n 8, n 9, n 10, n 11;
     xor g1^{-}(n_{5}, a[8], a[\overline{1}1]);
     xor g4 (n_6, a[10], a[9]);
xor g5 (p[2], n_5, n_6);
xor g6 (n_8, a[4], a[7]);
xor g2 (n_9, a[6], a[5]);
     xor g7 (p[1], n_8, n_9);
     xor g8 (n_10, a[0], a[3]);
     xor g9 (n_11, a[2], a[1]);
xor g3 (p[0], n_10, n_11);
endmodule
module ex5 (y, a, c);
     input [11:0] a;
     input [2:0] c;
     output [2:0] y;
     wire [2:0] p;
     ex5\_xgrp ex5\_xgrp (.p(p), .a(a));
     and g1 (y[0], p[0], c[0]);
     and g2 (y[1], p[1], c[1]);
     and g3 (y[2], p[2], c[2]);
endmodule
```

#### **Genus User Guide**

#### Elaborating the Design

#### Grouping Generated Instances of Labeled Processes in VHDL into modules

If a labeled process is inside a for generate statement, the labeled process is represented by one hdl\_procedure object before elaboration even if there are multiple iterations in the for generate statement.

The for loop has not been unrolled. This happens between the for generate statement and the blok process, as shown in Example 5-18.

During elaboration, making a labeled process a level of design hierarchy takes place after unrolling for generate loops.

In this example, assume the group attribute of this hdl\_procedure object is given a non-empty value. During elaboration, when the loop is unrolled, the hdl\_procedure is duplicated. With every duplicated copy of this hdl\_procedure object the group attribute carries the same value as the original copy. Since all these hdl\_procedure objects share the same group attribute setting, their contents are \*grouped\* into one module. This happens to all instances of the blok process, as shown in Example.

The unrolling of loops and duplication of hdl\_procedure objects happens in the middle of elaboration. You cannot assign different values to the group attribute of the duplicated hdl\_procedure objects.

To reproduce this example, take the VHDL, as shown in Example 5-20:

# Example 5-20 Grouping Generated Instances of Labeled Processes in VHDL into modules

```
library ieee;
use ieee.std logic 1164.all;
entity ex5 is
    generic (w : integer := 4;
        d : integer := 3);
    port ( y : out std logic vector (d-1 downto 0);
        a : in std logic vector (w*d-1 downto 0);
        c : in std logic vector (d-1 downto 0) );
architecture rtl of ex5 is
    signal p : std logic vector (d-1 downto 0);
begin
    g0 : for i in 0 to d-1 generate
        blok : process (a)
        variable tmp : std logic;
    begin
        tmp := '0';
        for j in w^*(i+1)-1 downto w^*i loop
        tmp := tmp xor a(j);
        end loop;
        p(i) \le tmp;
    end process;
    end generate;
    y \le p and c;
end;
```

### And use the following commands:

```
set_db library tutorial.lib
read_hdl -language vhdl test.vhd
set_db [get_db hdl_procedures *blok] .group xgrp
elaborate
write hdl
```

Example 5-19 shows the resulting post-elaboration generic netlist.

# **Genus User Guide**

Elaborating the Design

# **Applying Constraints**

- Overview on page 180
- Tasks on page 181
  - Importing and Exporting SDC on page 181
  - □ Applying Timing Constraints on page 181
  - □ <u>Importing Physical Information</u> on page 182
  - □ Applying Design Rule Constraints on page 182
  - □ Creating Ideal Objects on page 183

# **Overview**



This chapter describes how to apply the basic constraints in Genus.

#### **Applying Constraints**

### **Tasks**

- Importing and Exporting SDC
- Applying Timing Constraints
- Importing Physical Information
- Applying Design Rule Constraints

#### Importing and Exporting SDC

Genus provides the ability to read in and write out SDC constraints.

➤ To import SDC constraints, use the read\_sdc command:

```
read sdc filename
```

➤ To export SDC constraints use the write\_sdc command:

```
write sdc > filename
```

#### **Applying Timing Constraints**

In Genus, a clock waveform is a periodic signal with one rising edge and one falling edge per period. Clock waveforms may be applied to design objects such as input ports, clock pins of sequential cells, external clocks (also known as virtual clocks), mapped cells, or hierarchical boundary pins.

■ To define clocks use the <u>create\_clock</u> (SDC) command.

**Note:** Genus uses picoseconds and femtofarads as units. It *does not* use nanoseconds and picofarads.

You can group clocks that are synchronous to each other, allowing timing analysis to be performed between these clocks. This group of clocks is called a clock domain. If a clock domain is not specified, Genus will assume all the clocks are in the same domain.

By default, Genus assigns clocks to domain\_1, but you can create your own domain name with the -domain argument to create\_clock.

The following example demonstrates how to create two different clocks and assign them to two separate clock domains:

```
create_clock -domain domain1 -name clk1 -period 720 [get_db ports *SYSCLK]
create clock -domain domain2 -name clk2 -period 720 [get_db ports *CLK]
```

# **Applying Constraints**

To remove clocks, use the <u>delete obj</u> command. If you have defined a clock and saved the object variable, for example as clock1, you can remove the clock object as shown in the following example:

```
delete obj $clock1
```

The following example shows how to remove the clock if you have not saved the clock object as a variable:

```
delete obj [get db clocks clock_name]
```

When a clock object is removed, external delays that reference it are removed, and timing exceptions referring to the clock are removed if they cannot be satisfied without the clock.

#### **Importing Physical Information**

You can supply physical information to Genus to drive synthesis. The type of information that you supply depends on the physical flow that you use.

For more information about the physical design, refer to *Genus Physical Guide*.

#### Applying Design Rule Constraints

When optimizing a design, Genus tries to satisfy all design rule constraints (DRCs). Examples of DRCs include maximum transition, fanout, and capacitance limits; operating conditions; and wire-load models. These constraints are specified using attributes on a module or port, or from the technology library. However, even without user-specified constraints, rules may still be inferred from the technology library.

To specify a maximum transition limit for all nets in a design or on a port, use the max\_transition attribute on a top-level block or port:

```
set db [design/port] .max transition value
```

To specify a maximum fanout limit for all nets in a design or on a port, use the max\_fanout attribute on a top-level block or port:

```
set db [design/port] .max fanout value
```

To specify a maximum capacitance limit for all nets in a design or on a port, use the max\_capacitance attribute on a top-level block or port:

```
set db [design/port] .max capacitance value
```

To specify a specific wireload model to be used during synthesis, use the force\_wireload attribute. The following example specifies the 1x1 wireload model on a design named top:

```
set db top .force wireload 1x1
```

#### **Applying Constraints**

#### **Creating Ideal Objects**

An ideal object is an object that is free of any DRCs. For example, an ideal network would not have any maximum transition, maximum fanout, and capacitance constraints.

To idealize a particular network, specify the ideal\_network attribute on the network's driving pin:

```
set db pin:moniquea/inst2/foo .ideal network true
```

Use the is\_ideal attribute to check whether a specified network is ideal:

```
get db net:moniquea/ck .is ideal
```

By default, Genus will automatically idealize the following objects:

- Clock nets
- Asynchronous set/reset nets
- Test signals (shift\_enable and test\_mode), if they are defined with the -ideal option of DFT commands.
- The enable driver of isolation/combinational cells. We do not idealize data pin drivers.
- Drivers in the common power format (CPF) files.
- If the no propagate option is not set, then the ideal\_driver attribute will be set to true on the always driver pin.
- state\_retention control signals.

**Applying Constraints** 

## **Defining Optimization Settings**

- Overview on page 186
- Tasks
  - Preserving Instances and Modules on page 187
  - ☐ Grouping and Ungrouping Objects on page 188
    - O Grouping on page 188
    - Ungrouping on page 189
  - □ Partitioning on page 191
  - □ Setting Boundary Optimization on page 192
  - Mapping to Complex Sequential Cells on page 194
  - □ <u>Deleting Unused Sequential Instances</u> on page 195
  - Controlling Merging of Combinational Hierarchical Instances on page 196
  - Optimizing Total Negative Slack on page 197
  - □ Making DRC the Highest Priority on page 198
  - Creating Hard Regions on page 199
    - O Deleting Buffers and Inverters Driven by Hard Regions on page 199
    - Preventing Boundary Optimization through Hard Regions on page 200

## **Overview**

This chapter describes how to apply optimization settings to your design before synthesis.



## **Preserving Instances and Modules**

By default, Genus will perform optimizations that can result in logic changes to any object in the design. You can prevent any logic changes in a block while still allowing mapping optimizations in the surrounding logic, by using the preserve attribute:

To preserve hierarchical instances, type the following command:

```
set db object .preserve true
```

where *object* is a hierarchical instance name.

To preserve primitive instances, type the following command:

```
set db object .preserve true
```

where *object* is a primitive instance name.

To preserve modules or submodules, type the following command:

```
set db object .preserve true
```

where object is a module or submodule name.

The default value of this attribute is false.

Genus can also simultaneously preserve instances and modules while allowing certain special actions to be performed on them. This allows for greater flexibility. For example:

The size ok argument enables Genus to preserve an instance (q1 in the example below), while allowing it to be resized.

```
set db [get db insts *g1] .preserve size ok
```

The delete\_ok argument allows Genus to delete an instance (g1 in the example below), but not to rename, remap, or resize it.

```
set db [get db insts *g1] .preserve delete ok
```

The size\_delete\_ok argument allows Genus to resize or delete an instance (g1 in the example below), but not to rename or remap it.

```
set db [get db insts *g1] .preserve size delete ok
```



Preserving an instance within a hierarchy does not imply that the hierarchy is preserved or that the name of the preserved instance remains unchanged if its hierarchy changes. It is therefore important that constraint files and activity files are read in before you do any ungrouping on the design.

## **Grouping and Ungrouping Objects**

Grouping and ungrouping are helpful when you need to change your design hierarchy as part of your synthesis strategy. Genus provides a set of commands that enable you to group or ungroup any existing instances, designs, or modules.

- *Grouping* builds a level of hierarchy around a set of instances.
- *Ungrouping* flattens a level of hierarchy.

#### Grouping

If your design includes several modules, you can group some of the module instances into another single module for placement or optimization purposes using the group command.

For example, the following command creates a new module called CRITICAL\_GROUP that includes instances I1 and I2.

```
group -name CRITICAL GROUP [get db insts *I1] [get db insts *I2]
```

The new instance name for this new hierarchy will be CRITICAL\_GROUP, and it will be placed in the directory path:

```
/designs/top counter/hinsts/CRITICAL GROUPi
hinst:top counter/CRITICAL GROUPi
```

To change the suffix of the new instance name, set the following attribute:

```
set db group instance suffix my_suffix
```

#### **Defining Optimization Settings**

## **Ungrouping**

Genus can automatically ungroup user hierarchies during synthesis, but you can also manually flatten a hierarchy in the design.

In either case, Genus will respect all preserved instances in the hierarchy. For more information on preserving instances, see <u>"Preserving Instances and Modules"</u> on page 187.



When the parent of a preserved leaf instance is ungrouped, the name of the preserved instance *can* change. It is therefore important that constraint files and activity files are read in before you attempt ungrouping.

#### **Manual Ungrouping**

To manually flatten a hierarchy in the design, use the ungroup command.

```
ungroup instance
```

where *instance* is the name of the instances to be ungrouped.

For example, if you need to ungroup the design hierarchy CRITICAL\_GROUP (which contains instances I1 and I2), use the ungroup command along with the instance name as shown below:

```
ungroup -all [get db insts *CRITICAL GROUP]
```

If you defined an exception on a pin of a hierarchical instance that you ungroup, Genus tries to preserve the exception when you ungroup that hierarchical instance.

In most cases Genus adds a CDN\_EXCEPTION buffer for each hierarchical instance pin for which an exception was defined to retain the exceptions on these pins.

In the following cases, no buffer is added:

■ The driver of the hierarchical instance pin has only one fanout and the driver is the pin of a sequential or hierarchical instance.

The exception of the hierarchical instance pin will be moved to the driver pin.

■ The driver of the hierarchical instance pin has a multiple fanout but the load pin of the hierarchical instance pin is either a sequential or hierarchical instance pin.

The exception of the hierarchical instance pin will be moved to the load pin.

#### **Defining Optimization Settings**

#### **Automatic Ungrouping**

Genus can also automatically ungroup user hierarchies during synthesis.

During high effort RTL optimization (syn\_generic with syn\_generic\_effort set to high) Genus ungroups user hierarchies containing only datapath hierarchies.

During high effort global mapping (syn\_map with syn\_map\_effort set to high) Genus explores ungrouping of user hierarchies to expose more opportunities for structuring, mapping and other optimizations. Ungrouping is done **bottom up** and the ungrouping depends on the number of levels (logic depth) of the instances. The tool takes the wireload model into account before ungrouping the instance to make sure that the timing does not degrade after ungrouping. The tool distinguishes between critical and non-critical instances.

By default, Genus performs automatic ungrouping during high effort synthesis (syn\_generic with syn\_generic\_effort set to high and syn\_map with syn\_map\_effort set to high) to optimize for timing and area.

**Note:** Automatic ungrouping will not be performed during medium or low effort mapping.

→ To prevent automatic ungrouping, set the following root attribute before synthesis:

```
set db auto ungroup none
```

If the attribute is set to both (default), automatic ungrouping will happen during *high* effort mapping.

→ To prevent ungrouping of all instances of a module, set the <u>ungroup ok</u> attribute for the module to false:

```
set_db [get_db design:design .modules *name] .ungroup_ok false
```

■ To prevent ungrouping of a specific instance, set the <u>ungroup\_ok</u> attribute for the instance to false:

```
set_db [get_db design:design .insts *name] .ungroup_ok false
```

#### **Defining Optimization Settings**

## **Partitioning**

Partitioning is the process of disassembling (partitioning) designs into more manageable block sizes. This enables faster run-times and an improved memory footprint without sacrificing the accuracy of synthesis results. To enable partitioning, set the <a href="mailto:auto\_partition">auto\_partition</a> attribute to true before synthesis:

set\_db auto\_partition true

## **Setting Boundary Optimization**

Genus performs boundary optimization for all hierarchical instances in the design during synthesis. Examples of boundary optimizations include:

Constant propagation across hierarchies

This includes constant propagation through both input ports and output ports.

- Removing undriven or unloaded logic connected
- Collapsing equal and opposite pins

Two hierarchical boundary pins are considered equal (opposite), if Genus determines that these pins always have the same (opposite or inverse) logic value.

Hierarchical pin inversion

Genus might invert the polarity of a hierarchical boundary pin to improve QoR. However it is not guaranteed, that this local optimization will always result in a global QoR improvement.

Rewiring of equivalent signals across hierarchy 

Hierarchical boundary pins are feedthrough pins, if output pins always have the same (or inverted) logic value as an input pin. Such feedthrough pins can be routed around the module and no connections or logic is needed inside the module for these pins.

If two inputs or outputs of a module are identical, Genus can disconnect one of them and use the other output to drive the fanout logic for both. The disconnected pin is connected to constant 0. During incremental optimization, the tool determines whether to leave the pin unconnected or connected to constant 0 depending on the driver for unloaded hier pins root attribute' setting.

Genus can also rewire opposite signals which are functionally equivalent, but of opposite polarity.

You can control boundary optimization during synthesis using the following attributes:

- boundary opto
- delete unloaded seas
- boundary optimize constant hpins
- boundary optimize equal opposite hpins
- boundary optimize feedthrough hpins
- boundary optimize invert hpins

#### **Defining Optimization Settings**

➤ To disable boundary optimization on the module, type the following command:

```
set_db [get_db design:design_name .modules *name] .boundary_opto false
```

To prevent Genus from removing flip-flops and logic if they are not transitively fanning out to output ports, use the delete\_unloaded\_seqs attribute:

```
set db [modules or /] .delete unloaded seqs false
```

If you cannot perform top-down formal verification on the design, you should turn off boundary optimization for sub-blocks so that they can be individually verified.

For hierarchical formal verification of designs with inverted boundary pins, the verification tool uses information about inverted pins. For the Conformal<sup>®</sup> Equivalence Checking tool the necessary naming rule is generated automatically via the <u>write do lec</u> command.

## **Mapping to Complex Sequential Cells**

The sequential mapping feature of Genus takes advantage of complex flip-flops in the library to improve the cell count of your design, and sometimes the area or timing (depending on the design).

Genus performs sequential mapping when the flops are inferred in RTL. For instantiated flops, other than sizing, Genus performs no other optimization.

Asynchronous flip-flop inputs are automatically inferred from the sensitivity list and the conditional statements within the always block.

To keep the synchronous feedback logic immediately in front of the sequential elements, type the following command:

```
set db hdl ff keep feedback true
```

Setting this attribute may have a negative impact on the area and timing.

```
set db optimize constant 1 flops false
```

## **Deleting Unused Sequential Instances**

Genus optimizes sequential instances that transitively do not fanout to primary output. This information is generated in the log file. This is especially relevant if you see unmapped points in formal verification.

Deleting 2 sequential instances. They do not transitively drive any primary

```
ifu/xifuBtac/xicyBtac/icyBrTypeHold1F_reg[1] (floating-loop root),
ifu/xifuBtac/xicyBtac/icyBrTypeHoldlT_reg[1]
```

To prevent the deletion of unloaded sequential instances, set the delete unloaded segs attribute to false. The default value of this attribute is true.

```
set db delete unloaded segs false
```

To prevent constant 0 propagation through flip-flops, set the optimize\_constant\_0\_flops attribute to false. The default value of this attribute is true.

```
set db optimize constant 0 flops false
```

To prevent constant 1 propagation through flip-flops, set the optimize constant 1 flops attribute to false. The default value of this attribute is true.

```
set db optimize constant 1 flops false
```

To prevent constant propagation through latches set the optimize constant latches to false. The default value of this attribute is true.

```
set db optimize constant latches false
```

# **Controlling Merging of Combinational Hierarchical Instances**

By default Genus merges combinational hierarchical instances during RTL optimization (syn\_generic) and mapping (syn\_map).

- ➤ To prevent merging of all combinational hierarchical instances, set the merge combinational hier instances root attribute to false.
- ➤ To control whether a specific instance can be merged use the merge combinational hier instance instance attribute.

You can specify the following values:

false—Prevents merging of this combinational hierarchical instance.

inherited—If the instance is a combinational hierarchical instance, it inherits the value of the merge\_combinational\_hier\_instances root attribute.

true—Allows merging of this combinational hierarchical instance.

For example to prevent merging on an instance, specify

set db [get db design: design .insts \*name] .merge combinational hier instance false

#### **Defining Optimization Settings**

## **Optimizing Total Negative Slack**

By default, Genus optimizes Worst Negative Slack (WNS) to achieve the timing requirements. During this process, it tries to fix the timing on the most critical path. It also checks the timing on all the other paths. However, Genus will not work on the other paths if it cannot improve timing on the WNS.

➤ To make Genus work on all the paths to reduce the total negative slack (TNS), instead of just WNS, type the following command:

```
set db tns opto true
```

Ensure that you specify the attribute on the root-level. This attribute instructs Genus to work on all the paths that violate the timing and try to reduce their slack as much as possible.

This may cause the run time and area to increase, depending on the design complexity and the number of violating paths.

#### **Defining Optimization Settings**

## **Making DRC the Highest Priority**

By default, Genus tries to fix all DRC errors, but not at the expense of timing. If DRCs are not being fixed, it could be because of infeasible slew issues on input ports or infeasible loads on output ports. You can force Genus to fix DRCs, even at the expense of timing, with the drc\_first attribute.

➤ To ensure DRCs get solved, even at the expense of timing, type the following command:

```
set db <u>drc first</u> true
```

By default, this attribute is false, which means that DRCs will not be fixed if it introduces timing violations.

## **Creating Hard Regions**

Use the hard region attribute to specify hierarchical instances that are recognized as hard regions in your floorplan during logic synthesis.

Place and route tools operate better if your design has no buffers between regions at the top level. To accommodate this, specify hard regions before technology mapping.

To create hard regions, follow these steps:

1. Specify the hard region, for example pbu\_ctl:

```
set db [get db insts *pbu ctl] .hard region 1
```

2. Eliminate buffers and inverter trees between hard regions using the following variable:

```
set map rm hr driven buffers 1
```

3. Run the syn\_map command.

#### **Deleting Buffers and Inverters Driven by Hard Regions**

To prepare your design for place and route tools, you need to remove the buffer and inverter trees between hard regions. You can specify that any buffers or inverters driven by a hard region be deleted by setting the map\_rm\_hr\_driven\_buffers variable to 1.

To remove buffers and inverters, use the following command:

```
set map rm hr driven buffers 1
```

This instructs Genus to eliminate the buffers and inverters between hard regions, even if doing so degrades design timing. Primary inputs and outputs are treated as hard regions for this purpose.

Where possible, inverters will be paired up and removed, or Genus will try to push them back into the driving hard region. Otherwise, the inverter is left alone because orphan buffers, buffers that do not belong to any region, can be placed anywhere during place and route. The backend flows can address this kind of buffering. The regular boundary optimization controls are applicable to hard regions.

**Note:** Timing may become worse due to this buffer removal. This clean-up phase occurs during the last step of incremental optimization.

#### **Preventing Boundary Optimization through Hard Regions**

The regular boundary optimization techniques also apply through hard regions. In this case, boundary optimization can propagate inwards the hard region but not outwards.

For example, if logic A connected to an output of the hard region is optimized away (for example, dead logic removed), the optimization propagates inside the hard region. Optimization inside the hard region does not get propagated outside the hard region.

Figure 7-1 Boundary optimization through a hard region



If you want to prevent boundary optimization into the hard regions, set the following attribute before performing synthesis:

set db subdesign\_of\_hard\_region .boundary opto false

8

# Reducing Runtime Using Super-Threading

- Overview on page 202
- <u>Licensing and CPU Usage</u> on page 203
- Using Super-Threading on Local Host on page 204
- Using Super-Threading on Remote Shell on page 204
- Using Super-Threading on Platform Load Sharing Facility (LSF) on page 205
- Using Super-Threading on Sun Grid Engine (SGE) on page 207

#### Reducing Runtime Using Super-Threading

#### **Overview**

Genus has a massively parallel architecture which allows parallel synthesis (multi-threading, super-threading, and distributed processing) on the same machine or on different machines across the network.

You can specify to distribute jobs on multiple machines (M), and also to use multiple CPUs (N) per machine.

→ To specify the number of machines (M), use the following command:

```
set db <u>super thread servers</u> {machine_names}
```

Note: machine\_names can be a real machine names, batch, or localhost.

The super\_thread\_servers attribute specifies the set of machines on which to launch remote server processes. If no machines are specified, a default value of localhost is assumed.

→ To specify the number of CPUs (N) per machine, use the following command:

```
set db <u>max cpus per server</u> integer
```

→ To specify an upper bound for the waiting time (in minutes) to obtain the required resources, use the following command:

```
set db st launch wait time integer
```

By default, the waiting time is set to 10 minutes. However, a bigger value gives you more opportunities to obtain the resource.

As soon as all required resources are obtained, Genus will start the jobs. Otherwise, Genus will go on with the obtained resources after this waiting time.

The following sections discuss licensing usage and show how Genus supports parallelization

## **Licensing and CPU Usage**

Note: The Genus base license allows the use of 8 CPUs.

When you start with a Genus license, the initial license will give you access to eight remote server processes.

Each subsequent license, gives you access to eight more CPUS.

#### Table 8-1 CPU Access

| Product/Option                      | Number of remote server processes enabled by |                    |
|-------------------------------------|----------------------------------------------|--------------------|
|                                     | First license                                | Subsequent license |
| Genus (GEN100)                      | 8                                            | 8                  |
| Genus CPU Accelerator Option GEN80) | 8                                            | 8                  |

For example, when you request 16 servers in total, Genus will automatically look for another license on the server in this order:

- Genus\_CPU\_ Option
- Genus\_Synthesis

#### **Recommendations:**

- For designs with less than 1.5 million instances, use 8 CPUs
- For designs with over 1.5 million, up to 5 million instances, use 8 to 16 CPUs
- For designs with more than 5 million instances, use 16 to 32 CPUs
- For best performance results, use machines with similar configurations.

## Using Super-Threading on Local Host

To enable super-threaded optimization, use the max\_cpus\_per\_server attribute to control the maximum number of available CPUs on each given machine.

#### Using 16 CPUs on a machine

```
set db max cpus per server 16
set db super thread servers "localhost"
```

## Using Super-Threading on Remote Shell

By default, Genus launches the remote server processes using the UNIX command rsh. For security reasons, some hosts do not allow you to use the rsh command to connect to them, but they might allow you to use another command, such as ssh.

To specify the preferred alternative to rsh, use the following command:

```
genus:root: 1> set db super thread rsh command rsh_command
```

Before setting the super\_thread\_servers attribute, ensure you can execute the following command without getting any errors or being prompted for a password:

```
unix> rsh command machine name echo hello world
```

where rsh\_command is the value of the super\_thread\_rsh\_command attribute.

If you are prompted for a password, you may need to set up a ~/.rhosts file. See the UNIX manpage for rsh for more information.

#### Using 16 CPUs on one machine

```
set_db max_cpus_per_server 16
set_db super_thread_servers "remote_host1"
set db super thread rsh command rsh
```

#### Using 8 CPUs on two machines

```
set_db max_cpus_per_server 8
set_db super_thread_servers "remote_host1 remote_host2"
set db super thread rsh command rsh
```

#### **Note:** You can mix localhost and remote host:

```
set_db max_cpus_per_server 8
set_db super_thread_servers "localhost remote_host"
set db super thread rsh command rsh
```

This example uses 8 CPUs on localhost and 8 CPUs on remote host.

## Using Super-Threading on Platform Load Sharing Facility (LSF)

To launch jobs to a queuing system, like LSF, you need to retrieve the available queue clusters in your environment or network. Use this UNIX command to retrieve such clusters:

```
unix> qconf -sql
```

- To super-thread on LSF queuing systems, use the batch argument with the super\_thread\_servers attribute.
- To pass commands to the queuing system, use the super thread batch command and super thread kill command attributes.

```
set db super thread batch command \
{bsub -q lnx-penny -o /dev/null -J RC server}
set db super thread kill command {bkill}
```

#### Using 16 CPUs on one machine

```
set db max cpus per server 16
set_db super_thread_servers "batch"
set_db super_thread_batch_command {bsub -n 16 -q ee50 \
    -R "span\[hosts=1\]"}
set db super thread kill command {bkill}
```

#### **Using 8 CPUs on two machines**

```
set db super thread kill command {bkill}
```

#### **Note:** You can mix localhost and LSF:

```
set_db max_cpus_per_server 8
set_db super_thread_servers "localhost batch"
set_db super_thread_batch command {bsub -n 8 -q ee50 \
    -R "span\[hosts=1\]"}
set db super thread kill command {bkill}
```

This example uses 8 CPUs on localhost and 8 CPUs on LSF.

#### Notes on the bsub Options

1. -n M is required to ensure proper working when requesting more than one CPU per server.

M must correspond to the value specified with the max cpus per server attribute.

#### Reducing Runtime Using Super-Threading

- **2.** To ensure that the FARM returned machine is suitable for Genus, you must specify the correct queue  $(-\alpha)$  and the resource requirements with  $-\mathbb{R}$ .
- **3.** If you need to specify other options to bsub that contain brackets ("[]") in the argument values, you need to use escape characters ("\") on the brackets to prevent Tcl from evaluating the content of the expression.
- **4.** "span\[hosts=1\]" is required to reserve all requested CPUs on the same machine for each batch.

**Note:** For more information on the bsub command, refer to <u>Product documentation</u> (manuals) for Platform LSF.

## Using Super-Threading on Sun Grid Engine (SGE)

To launch jobs to a queuing system, like LSF, you need to retrieve the available queue clusters in your environment or network. Use this UNIX command to retrieve such clusters:

```
unix> qconf -sql
```

- To super-thread on LSF queuing systems, use the batch argument with the super\_thread\_servers attribute.
- To pass commands to the queuing system, use the <u>super thread batch command</u> and super thread kill command attributes.

```
genus:root: 1> set db super thread batch command \
    {qsub -N RC server -q lnx-penny -b y -j y -o /dev/null}
genus:root: 2> set db super thread kill command {qdel}
```

#### Using 16 CPUs on one machine

```
set_db max_cpus_per_server 16
set db super thread kill command {qdel}
```

#### Using 8 CPUs on two machines

```
set_db max_cpus_per_server 8
set_db super_thread_servers [string repeat "batch" 2]
set db super thread batch command
    {qsub -hard -N GenusST -q ee50 -b y -j y -pe pe_name 8}
set db super thread kill command {qdel}
```

#### **Note:** You can mix localhost and SGE:

```
set_db max_cpus_per_server 8
set db super thread servers "localhost batch"
set_db super_thread_batch command \
    {qsub -hard -N \overline{G}enusS\overline{T} -q ee50 -b y -j y -pe pe_name 8}
set db super thread kill command {qdel}
```

This example uses 8 CPUs on localhost and 8 CPUs on SGE.

#### Notes on the gsub Options

- 1. -pe pe\_name M is required to ensure proper working when requesting more than one CPU per server
  - M must correspond to the value specified with the max cpus per server attribute.

#### Reducing Runtime Using Super-Threading

pe\_name is the name of the suitable parallel environment (pe) which limits all slots (CPUs) to be with one host machine.

To determine the suitable *pe\_name*, do the following:

- ☐ Use "qconf -spl" to list all currently defined pe\_names.
- ☐ Use "qconf -sp pe\_name" to check the configuration information for the specified pe\_name.

Use the pe\_name for which you see the following in its information:

```
allocation_rule $pe_slots
```

- 2. -b y is required to permit appending a binary command after the batch command.
- **3.** -N (optional) specifies the job name.
- **4.** If you need to specify other options to qsub that contain brackets ("[]") in the argument values, you need to use escape characters ("\") on the brackets to prevent Tcl from evaluating the content of the expression.

Note: For more information on the qsub command, refer to the Sun Grid Engine Reference.

# **Performing Synthesis**

- Overview on page 210
  - □ RTL Optimization on page 211
  - □ Global Focus Mapping on page 211
  - □ Global Incremental Optimization on page 211
  - □ Incremental Optimization (IOPT) on page 212
- Tasks on page 213
  - □ Synthesizing your Design on page 214
  - □ Setting Effort Levels on page 219
  - Quality of Silicon Prediction on page 220
  - Generic Gates in a Generic Netlist on page 221
  - □ Writing the Generic Netlist on page 226
  - □ Reading the Netlist on page 236
  - □ Analyzing the Log File on page 237

#### **Overview**



Synthesis is the process of transforming your HDL design into a gate-level netlist, given all the specified constraints and optimization settings.

In Genus, synthesis involves the following four processes:

- RTL Optimization on page 211
- Global Focus Mapping on page 211
- Global Incremental Optimization on page 211
- Incremental Optimization (IOPT) on page 212

#### Performing Synthesis

#### **RTL Optimization**

During RTL optimization, Genus performs optimizations like datapath synthesis, resource sharing, speculation, mux optimization, and carrysave arithmetic (CSA) optimizations. After this step, Genus performs logic optimizations like structuring and redundancy removal.

For more information on datapath synthesis, see <u>Genus Datapath Synthesis Guide</u>.

#### **Global Focus Mapping**

Genus performs global focus mapping at the end of the RTL technology-independent optimizations (during the syn\_map command).

This step includes restructuring and mapping the design concurrently, including optimizations like splitting, pin swapping, buffering, pattern matching, and isolation.

#### **Global Incremental Optimization**

After global focus mapping, Genus performs synthesis global incremental optimization. This phase is mainly targeted at area optimization and power optimization (if enabled). Optimizations performed in this phase include global sizing of cells and optimization of buffer trees.

Performing Synthesis

#### **Incremental Optimization (IOPT)**

The final optimization Genus performs is incremental optimization. Optimizations performed during IOPT improve timing and area and fix DRC violations.

Optimizations performed during this phase include multibit cell mapping, incremental clock gating, incremental retiming, tie cell insertion, and assign removal.

For more information on multibit cell mapping, refer to <u>Mapping to Multibit Cells</u> in the <u>Genus Synthesis Flows Guide</u>.

By default, timing has the highest priority and Genus will not fix DRC violations if doing so causes timing violations. This priority can be overridden by setting the drc\_first attribute to true. In this case, all violations will be fixed as well as those paths with positive slack.

IOPT also includes Critical Region Resynthesis (CRR) which iterates over a small window on the critical path to improve slack. You can control CRR through the effort level argument in the  $syn\_opt$  command. It is asserted by specifying the high effort level.

If for some reason you need to cancel the Genus session in the middle of IOPT, press the Ctrl-c key sequence. You will be given a warning message with a particular IOPT state and brought back to the command line. Next time you enter a Genus session (with the same commands, constraints, script, etc. that preceded the ctrl-c halt) you can specify the IOPT state at which you stopped with the  $stop\_at\_iopt\_state$  attribute. Genus will continue with the netlist it had generated at the specified state.

## **Tasks**

- Synthesizing your Design on page 214
  - □ Synthesizing Submodules on page 216
  - □ Synthesizing Unresolved References on page 217
  - □ Re-synthesizing with a New Library (Technology Translation) on page 217
- Setting Effort Levels on page 219
- Quality of Silicon Prediction on page 220
- Generic Gates in a Generic Netlist on page 221
  - ☐ Generic Flop on page 222
  - ☐ Generic Latch on page 223
  - ☐ Generic Mux on page 223
  - ☐ Generic Dont-Care on page 225
  - □ Writing the Generic Netlist on page 226
  - □ Reading the Netlist on page 236

## Synthesizing your Design

After you set the constraints and optimizations for your design, you can proceed with synthesis. Synthesis is performed in two steps:

- 1. Synthesizing the design to generic logic (RTL optimizations are performed in this step).
- 2. Mapping to the technology library and performing incremental optimization.

These two sequential steps are performed by the syn\_generic and syn\_map commands (see <u>Table 9-1</u>):

- The syn\_generic command performs RTL optimization on your design.
- The syn\_map command maps the specified design(s) to the cells described in the supplied technology library and performs logic optimization.

The goal of optimization is to provide the smallest possible implementation of the design that satisfies the timing requirements. The three main steps performed by the syn\_map command are:

- ☐ Technology-independent Boolean optimization
- Technology mapping
- □ Technology-dependent gate optimization

The  $syn_{map}$  command queries the library for detailed timing information. After you use the  $syn_{map}$  command to generate an optimized netlist, you can analyze the netlist using the  $report_*$  commands and output it to a file using the  $write_*$  commands. For more information on the  $write_*$  commands, see "Writing Out the Design Netlist" on page 296.

<u>Table 9-1</u> shows a matrix of actions performed by synthesis depending on the state of the design and the option specified.

Table 9-1 Actions Performed by the syn\_\* Commands

| Specified<br>Command | Current Design State                                       |                              |                                             |
|----------------------|------------------------------------------------------------|------------------------------|---------------------------------------------|
|                      | RTL                                                        | Generic                      | Mapped                                      |
| syn_generic          | ■ RTL Optimization                                         |                              | ■ Unmapping                                 |
| syn_map              | ■ RTL Optimization                                         | ■ Mapping                    | ■ Unmapping                                 |
|                      | ■ Mapping                                                  | ■ Incremental                | ■ Mapping                                   |
|                      | <ul><li>Incremental optimizations</li></ul>                | optimizations                | <ul><li>Incremental optimizations</li></ul> |
| syn_opt              | ■ RTL Optimization                                         | ■ Mapping                    | ■ Placement                                 |
| -physical            | ■ Mapping                                                  | ■ Placement                  | ■ Post-placement incremental optimizations  |
|                      | ■ Placement                                                | ■ Post-placement             |                                             |
|                      | <ul><li>Post-placement incremental optimizations</li></ul> | incremental<br>optimizations |                                             |

#### Performing Synthesis

#### Synthesizing Submodules

In Genus you can have multiple designs, each with its own design hierarchy. You can synthesize any of these top-level designs separately.

Whenever you need to synthesize any submodule in your design hierarchy, use the <a href="mailto:create\_derived\_design">create\_derived\_design</a> command to promote this module to a top-level design. The steps below illustrate how to synthesize a submodule:

**1.** Elaborate the top-level design, in which the submodule is contained, with the elaborate command:

```
genus:root: 1> elaborate module top
```

- 2. Apply constraints.
- **3.** Synthesize the design to gates using the low effort level (to more accurately extract the constraints):

```
set_db syn_generic_effort low
syn_generic
set_db syn_map_effort low
syn map
```

**4.** Promote the submodule into a top-level module using the <code>create\_derived\_design</code> command:

```
create derived design -name <new_top> <new_top_instance_name>
```

The  $new\_top$  module will have its own environment, since its constraints were derived from the top-level design. The  $new\_top$  module will now be seen as another top-level module in the Design Information Hierarchy.

```
vls /designs
./ module_top/ new_top/
```

**5.** Write out the *new\_top* design constraints using the <u>write\_script</u> command:

```
write_script new_top > new_top.con
```

**6.** For the best optimization results, remove the derived  $new\_top$  module, re-read in the HDL file, elaborate the  $new\_top$  module, and then synthesize (in this case only the submodule will be synthesized):

```
delete_obj new_top
read_hdl <read_RTL_files>
elaborate <new_top>
include new_top.con
syn_generic
syn_map
```

# Performing Synthesis

**Note:** Alternatively, you can re-synthesize  $new\_top$  immediately after writing out the constraints without re-reading the HDL file. However, doing so might not provide the best optimization results:

```
syn map /designs/new_top
```

# **Synthesizing Unresolved References**

In Genus, unresolved references are instances that do not have any library or module definitions. It is important to distinguish unresolved references from timing models. Timing models, also known as blackboxes, are library elements that have timing information, but no functional descriptions.

The ports of unresolved references are considered to be directionless. Unresolved references tend to cause numerous multidrivers. Genus will maintain any logic leading into or out of the I/Os of unresolved references and treat them as unconstrained.

For details regarding the resolution of these unresolved references, refer to <u>Modeling Logic</u> <u>Abstracts</u> in the <u>Genus HDL Modeling Guide</u>.

# Re-synthesizing with a New Library (Technology Translation)

Technology translation and optimization is the process of using a new technology library to synthesize an already technology mapped netlist. The netlist is first read-in, and then "unmapped" to generic logic gates. The generic netlist would then be synthesized with the new library. The following example illustrates this process:

1. Read-in the mapped netlist using the <u>read netlist</u> command:

```
read netlist mapped_netlist.v
```

2. Use Tcl in conjunction with the <u>preserve</u> and <u>avoid</u> attributes to allow the flip-flops in the design to be optimized and mapped according to the new library:

```
foreach cell [get_db lib_cells *] {
==> set_db $cell .preserve false; \
==> set_db $cell .avoid false \
==> }
```

**3.** Unmap the netlist to generic gates using the <u>svn generic</u> command:

```
syn generic
```

**4.** Write-out the generic netlist:

```
write hdl -generic > generic_netlist.v
```

**5.** Remove the design from the design information hierarchy:

```
delete obj /designs/*
```

#### Genus User Guide

## Performing Synthesis

6. Set the new technology library:

```
set db library new_library.lib
```

7. Re-read and elaborate the generic netlist

```
read_hdl generic_netlist.v
elaborate
```

**8.** Apply constraints and synthesize to technology mapped gates using the following commands:

```
syn_generic
syn_map
```

After the final step, proceed with your Genus session.

# **Setting Effort Levels**

You can specify an effort level by setting the <u>syn generic effort</u>, <u>syn map effort</u>, and <u>syn opt effort</u> attributes. The possible values for the effort attributes are as follows:

■ low

The design is mapped to gates, but Genus does very little RTL optimization, incremental clean up, DRC fixing, or redundancy identification and removal. The low setting is generally not recommended.

■ medium (default setting)

Genus performs better timing-driven structuring, incremental synthesis, and redundancy identification and removal on the design.

■ high

Genus does the timing-driven structuring on larger sections of logic and spends more time and makes more attempts on incremental clean up. This effort level involves very aggressive redundancy identification and removal.

If you wish to set the same value for all the three attributes, you can use the common attribute syn\_global\_effort to simultaneously set the effort level for the three synthesis stages.

# **Quality of Silicon Prediction**

Predict the quality of silicon through the syn\_opt -physical command. This prediction process enhances the correlation between results from place and route pre-clock tree synthesis and the results from Genus.

Specifically, the syn\_opt -physical command generates a Silicon Virtual Prototype (SVP) to gauge the quality of silicon of the design. The steps in the SVP creation process include:

- Placement
- Trial route
- Parasitic extraction

The detailed placement information and the resistance and capacitance parasitics are then used for delay calculation and annotation of physical delays.

The syn\_opt -physical command will operate in incremental mode if the standard cells are placed. The syn\_opt -physical command will perform virtual buffering by default.

For more information, refer to the Genus-P Flow in Genus Physical Guide

# **Generic Gates in a Generic Netlist**

Genus can write out a generic netlist, read it back in, and restore circuitry written into the netlist. In this process, the generic netlist may have some \*generic gates\* that are defined and understood by Genus.

There are four kinds of generic gates:

■ Generic Flop

CDN\_flop

Generic Latch

CDN\_latch

Generic Mux

CDN\_mux2

CDN\_mux3

CDN\_mux4

CDN\_mux5

...

■ Generic Dont-Care

CDN\_dc

When seeing a generic gate in the design description, Genus has built-in knowledge about its input and output interface, its function, and its implementation.

# **Generic Flop**

A CDN\_flop is a generic edge-triggered flip-flop. The following shows the CDN\_flop function and I/O interface:

## **Generic Flop CDN\_flop**

```
module CDN flop (clk, d, sena, aclr, apre, srl, srd, q);
    input clk, d, sena, aclr, apre, srl, srd;
    output q;
    reg qi;
    assign #1 q = qi;
    always @(posedge clk or posedge apre or posedge aclr)
        if (aclr)
           qi = 0;
        else if (apre)
           qi = 1;
        else if (srl)
           qi = srd;
        else
        begin
            if (sena)
               qi = d;
        end
    initial
          qi = 1'b0;
endmodule
```

#### **Generic Latch**

A CDN\_latch is a generic level-triggered latch. The following example shows the CDN\_latch function and I/O interface:

#### **Generic Latch CDN latch**

```
module CDN latch (ena, d, aclr, apre, q);
    input ena, d, aclr, apre;
    output q;
    reg qi
    assign #1 q = qi;
    always @(d or ena or apre or aclr)
        if (aclr)
           qi = 0;
        else if (apre)
           qi = 1;
        else
        begin
          if (ena)
            qi = d;
        end
    initial
       qi = 1'b0;
module
```

#### **Generic Mux**

The CDN\_mux\* gates are generic multiplexers. For example:

- CDN mux2 is a 2-to-1 mux
- CDN\_mux3 is a 3-to-1 mux
- CDN\_mux4 is a 4-to-1 mux
- CDN mux5 is a 5-to-1 mux

The following example shows the CDN\_mux2 function and I/O interface:

#### Generic Mux CDN\_mux2

The following example shows the CDN\_mux3 function and I/O interface:

#### **Generic Mux CDN\_mux3**

The following example shows the CDN\_mux5 function and I/O interface:

#### **Generic Mux CDN\_mux5**

```
module CDN mux5 (sel0, data0, sel1, data1,
        sel2, data2, sel3, data3, sel4, data4, z);
    input sel0, data0, sel1, data1,
        sel2, data2, sel3, data3, sel4, data4;
    output z;
    wire data0, data1, data2, data3, data4;
    wire sel0, sel1, sel2, sel3, sel4;
    req z;
    always @(sel0 or data0 or sel1 or data1 or sel2 or
        data2 or sel3 or data3 or sel4 or data4)
    case ({sel0, sel1, sel2, sel3, sel4})
            5'b10000: z = data0;
            5'b01000: z = data1;
            5'b00100: z = data2;
            5'b00010: z = data3;
            5'b00001: z = data4;
            default: z = 1'bx;
    endcase
endmodule
```

#### **Generic Dont-Care**

A CDN\_dc is a dont-care gate. The following example shows the CDN\_dc function and I/O interface:

#### Generic Dont-Care Gate CDN\_dc

```
module CDN_dc (cf, dcf, z);
   input cf, dcf;
   output z;
   wire z;
   assign z = dcf ? 1'bx : cf;
endmodule
```

There are two input pins and one output pin. The z output pin is the data output. The cf input pin is the data input that provides the care function. The dcf input pin is an active-high dont-care control that provides the dont-care function. The output data is a dont-care, for example 1 'bx, if the dont-care control is active and if the dcf input is 1. The  $CDN_dc$  gate is a feed-through from the cf input to the z output, if the dont-care control pin is inactive, such as if the dcf input is 0.

# **Writing the Generic Netlist**

#### **SYNTHESIS Macro**

The write\_hdl -generic command describes these generic gates, but encloses each one with a pair of ifdef-endif Verilog compiler directives. For example:

```
`ifdef SYNTHESIS
`else
  module CDN_latch (ena, d, aclr, apre, q);
    ...
  endmodule
`endif
```

The if-branch is empty. To make it Verilog-1995 compatible, the tool does not use the `ifndef directive.

Using the write\_hdl -generic command may produce a netlist that has a mixture of Verilog primitives and Genus generic gates.

### **Example Generic Netlists**

The following examples show how the generic gates are used in the generic netlist.

The following is the synthesis flow used in these examples:

```
set_db library tutorial.lib
set_db hdl_ff_keep_feedback false
read_hdl test.v
elaborate
write_hdl -generic
```

Setting the hdl\_ff\_keep\_feedback attribute to false tells Genus to use the sena logic inside of the generic flop to implement the load enable logic. If you do not set this attribute, Genus uses the glue logic outside of the generic flop to implement the load enable logic.

# CDN\_flop

With the following the RTL code shown in Example 9-1, Genus produces a netlist, such as shown in Example 9-2.

## Example 9-1 RTL Code Inferring Flop With sync\_set\_reset

### **Example 9-2 Generic Netlist From Example 9-1**

```
module bmux(ctl, in 0, in 1, z);
  input ctl, in 0, \overline{i}n 1;
  output z;
  wire ctl, in 0, in_1;
  CDN bmux2 g1(.sel0 (ctl), .data0 (in 0), .data1 (in 1), .z (z));
endmodule
module test(q, d, clk, rstn, enb);
  input d, clk, rstn, enb;
  output q;
  wire d, clk, rstn, enb;
  wire q;
 wire UNCONNECTED, n 2;
 bmux mux_q_6_7(.ctl (n_2), .in_0 (d), .in_1 (1'b0), .z (UNCONNECTED));
 not g1 (\overline{n} \ \overline{2}, \overline{rstn});
  CDN flop \overline{q} reg(.clk (clk), .d (d), .sena (enb), .aclr (1'b0), .apre
       (1'b0), .srl (n_2), .srd (1'b0), .q (q));
endmodule
`ifdef RC_CDN_GENERIC_GATE
 module CDN flop(clk, d, sena, aclr, apre, srl, srd, q);
  input clk, d, sena, aclr, apre, srl, srd;
  output q;
  wire clk, d, sena, aclr, apre, srl, srd;
  wire q;
  reg qi;
  assign #1 q = qi;
  always
    @(posedge clk or posedge apre or posedge aclr)
      if (aclr)
        qi <= 0;
      else if (apre)
          qi <= 1;
        else if (srl)
            qi <= srd;
           else begin
             if (sena)
               qi <= d;
           end
  initial
   qi <= 1'b0;
endmodule
endif
 ifdef RC CDN GENERIC GATE
 else
```

# Performing Synthesis

```
`ifdef ONE HOT MUX
module CDN bmux2(sel0, data0, data1, z);
  input se\overline{10}, data0, data1;
  output z;
  wire sel0, data0, data1;
  req z;
  always
     @(sel0 or data0 or data1)
       case ({sel0})
        1'b0: z = data0;
        1'b1: z = data1;
       endcase
endmodule
`else
module CDN bmux2(sel0, data0, data1, z);
  input se\(\bar{1}\)0, data0, data1;
  output z;
  wire sel0, data0, data1;
  wire z;
  wire inv_sel0, w_0, w_1;
  not i_0 (inv_sel0, sel0);
and a_0 (w_0, inv_sel0, data0);
and a_1 (w_1, sel0, data1);
or org (z, w_0, w_1);
endmodule
 endif // ONE HOT MUX
`endif
```

Using the sync\_set\_reset pragma tells Genus to use the srl and srd logic inside of the generic flop to implement the sync set and reset logic. If you do not set this pragma, Genus uses the glue logic outside of the generic flop to implement the sync set and reset logic.

With the RTL code, as shown in <u>Example 9-3</u>, Genus produces a netlist, such as shown in <u>Example 9-4</u>.

# Example 9-3 RTL Code Inferring Flop With async\_set\_reset

# **Example 9-4 Generic Netlist From Example 9-3**

```
module bmux(ctl, in_0, in_1, z);
  input ctl, in_0, in_1;
  output z;
  wire ctl, in_0, in_1;
  wire z;

CDN_bmux2 g1(.sel0 (ctl), .data0 (in_0), .data1 (in_1), .z (z));
endmodule
```

```
module test(q, d, clk, rstn, enb);
  input d, clk, rstn, enb;
  output q;
 wire d, clk, rstn, enb;
 wire q;
 wire UNCONNECTED, n 2;
 bmux mux_q_7_6(.ctl_(n_2), .in_0(d), .in_1(1'b0), .z (UNCONNECTED));
 not g1 (n 2, rstn);
  CDN flop \overline{q} reg(.clk (clk), .d (d), .sena (enb), .aclr (n 2), .apre
       (1'b0), .srl (1'b0), .srd (1'b0), .q (q));
endmodule
`ifdef RC CDN GENERIC GATE
module CDN flop(clk, d, sena, aclr, apre, srl, srd, q);
  input cl\bar{k}, d, sena, aclr, apre, srl, srd;
  output q;
 wire clk, d, sena, aclr, apre, srl, srd;
 wire q;
 reg qi;
assign #1 q = qi;
  always
    @(posedge clk or posedge apre or posedge aclr)
      if (aclr)
        qi <= 0;
      else if (apre)
          qi <= 1;
        else if (srl)
            qi <= srd;
          else begin
            if (sena)
              qi <= d;
          end
initial
   qi <= 1'b0;
endmodule`endif
 ifdef RC CDN GENERIC GATE
`ifdef ONE HOT MUX
module CDN bmux2(sel0, data0, data1, z);
 input selo, data0, data1;
 output z;
 wire sel0, data0, data1;
reg z;
always
    @(sel0 or data0 or data1)
      case ({sel0})
      1'b0: z = data0;
      1'b1: z = data1;
      endcase
endmodule
`else
module CDN bmux2(sel0, data0, data1, z);
  input sel0, data0, data1;
  output z;
```

# Performing Synthesis

```
wire sel0, data0, data1;
wire z;
wire inv_sel0, w_0, w_1;
not i_0 (inv_sel0, sel0);
and a_0 (w_0, inv_sel0, data0);
and a_1 (w_1, sel0, data1);

o
  org (z, w_0, w_1);
endmodule
  `endif // ONE_HOT_MUX
  `endif
```

#### CDN\_latch

With the following RTL code, as shown in <u>Example 9-5</u>, Genus produces a netlist, such as the one shown in <u>Example 9-6</u>.

# **Example 9-5 RTL Code Inferring Latch**

## **Example 9-6 Generic Netlist From Example 9-5**

```
module bmux(ctl, in 0, in 1, z);
  input ctl, in 0, in 1;
  output z;
 wire ctl, in 0, in 1;
  CDN bmux2 g1(.sel0 (ctl), .data0 (in 0), .data1 (in 1), .z (z));
endmodule
module test(q, d, g, rstn);
 input d, g, rstn;
 output q;
wire d, g, rstn;
 wire q;
  wire UNCONNECTED, n 2;
 bmux mux_q_6_5(.ctl-(n_2), .in_0 (d), .in_1 (1'b0), .z (UNCONNECTED));
 not g1 (n 2, rstn);
  CDN latch q reg(.d (d), .ena (g), .aclr (n 2), .apre (1'b0), .q (q));
endmodule
`ifdef RC CDN GENERIC GATE
`else
module CDN latch(ena, d, aclr, apre, q);
 input ena, d, aclr, apre;
  output q;
```

```
wire ena, d, aclr, apre;
  wire q;
  reg qi;
assign #1 q = qi;
  always
    @(d or ena or apre or aclr)
      if (aclr)
        qi <= 0;
      else if (apre)
          qi \ll 1;
        else begin
           if (ena)
             qi <= d;
      end
  initial
    qi <= 1'b0;
endmodule
 endif
 ifdef RC_CDN_GENERIC_GATE
 else
`ifdef ONE HOT MUX
module CDN bmux2(sel0, data0, data1, z);
  input se\overline{1}0, data0, data1;
  output z;
  wire sel0, data0, data1;
  reg z;
  always
    @(sel0 or data0 or data1)
      case ({sel0})
       1'b0: z = data0;
       1'b1: z = data1;
      endcase
endmodule
module CDN bmux2(sel0, data0, data1, z);
  input se\overline{10}, data0, data1;
  output z;
  wire sel0, data0, data1;
  wire z;
wire inv sel0, w 0, w 1;
  not i \overline{0} (inv sel0, sel0);
  and a^{-}0 (w 0, inv sel0, data0);
  and a_1 (w_1, sel_0, data1);
  or org (z, w 0, w 1);
endmodule
 endif // ONE HOT MUX
`endif
```

Using the async\_set\_reset pragma tells Genus to use the apre and acrl logic inside of the generic latch to implement the async set and reset logic. If you do not set this pragma, Genus uses glue logic outside of the generic latch to implement the async set and reset logic.

#### CDN\_mux

With the following RTL code, as shown in <u>Example 9-7</u>, Genus produces a netlist, such as shown in <u>Example 9-8</u>.

## Example 9-7 RTL Code Inferring 2-to-1 Mux

```
module test (y, a, b, s); // 2-to-1 mux
   input s;
   input [2:0] a, b;
   output [2:0] y;
   assign y = s ? b : a;
endmodule
```

#### **Example 9-8 Generic Netlist From Example 9-7**

```
module bmux(ctl, in 0, in 1, z);
  input ctl;
  input [2:0] in 0, in 1;
 output [2:0] z;
 wire ctl;
 wire [2:0] in 0, in 1;
  wire [2:0] z;
  CDN bmux2 g1(.sel0 (ctl), .data0 (in 0[2]), .data1 (in 1[2]), .z
       (z[2]));
  CDN bmux2 g2(.sel0 (ctl), .data0 (in 0[1]), .data1 (in 1[1]), .z
       (z[1]));
  CDN bmux2 g3(.sel0 (ctl), .data0 (in 0[0]), .data1 (in 1[0]), .z
       (z[0]);
endmodule
odule test(y, a, b, s);
  input [2:0] a, b;
  input s;
  output [2:0] y;
 wire [2:0] a, b;
 wire s;
 wire [2:0] y;
 bmux mux 5 12(.ctl (s), .in 0 (a), .in 1 (b), .z (y));
endmodule
`ifdef RC CDN GENERIC GATE
`else
`ifdef ONE HOT_MUX
module CDN bmux2(sel0, data0, data1, z);
 input se\overline{1}0, data0, data1;
 output z;
 wire sel0, data0, data1;
 reg z;
  always
    @(sel0 or data0 or data1)
      case ({sel0})
       1'b0: z = data0;
       1'b1: z = data1;
      endcase
endmodule
```

#### **Genus User Guide**

#### Performing Synthesis

```
`else
module CDN_bmux2(sel0, data0, data1, z);
  input sel0, data0, data1;
  output z
  wire sel0, data0, data1;
  wire z;
  wire inv_sel0, w_0, w_1;
  not i_0 (inv_sel0, sel0);
  and a_0 (w_0, inv_sel0, data0);
  and a_1 (w_1, sel0, data1);
  or org (z, w_0, w_1);
endmodule
  `endif // ONE_HOT_MUX
  `endif
```

With the following RTL code, as shown in Example 9-9, Genus produces a netlist, such as shown in Example 9-10.

#### **Example 9-9 RTL Code Inferring 5-to-1 Mux**

```
module test (y, a, b, c, d, e, s); // 5-to-1 mux
  input [2:0] s;
  input [2:0] a, b, c, d, e;
  output [2:0] y;
  reg [2:0] y;
  always @(a or b or c or d or e or s)
      case (s) // cadence full_case parallel_case
      3'b000: y = a;
      3'b001: y = b;
      3'b010: y = c;
      3'b011: y = d;
      3'b100: y = e;
      default: y = 5'bx;
  endcase
endmodule
```

#### Example 9-10 Generic Netlist From Example 9-9

```
module bmux(ctl, in 0, in 1, in 2, in 3, in 4, z);
  input [2:0] ctl, <u>in_0</u>, <u>in_1</u>, <u>in_2</u>, <u>in_3</u>, in_4;
  output [2:0] z;
  wire [2:0] ctl, in 0, in 1, in 2, in 3, in 4;
  wire [2:0] z;
  CDN bmux5 g1(.sel0 (ctl[0]), .data0 (in 0[2]), .data1 (in 1[2]),
       .sel1 (ctl[1]), .data2 (in_2[2]), .data3 (in_3[2]), .sel2
       (ctl[2]), .data4 (in_4[2]), .z (z[2]));
 (ctl[2]), .data4 (in 4[1]), .z (z[1]));
  (ctl[2]), .data4 (in 4[0]), .z (z[0]));
endmodule
module test(y, a, b, c, d, e, s);
  input [2:0] a, b, c, d, e, s;
  output [2:0] y;
 wire [2:0] a, b, c, d, e, s;
 wire [2:0] y;
bmux mux y 7 7 (.ctl (s), .in_0 (a), .in_1 (b), .in_2 (c), .in_3 (d),
       .in^{-}4^{-}(e), .z (y));
endmodule
`ifdef RC_CDN_GENERIC_GATE
 else
`ifdef ONE HOT_MUX
module CDN bmux5(sel0, data0, data1, sel1, data2, data3, sel2, data4,
  input sel0, data0, data1, sel1, data2, data3, sel2, data4;
  wire sel0, data0, data1, sel1, data2, data3, sel2, data4;
  reg z;
  always
    @(sel0 or sel1 or sel2 or data0 or data1 or data2 or data3 or
        data4)
      case ({sel0, sel1, sel2})
       3'b000: z = data0;
       3'b100: z = data1;
       3'b010: z = data2;
       3'b110: z = data3;
       3'b001: z = data4;
       default: z = 1'bX;
      endcase
endmodule
else
module CDN bmux5(sel0, data0, data1, sel1, data2, data3, sel2, data4,
     z);
  input sel0, data0, data1, sel1, data2, data3, sel2, data4
 output z;
 wire sel0, data0, data1, sel1, data2, data3, sel2, data4;
  wire inv sel0, inv sel1, inv sel2, w 0, w 1, w 2, w 3, w 4;
 not i 0 (inv_sel0, sel0);
not i 1 (inv_sel1, sel1);
not i 2 (inv_sel2, sel2);
and a 0 (w 0, inv_sel2, inv_sel1, inv_sel0, data0);
```

#### Genus User Guide

## Performing Synthesis

```
and a_1 (w_1, inv_sel2, inv_sel1, sel0, data1);
and a_2 (w_2, inv_sel2, sel1, inv_sel0, data2);
and a_3 (w_3, inv_sel2, sel1, sel0, data3);
and a_4 (w_4, sel2, inv_sel1, inv_sel0, data4);
or org (z, w_0, w_1, w_2, w_3, w_4);
endmodule
  `endif // ONE_HOT_MUX
  `endif
```

## Genus User Guide Performing Synthesis

# Reading the Netlist

This section applies to both the read\_hdl command and the read\_hdl -netlist command.

As described in Chapter 6.2 of IEEE Std 1364.1-2002, Genus, by default, has a macro named SYNTHESIS defined. Therefore, Genus does not see the description of generic gates and Genus does not re-synthesize generic gates found in the design description, if any.

However, if the input HDL code defines any of these module/entity names - CDN\_flop, CDN\_latch, CDN\_mux\*, or CDN\_dc - your definition takes precedence. With any of these special names:

- If your definition cannot be found in the input HDL code, Genus uses the built-in generic definition.
- If your definition is found in the input HDL code, Genus does not try to identify whether it is the same as (or equivalent to) what the write\_hdl -generic command writes out; Genus synthesizes your description.

In a bottom-up structural flow, the following scenario can happen. At an early stage of netlist loading, Genus cannot resolve a CDN\_flop, CDN\_latch, CDN\_mux\*, CDN\_dc instantiation. Therefore, Genus uses the built-in generic definition for it. At a later stage of netlist loading, Genus finds the description in another netlist file and uses it for the previous instance that has been \*linked\* to the built-in generic definition. In other words, the previous decision to use the built-in generic definition for that instance of CDN\_flop, CDN\_latch, CDN\_mux\*, CDN\_dc is overridden. Your definition takes precedence, even if it comes from a different netlist file.

# Analyzing the Log File

Log files contain information recorded during any activity within the tool, including all manually typed commands and all messages printed to stdout.

The following topics will be useful for analysis if you encounter an issue and the complete log file cannot be sent.

- Status Messages on page 237
- Reporting Area in the Log File on page 237
- Incremental Optimization on page 238
- Reporting Run Time on page 239
- Generating Target Timing Values on page 239
- Global Map Report on page 241
- Tracking Total Negative Slack on page 242

# **Status Messages**

During certain processes, like optimization, Genus will print status messages that indicate its activity level or progression. For example, during optimization, you might encounter the following short messages:

```
Pruning unused logic...

Analyzing hierarchical boundaries...

Performing redundancy-removal...
```

These messages correspond to internal events that are occurring and are printed to provide you with a status, not as an aid for debugging. They can be viewed as textual representations of the hourglass that appears when launching GUI based applications: they convey that the tool is actively trying to process something.

## Reporting Area in the Log File

The area report found in the log file is identical to the one generated through the <u>report\_area</u> command. See <u>Generating Area Reports</u> on page 269 for a detailed explanation of area reporting.

#### **Incremental Optimization**

Incremental optimization is the process of incrementally optimizing mapped gates. Therefore, it is only available after the syn\_map command has been issued or the gates of the design have already been mapped from a previous synthesis session. The following information shows the current slack and critical path start points and end points:

This information in the incremental optimization phase shows the different routines that are called, their run time, and so on.

| Trick                                                                              | Calls                                                    | Accepts                                          | P  | Attempts                                                                          | Time                                                                         |
|------------------------------------------------------------------------------------|----------------------------------------------------------|--------------------------------------------------|----|-----------------------------------------------------------------------------------|------------------------------------------------------------------------------|
| glob_delay crit_upsz crit_dnsz load_swap crit_swap dup un_buffer fopt setup_dn exp | 10<br>7831<br>2484<br>668<br>557<br>353<br>0<br>423<br>6 | 0<br>788<br>118<br>64<br>37<br>2<br>0<br>12<br>0 | ٠. | 10 )<br>1616 )<br>1581 )<br>260 )<br>147 )<br>37 )<br>0 )<br>125 )<br>6 )<br>54 ) | 21430<br>47890<br>54230<br>3440<br>2600<br>1430<br>0<br>2770<br>3870<br>5200 |
|                                                                                    |                                                          |                                                  |    |                                                                                   |                                                                              |

Final optimization status

```
Group
Total - - DRC Totals - -
Total Worst Max Max
Operation Area Slacks Cap Fanout
-----incr_drc 2472247 250 7074330 100960
Path: iu/arf/arfRs0BypsToIU0/arfRs0ReadDatalA_reg[1]/cp -->
lsu/dpcdPrimCache/dpcdPriCacheMem/mem256x128r1w2/dpccL0WriteS1A
```

. . .

In addition to the optimization operation, total area, maximum capacitance, and maximum fanout values, a group total worst slack value is reported. This value reports the sum of the worst violations among all cost groups.

#### **Reporting Run Time**

If you want to retrieve the run time that includes the first issued command to the end of the last command, query the real\_runtime attribute. This feature is available at any time and does not include the run time of the query itself. This is a root attribute.

➤ To report Genus's design process time in CPU seconds, not actual clock time, type the following command:

```
get_db real_runtime
```

The value is printed to stdout. To format the output, use the following command:

```
puts "The RUNTIME is [get db real runtime]"
```

➤ To report memory utilization, type the following command:

```
get_db memory_usage

or

puts "The MEMORY USAGE is [get_db memory_usage]"
```

Genus will return the memory usage in kilobytes.



To get reference points throughout the synthesis process, use these commands in your script after elaboration, syn\_generic, syn\_map, and at the end of the session.

# **Generating Target Timing Values**

Target timing values help you determine whether the design goals are realistic. Genus can generate a target timing number before completing synthesis. This number is based upon the fastest speed that the design can accommodate given the specified clock period.

This number is generated after roughly one third of the total synthesis run time, so you can decide whether or not to let Genus proceed with synthesis.

A target path is not printed by default. It will be printed only when the value of the attribute information\_level (default: 1) is set to be more than 2.

#### The log file will have the output similar to the example shown below.

```
Cost Group 'C2C':-
max rise (Pin: top execexec/top execmac/mac reg/reg out [15]/d) target 97
                           Type
                                     Fanout Load Arrival
                                                   (fF) (ps)
0 R
(clock gg clk)
                             <<< launch
top execexec
reg_out_[0]/clk
      reg_out_[0]/q (u) unmapped d flop 36 30.0
   top_execm_8x8_n_reg_0/reg_out[0]
      g690/<u>in</u>0
      g690/In_0
g690/z (u) unmapped_not 40 200.0
cb_parti689/top_execpart_gen_ll_4_select_dup[2]
   top execpart gen 11 5/select dup[0]
     g_t830/z
                           (u) unmapped nand2 3 15.0
     top execcmp62 wl high/x2[6]
      g t2438/z
                          (u) unmapped nand2
                                                5 25.0
   top_execcmp42_wl_all/top execout1[14]
    cb_parti693/top_execcmp42_wl_all_top_execout1[7]
      g t1084/in 1
      cb parti693/top execm mac pp1src[7]
   top_execmul_16x16_8x8/top_execm_mac_pp1src[15]
    mac pp1 reg/reg in[15]
    reg_out_no_delay_reg[15]/d <<< unmapped_d_flop
reg_out_no_delay_reg[15]/clk setup</pre>
(clock gg_clk)
                                                             810 R
                                capture
(Control 2)
Exception : 'path adjusts/adjust C2C' path adjust -100ps
Cost Group : 'C2C' (path group 'C2C')
Start-point : top_execexec_no_cmp_2/top_execmac/top execm mac dual 8x8 n reg 0/
reg_out_no_delay_reg[0]/clk
          : top execexec no cmp 2/top execmac/mac pp1 reg/reg out no delay reg[15]/d
The global mapper estimates a slack for this path of 97ps.
```

- When the target is positive, Genus can achieve a faster clock speed, which is the specified clock period minus the target number.
- When the target is negative, Genus might produce a violation by this target value by the end of optimization.
- When target is a large negative number, you might want to reconsider your constraints for more realistic values.

#### Genus User Guide

#### Performing Synthesis

Along with the target number, Genus will show the probable critical path. You should verify if this is a valid path in your design.

**Note:** In some cases, unspecified false paths might show up as the critical path.

# **Global Map Report**

In the global mapping status report, Genus shows the worst critical path with the corresponding *total area* and the *worst negative slack* on different processing stages (global\_map, fine\_map, area\_map). As each step is processed, Genus tries to meet or improve the timing and then to reduce the area without degrading the worst critical path timing.

Global mapping status

| Operation  | Total<br>Area | Worst<br>Neg<br>Slack | Worst Path                            |
|------------|---------------|-----------------------|---------------------------------------|
| global map | 8143          | -139                  | decode reg 10/CK> go data reg/D       |
| fine map   | 7238          |                       | decode skip one reg/CK> go prog reg/D |
| area map   | 7245          |                       | decode reg 10/CK> read data reg/D     |
| area map   | 7192          | -117                  | decode reg 14/CK> two cycle reg/D     |
| area map   | 7212          | -111                  | decode reg 10/CK> go data reg/D       |

## **Tracking Total Negative Slack**

During the optimization process (syn\_map) Genus reports the Worst Negative Slack information in the log files. This information will be listed under the *Global mapping status*, *Local delay optimization status*, and *Final optimization status* sections of the log file.

```
Global mapping status
______
               Worst
Total Neg
Operation Area Slack Worst Path
global_map 2764 1403 I2/cout_reg_3/CK --> flag5
Incremental optimization status
_____
               Worst
Total Neg
Operation Area Slack Worst Path
______
init delay 2671 1368 I1/cout reg 0/CK --> flag5
Final optimization status
_____
               Worst - - DRC Totals - -
Total Neg Max Max
Operation Area Slack Trans Cap
```

Depending on whether the  $tns\_opto$  attribute is turned on, Genus will work on either the Worst Negative slack or all the violating paths. You can track Genus's progress by looking at the *Worst Path* column in the log file.

As Genus works on the paths, the *Total Area* will be adjusted accordingly.

# **Retiming the Design**

- Overview on page 244
  - □ Retiming for Timing on page 245
  - □ Retiming for Area on page 245
- Tasks on page 246
  - □ Retiming Using the Automatic Top-Down Retiming Flow on page 246
  - Manual Retiming (Block-Level Retiming) on page 249
  - □ Incorporating Design for Test (DFT) and Low Power Features on page 251
  - □ Localizing Retiming Optimizations to Particular modules on page 254
  - Controlling Retiming Optimization on page 255
  - □ Retiming Registers with Asynchronous Set and Reset Signals on page 256
  - □ Identifying Retimed Logic on page 260
  - □ Retiming Multiple Clock Designs on page 261

# **Overview**

Retiming is a technique for improving the performance of sequential circuits by repositioning registers to reduce the cycle time or the area without changing the input-output latency. This technique is generally used in datapath designs. Pipelining is a subset of retiming where sufficient stages of registers are added to the design. The retiming operation distributes the sequential elements at the appropriate locations to meet performance requirements. Thus, retiming allows you to improve the performance of the design during synthesis without having to redesign the RTL. Retiming does not change or optimize the existing combinational logic.

<u>Figure 10-1</u> on page 244 shows how to use retiming to reduce the clock period from 6ns to 5ns.

Figure 10-1 Retiming for Minimum Delay



Retimed Design (min clock period: 5ns)

Genus supports both automatic and manual retiming.

# **Retiming for Timing**

Improving the clock period or timing slack is the most common use of retiming. This can be a simple pipelined design, which contains the combinational logic describing the functionality, followed by a number of pipeline registers that satisfy the latency requirement. It can also be a sequential design that is not meeting the required timing. Genus distributes the registers within the design to provide the minimum cycle time. The number of registers in the design before retiming may not be the same after retiming because some of the registers may have been combined or replicated.

# **Retiming for Area**

Retiming does not optimize combinational logic and hence the combinational area remains the same. When retiming for area, Genus moves registers in order to minimize the register count without worsening the critical path in the design. A simple scenario on how registers can be reduced is shown in <u>Figure 10-2</u> on page 245.

Figure 10-2 Retiming for Area



# **Tasks**

- Retiming Using the Automatic Top-Down Retiming Flow
- Manual Retiming (Block-Level Retiming)
- Incorporating Design for Test (DFT) and Low Power Features
- Localizing Retiming Optimizations to Particular modules
- Retiming Multiple Clock Designs

# Retiming Using the Automatic Top-Down Retiming Flow

In the top-down (implicit) retiming flow, Genus retimes those blocks that were marked with the  $\underline{retime}$  attribute. In this flow, retiming focuses on minimizing the delay. To retime the design to minimize area, you must use the manual retiming flow. See <u>Manual Retiming</u> (Block-Level <u>Retiming</u>) for more information about manual retiming.

If the retime attribute is set on a top-level design, all the modules will also be retimed. Use this flow when retiming is part of a well-planned synthesis strategy and the design has retimeable modules. Set the retime attribute to true on the desired modules after elaboration and then synthesize the entire design using syn\_generic. Genus automatically derives appropriate constraints, synthesizes, and retimes the specified modules.

When synthesizing, you must synthesize to a technology mapped netlist. That is, after you used the syn\_generic command, you must use the syn\_map command.

<u>Figure 10-3</u> on page 246 depicts a small, hierarchical design with three levels of hierarchy. The top level module is called Top. Submodules A, B, and C represent the next level down while the D submodule represents the last level. Thus, module B contains module D and some glue logic.

Figure 10-3 Graphic Illustration of a Hierarchical Design



# Retiming the Design

#### **Example 10-1 Top-Down Retiming on Submodules**

The following flow illustrates how to retime only the  $\mathbb{A}$  and  $\mathbb{D}$  modules referred in <u>Figure 10-3</u> on page 246:

1. Read the HDL for the entire design:

```
genus:root: 1> read hdl Top.v
```

2. Elaborate the top-level design:

```
genus:root: 2> elaborate Top
```

**3.** Set the retime retiming attribute on the modules you want to retime. In this example, this would be A and D:

```
genus:root: 3> set_db module:Top/A .retime true
genus:root: 4> set_db module:Top/B/D .retime true
```

**Note:** This step enables automatic retiming. The specified modules will now automatically be retimed during synthesis.

**4.** Apply top-level design constraints in SDC or by using the Genus native format and optimization settings. In the following step, SDC is used:

```
genus:root: 8> read_sdc top.sdc
genus:root: 9> include top.scr
```

The top.scr file contains the optimization settings. There is no need to specify any special or "massaged" constraints in this top-down automatic flow.

**5.** Synthesize the design top-down to generic gates:

```
genus:root: 11> syn generic
```

During this step, retiming is performed automatically on the blocks marked with the retime attribute and focuses on minimizing the delay.

**6.** Map the entire design to technology gates:

```
genus:root: 16> syn map
```

During this step the design is optimized, including technology independent RTL optimization, advanced datapath synthesis, global focus mapping, and incremental optimization.

**7.** Evaluate the results using the following commands:

```
genus:root: 23> report_timing
genus:root: 24> report_gates
genus:root: 25> report area
```

# **Genus User Guide**

# Retiming the Design

If you wanted to retime Top and all its modules, not just A and D, merely set the retime attribute on Top:

genus:root: 27> set\_db design:Top .retime true

# Retiming the Design

# **Manual Retiming (Block-Level Retiming)**

Use the manual retiming method when you want to retime specific sub-blocks in your design. Manual retiming does not involve a flow, like automatic top-down retiming. Instead, your specific retiming scenarios dictate which and when retiming commands and attributes are used.

### Synthesizing for Retiming

Designs intended for retiming should be synthesized with realistic constraints to account for any pipeline stages.

Synthesize for retiming by either using the <u>set\_path\_adjust</u> command before synthesis or synthesize the design automatically while deriving realistic constraints using the <u>-prepare</u> option of the <u>retime</u> command:

```
genus:root: 1> retime -prepare
```

As the option named implies, retime -prepare "prepare" the design for retiming by deriving the appropriate constraints and synthesizing to a gate-level design that is ready for retiming. When retiming is subsequently performed, the original constraints will be used and not those derived with the -prepare option.

**Note:** If you are retiming to minimize area with the <code>-min\_area</code> option, do not use the <code>-prepare</code> option at all. See Retiming for Minimum Area for more information.

# **Retiming for Minimum Delay**

Perform block level retiming on a block by block basis to further optimize the design, thereby minimizing the delay or area. This is performed on a gate-level design that has been synthesized.

Pipelined designs should first be synthesized with their pipeline constraints. Otherwise, synthesis will produce a design with a larger area due to over constraining. This expanded area cannot be minimized even with subsequent synthesis optimizations.

When you are retiming to optimize for timing on only one design or module, you can use the -prepare and -min delay options together:

```
genus:root: 10> retime -prepare -min_delay
```

Alternatively, you can issue retime -prepare before retime -min\_delay sequentially:

```
genus:root: 11> retime -prepare
genus:root: 12> retime -min delay
```

### Retiming the Design

If you are specifying multiple modules, then issuing the commands separately will first map all modules and then retime them. If you specify the options together on multiple modules, then each module will be mapped and retimed before the next module is processed.

#### **Retiming for Minimum Area**

Retiming can recover sequential area from a design with both easy to meet timing goals and a positive slack from the initial synthesis. Retiming a design that does not meet timing goals after the initial synthesis could impact total negative slack: the paths with the better slack can be "slowed down" to the range of worst negative slack.

Use retiming to try to recover area with the following command:

```
genus:root: 15> retime -min area
```

**Note:** Do not use the -prepare option at all if you are retiming to minimize area.

The following two examples illustrate scripts that perform block level manual retiming. <u>Example 10-2</u> on page 250 does not use the retime -prepare command while <u>Example 10-3</u> on page 251 does. <u>Example 10-3</u> on page 251 does not require the removal of any path adjust or multi-cycle constraints.

## **Example 10-2 Retiming without Using the retime -prepare Command**

# **Example 10-3 Retiming Using the retime -prepare Command**

```
read_hdl block.v
elaborate
include design.constraints
retime -prepare
report_timing
retime -min_delay
report_timing
report_gates
syn_generic
syn_map
...
```

# Incorporating Design for Test (DFT) and Low Power Features

There are two flows that involve retiming a design with DFT and low power features. One is the recommended flow, while the other is available if the recommended flow cannot be pursued.

The recommended flow involves setting the retiming, DFT, and low power attributes before synthesizing the design to gates. Example 10-4 on page 252 illustrates this flow.

**Note:** For more information on DFT, see <u>Genus Design for Test Guide</u>

#### Example 10-4 Recommended Flow for Retiming with DFT and Low Power

```
set db lp insert clock gating true
read hdl test.v
elaborate
set db design:* .lp clock gating max flops 18
set db design:* .lp clock gating min flops 6
set db design: top_design .lp clock gating test signal test_signal
set db design: top_design .max leakage power number
define test mode test_mode_signal
define shift enable shift_enable_signal
check dft rules
set db [design | module] .retime true
syn generic
syn map
report timing
report clock gating
report scan registers
connect scan chains -auto create chains
report scan chains
syn opt
```

**Note:** If you have multiple clock-gating cells for the same load-enable signal (for example, you are limiting the fanout of a clock-gating cell), retiming will put all the flops driven by the same clock-gating cell in a separate, single class. Flops with different classes would not be merged.

The following example illustrates an alternative flow that involves retiming the design after it has been mapped to gates: the clock-gating logic has been inserted and the scan flops have been mapped. In this flow, the retime command is explicitly issued (indicating manual retiming) whereas in the recommended flow only the retime attribute was specified (indicating automatic, top-down retiming).

#### Example 10-5 Alternative Flow for Retiming with DFT and Low Power

```
set db lp insert clock gating true
read hdl test.v
elaborate
set db lp clock gating max flops 18
set db lp clock gating min flops 6
set db dft scan style {muxed scan|clocked lssd scan}
define dft test mode test_mode_signal
define dft shift enable shift_enable_signal
check dft rules
syn generic
syn map
                          //Synthesizes the netlist that has
                          //the scan flops and clock-gating logic
set_db unmap scan flops true
retime -min delay
report timing
replace scan
connect scan chains -auto create chains
report scan chains
report clock gating
report scan setup
syn opt
report timing
```

- You do not have to issue the retime -prepare command in this flow. An exception would be if the design contains pipelining and the original constraints are not well adjusted for retiming. In such a case, issuing retime -prepare before retime -min\_delay could help achieve better area and timing.
- The scan flops must be unmapped after synthesizing to gates. Otherwise, all the scan flops will not to be retimed. Furthermore, since the scan flops must be unmapped before retiming, the scan chains will become unconnected. As the example above illustrates, the scan chains must be restitched with the connect\_scan\_chains command.
- The replace\_scan command needs to be used in this flow because scan flops are replaced with simple flops during retiming. Consequently, the original flops could be replaced with bigger scan flops. As the example above illustrates, it is recommended that you perform an incremental optimization to resize such flops for timing.

# **Localizing Retiming Optimizations to Particular modules**

Use the retime\_hard\_region attribute to contain the retiming operations to a specific module. By default, Genus operates on all retimeable logic through all levels of hierarchy. Therefore, if multiple modules on the same level of hierarchy are being retimed, their interfaces may get modified. Setting the retime\_hard\_region attribute on these modules will localize the retiming operations to the submodule boundaries. However, doing so will have a negative impact on QoS.

The following example prevents all the registers in the  $SUB_1$  module from being moved across its boundary:

```
genus:root: 15> set_db [get_db modules *SUB_1] .retime_hard_region true Setting attribute of module `SUB 1': 'retime hard region' = true
```

#### Retiming the Design

## **Controlling Retiming Optimization**

Use the dont\_retime attribute to control which sequential instances can be moved around and which should not be moved. For example:

```
genus:inst:retime_eg/U1 21> set_db a_reg1 .dont_retime true
genus:inst:retime eg/U2 22> set db B reg .dont retime true
```

**Note:** Set the dont\_retime attribute before using the retime command.

An object specified with the dont\_retime attribute is treated as a boundary for moving flops, thus, flops cannot move over it. Although retiming is only available on sequential instances, Genus does not consider the following objects for retiming:

- Asynchronous registers with both set and reset signals (but does consider registers with either a set or reset signal)
- Latches
- Preserved modules
- RAMs
- Three-state buffers
- Unresolved references

All sequential registers that are part of the following timing exceptions are treated as implicit dont\_retime objects:

- false path
- multicycle path
- path adjust
- path delay
- preserved sequential cells (sequential cells marked with the preserve attribute)

**Note:** During retiming, registers which belong to a path\_group will be removed from the path\_group. After retiming, the original path\_group constraints will have to be re-applied if they are needed for static timing analysis or optimization purposes.

# **Retiming Registers with Asynchronous Set and Reset Signals**

Setting the <u>retime\_async\_reset</u> attribute to true will retime those registers that have either a set or reset signal. Registers that have both set and reset signals will not be retimed in any case.

Optimize registers with reset signals with the <a href="retime\_optimize\_reset">retime\_optimize\_reset</a> attribute. The attribute will replace those registers whose set or reset conditions evaluate to <a href="don't\_care">don't\_care</a> with simple flops without set or reset inputs. This attribute needs to be set in addition to the retime async reset attribute.

<u>Figure 10-4</u> on page 256 through <u>Figure 10-6</u> on page 258 below illustrate the  $m_{Y_{-}}flop$  register experience retiming as well as retiming with asynchronous reset optimization.

Figure 10-4 Register with Asynchronous Reset



Figure 10-5 Register with Asynchronous Reset after Retiming



Figure 10-6 Register with Asynchronous Reset after Retiming and Optimization



The retime\_async\_reset and retime\_optimize\_reset attributes are root attributes and they should be set before issuing the retime command:

**Note:** Using the retime\_async\_reset attribute can cause longer run-times.

Retiming the Design

#### **Example 10-6 Retiming Asynchronous Registers with Set and Reset Signals**

```
genus:root: 41> set_db retime_async_reset true
genus:root: 42> set_db retime_optimize_reset true
genus:root: 43> retime -prepare
genus:root: 44> retime -min_delay
```

By default, registers with either set or reset or both assume the <code>dont\_retime</code> attribute and consequently they will not be retimed. If retiming is initially performed without enabling the <code>retime\_async\_reset</code> attribute, such registers cannot be retimed later unless the <code>dont\_retime</code> is removed. Therefore, enable the <code>retime\_async\_reset</code> attribute before the initial retiming.

**Note:** Enabling the retime\_async\_reset attribute could impact run-time because the tool needs to ensure that the initial condition of the set and reset is preserved. Registers with both asynchronous set and reset signals will not be retimed in any case.

## Retiming the Design

### **Identifying Retimed Logic**

You can identify which registers were moved due to retiming optimization with the retime\_reg\_naming\_suffix attribute. This attribute allows you to specify a particular suffix to the affected registers. By default, the \_reg suffix is appended. You must specify this attribute before you retime the design.

The following example instructs Genus to add the \_\_retimed\_reg suffix to all registers that are moved during retiming optimization:

```
genus:root: 1> set_db retime_reg_naming_suffix __retimed_reg
Setting attribute of root /: 'retime reg naming suffix' = retimed reg
```

The affected registers could look like the following example:

```
D_F_LPH0002_H retime_16__retimed_reg(.E (ck), .D (n_118), .L2N (n_159));
D_F_LPH0001_E retime_17__retimed_reg((.E (ck), .D (n_118), .L2 (n_158));
D_F_LPH0002_E retime_8__retimed_reg((.E (ck), .D (n_112), .L2N (n_165));
```

Genus also allows you to retrieve the original names of the retimed registers through the trace\_retime and retime\_original\_registers attributes. Mark the registers you want to track with the trace\_retime attribute and use the retime\_original\_registers attribute to return the original names of those registers that were marked with the trace\_retime attribute.

<u>Example 10-7</u> on page 260 specifies that all retimed registers have a \_stormy\_reg suffix. It then marks all registers so that they can be retrieved. After retiming, we see that the original name of the retime\_1\_stormy\_reg register is test\_reg[7].

#### **Example 10-7 Retrieving the Original Name of a Retimed Register**

```
genus:root: 1> set_db retime_reg_naming_suffix _stormy_reg
genus:root: 2> set_db [get_db insts *test_reg[7]] .trace_retime true
...
genus:root: 3> retime -prepare
genus:root: 4> retime -min_delay
genus:root: 5> get_db retime_1_stormy_reg .retime_original_registers
test_reg[7]
```

# Retiming the Design

#### **Retiming Multiple Clock Designs**

Genus retimes only one clock domain at a time. If your design has multiple clocks, you must:

- 1. Set the dont\_retime attribute to true on all the sequential instances for all clock domains except for the current one on which you wish to work.
- 2. Retime the design.
- **3.** Set the dont\_retime attribute to true on the retimed domain and false on the new domain to be retimed.

Repeat these steps until all desired clock domains are retimed. The following example illustrates these steps on a design with two clock domains, clk1 and clk2.

#### **Example 10-8 Retiming a Design with Two Clock Domains**

```
genus:root: 1> read_hdl test2clk.v
genus:root: 2> elaborate

specify_multiclock_constraints

genus:root: 7> set_db [all::all_seqs -clock clk2] .dont_retime true
genus:root: 8> retime -prepare //Optional
genus:root: 9> retime -min_delay
genus:root: 10> set_db [all::all_seqs -clock clk2] .dont_retime false
genus:root: 11> set_db [all::all_seqs -clock clk1] .dont_retime true
genus:root: 12> retime -prepare //Optional
genus:root: 13> retime -min_delay
```

In the above example, after issuing the first retime <code>-min\_delay</code>, all the logic clocked by <code>clk1</code> will be retimed. The <code>dont\_retime</code> attribute is set to true on the <code>clk1</code> domain before issuing the <code>retime</code> command again. Otherwise, the <code>clk1</code> domain would get retimed again while the <code>clk2</code> domain would remain untimed. The second <code>retime -min\_delay</code> command will now retime the <code>clk2</code> domain.

Retiming the Design

11

# **Performing Functional Verification**

- Overview on page 264
- Tasks on page 264
  - □ Writing Out dofiles for Formal Verification on page 264

# Performing Functional Verification

## **Overview**

Because synthesis involves complex optimizations and transformations, we strongly suggest that you perform functional verification after synthesis. Functional verification helps to ensure that the synthesized netlist is functionally equivalent to your original RTL design. You can perform one form of functional verification – equivalence checking – with Conformal. This chapter provides an overview on how to interface to Conformal Logical Equivalence Checker (Conformal in short) from Genus.

## **Tasks**

# **Writing Out dofiles for Formal Verification**

To interface with Conformal, Genus generates "dofiles" that should be loaded into Conformal. The following steps illustrate a high-level flow on creating dofiles. For more detailed explanations and examples, refer to *Genus Interface to Conformal*.

1. Check if the final netlist is functionally equivalent to the initial design read into Genus.

To perform this check, use the Genus write\_do\_lec command to generate a dofile to interface with Conformal:

```
genus:root: 1> write_do_lec -revised UNIX_path_to_the_netlist > Dofile
```

2. Check if the netlist conforms to low power rules defined in the Common Power Format (CPF) file.

To perform this check, use the Genus write\_do\_clp generates a dofile to interface with Conformal Low Power. The usage is as follows:

```
genus:root: 12> write do clp -netlist UNIX_path_to_the_netlist > Dofile
```

# **Generating Reports**

- Overview on page 266
- Tasks on page 267
  - ☐ Generating Timing Reports on page 267
  - ☐ Generating Area Reports on page 269
  - □ Tracking and Saving QoR Metrics on page 271
  - □ Summarizing Messages on page 279
  - □ Redirecting Reports on page 280
  - □ Customizing the report \* Commands on page 280

# **Overview**



This chapter discusses how to analyze your synthesis results using the  ${\tt report\_*}$  commands and the log file.

## **Generating Reports**

# **Tasks**

- Generating Timing Reports on page 267
- Generating Area Reports on page 269
- Tracking and Saving QoR Metrics on page 271
- Summarizing Messages on page 279
- Redirecting Reports on page 280
- Customizing the report\_\* Commands on page 280

## **Generating Timing Reports**

Use the report\_timing command to generate reports on the timing of the current design. The default timing report generates the detailed view of the most critical path in the current design.

➤ To generate a timing report, vcd into the design directory and type the following command:

```
genus:design:top 15> report timing
```

The timing report provides the following information:

- Type of cell (flop-flop, or, nor, and so on)
- The cell's fanout and timing characteristics (load, slew, and total cell delay)
- Arrival time for each point on the most critical path

Use the -lint option to generate timing reports at different stages of synthesis. This option provides a list of possible timing problems due to over constraining the design or incomplete timing constraints, such as not defining all multicycle or false paths.

```
genus:design:top 17> report_timing -lint
```

Use the -from and -to options to report the timing value between two points in the design.

The timing points in the report is given with the <<< indicator.

```
genus:design:top 21> report timing -from [get db insts *cout reg 3] -to flag5
```

#### **Generating Reports**

The following timing report is an example output of the above command:

| I1/clock          |     |          |   |      |     |      |       |
|-------------------|-----|----------|---|------|-----|------|-------|
| cout reg 3/CK     | <<< |          |   |      | 0   |      | 0 R   |
| cout_reg_3/Q      |     | DFFRHQX1 | 3 | 24.8 | 646 | +518 | 518 R |
| I1/cout[3]        |     |          |   |      |     |      |       |
| p0160A/B          |     |          |   |      |     | +0   | 518   |
| p0160A/Y          |     | NOR2X1   | 1 | 7.4  | 262 | +174 | 692 F |
| p0201A/B          |     |          |   |      |     | +0   | 692   |
| p0201A/Y          |     | NAND3BX1 | 1 | 8.0  | 285 | +174 | 866 R |
| p0257A/B          |     |          |   |      |     | +0   | 866   |
| p0257A/Y          |     | NOR4X1   | 1 | 3.6  | 185 | +133 | 999 F |
| top_counter/flag5 | <<< | out port |   |      |     | +0   | 999 F |
|                   |     |          |   |      |     |      |       |

Use the <code>-exceptions</code> or <code>-cost\_group</code> options to generate the timing reports for any of the previously set timing exception names or the set of path group names defined by the <code>define\_cost\_group</code> command. These help generate custom timing reports for the paths that you previously assigned to cost groups.

```
genus:design:top 25> report_timing -exceptions <exception_name>
Or
genus:design:top 25> report timing -group <cost_group_name>
```

If timing is not met, "Timing Slack" is reported with a minus (-) number and "TIMING VIOLATION" is written out.

Genus generates the timing accuracy report down to the gate and net level.

### **Generating Area Reports**

The area report gives a summary of the area of each component in the current design. The report gives the number of gates and the area size based on the specified technology library. Levels of hierarchy are indented in the report.

In the outputs generated by report\_gates and report\_area commands, Genus shows the technology library name, operating conditions, and the wire-load mode used to generate these reports.

➤ To generate a report that shows a profile of all library cells inferred during synthesis, type the following command:

```
genus:root: 34> report gates
```

Genus generates a report listing all the gates, the number of instances in the design, and the total area for all these instances.

| ========                                                                                                                       |                                                                |                                               | ======                                                       |   |          |         |
|--------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------|-----------------------------------------------|--------------------------------------------------------------|---|----------|---------|
| Technology library: Operating conditions:                                                                                      |                                                                |                                               | te<br>_counter<br>w 1.0                                      |   | Solution | version |
| Gate                                                                                                                           | Instances                                                      | Area                                          | Library                                                      |   |          |         |
| AND2X2 AOI21X1 AOI2BB2X1 DFFRHQX1 DFFRHQX2 INVX1 INVX3 NAND2X1 NAND3BX1 NAND4BX1 NOR2X1 NOR2X1 NOR3X1 NOR4X1 OAI2BB2X1 XNOR2X1 | 2<br>2<br>13<br>3<br>2<br>2<br>3<br>2<br>1<br>4<br>1<br>1<br>8 | 260.1<br>20.0<br>20.0<br>29.9<br>39.9<br>23.3 | slow<br>slow<br>slow<br>slow<br>slow<br>slow<br>slow<br>slow |   |          |         |
| total                                                                                                                          | 56                                                             | 1872.7                                        |                                                              |   |          |         |
| Туре                                                                                                                           | Instances                                                      | Area                                          | Area %                                                       |   |          |         |
| sequential<br>inverter<br>logic                                                                                                | 4                                                              | 1170.8<br>39.9<br>662.0                       | 2.1                                                          | - |          |         |
| total                                                                                                                          | 56                                                             | 1872.7                                        | 100.0                                                        | • |          |         |

At the end of the report, Genus shows the total number of instances and the area for all the sequential cells, inverters, buffers, logic, and timing-models, if any.

#### **Generating Reports**

To get a report on the total combinational area, add the logic, inverter, and buffer area numbers.

To generate an area report, type the following command:

```
genus:root: 37> report area
```

Genus generates a report similar to the example below.

\_\_\_\_\_

Generated by: Genus Synthesis Solution version

Generated by: Genus Synthe Generated on: date
Module: top\_counter
Technology library: slow 1.0 Operating conditions: slow segmented Wireload mode:

\_\_\_\_\_\_

| Block                           | Cells (        | Cell Area          | Net Area    | Wireload                                                       |     |
|---------------------------------|----------------|--------------------|-------------|----------------------------------------------------------------|-----|
| top_counter I2 I1 (D) = wireloa | 56<br>24<br>24 | 1873<br>880<br>863 | 0<br>0<br>0 | CDE18_Conservative<br>CDE18_Conservative<br>CDE18_Conservative | (D) |

wireload is default in technology library

## **Tracking and Saving QoR Metrics**

Querying individual reports and attributes to retrieve various metrics, debug QoR issues, or to compare data between multiple runs and stages can be very cumbersome.

Instead of running various reports to retrieve metrics for the design, you can track and save statistics information (QoR metrics) at various predefined and user-defined stages of the design and query predefined and user-defined metrics. Metrics data can be saved in and read from a statistics database. In addition you can compare the metrics of two runs. Figure 12-1 on page 271 shows the key features of this command.

**Note:** To use the statistics command, you can have only one design loaded in the tool.





# **Generating Reports**

#### **Enabling Tracking and Generation of the QoR Metrics at Predefined Stages**

➤ To enable *automatic* tracking and saving of the QoR metrics at the *predefined* stages during synthesis, set the following attribute to true before you elaborate the design:

```
set_db statistics log data true
```

By default, the metrics are not tracked or saved for the predefined stages.

Table 12-1 Predefined stages and corresponding commands

| Predefined stage     | Command                        |
|----------------------|--------------------------------|
| elaborate            | elaborate                      |
| generic              | syn_generic                    |
| global map           | syn_map                        |
| incremental          | syn_opt                        |
| placed               | syn_opt -physical              |
| incrementally placed | syn_opt -physical -incremental |

**Note:** If you repeat any of the previously mentioned commands, the tool adds an increment to the stage name starting with 0 (for example, incremental0, incremental1 and so on)



It is recommended to track and save the QoR metrics at the predefined stages to prevent loss of information in case your run would not finish successfully.

#### **Enabling Tracking of Power Metrics**

Because the computation of the power metrics is runtime-intensive, they are not tracked by default. To track the power metrics, you must enable the statistics enable power report root attribute.

#### Adding Stages at Which the Metrics Must Be Computed

➤ To add a stage at which you want the tool to compute the metrics, use the <a href="mailto:create\_snapshot">create\_snapshot</a> command at the required stage.

```
create_snapshot {-name string | -label string}
[-auto {default|min}] [-exclude_time_metric]
```

#### Generating Reports

```
[-categories {all|{check|design|flow|hold|power|route|setup}...}]
[pattern]
```

You need to specify a unique label name.

**Note:** The create\_snapshot command is executed automatically at the predefined stages if you set the statistics\_log\_data attribute to true.

#### Example

To compute the metrics after you read in the SDC constraints, you can add a stage called constraints:

```
read_sdc my_constraints.sdc
create_snapshot -name constraints
```

#### Writing the Statistics Information to the Database

➤ To write out the metrics that were recorded at various stages, use the <u>save\_snapshot</u> command:

```
save_snapshot
  [-to_file file]
```

If the file exists, the tool will overwrite the existing data. If you do not specify the file name, the name of the database file defaults to the setting of the <a href="mailto:statics db file">statistics db file</a> root attribute. It is recommended to set this attribute before you start tracking the metrics.

**Note:** The save\_snapshot command is executed automatically at the predefined stages if you set the statistics\_log\_data attribute to true.

#### Identifying the Session for Which the Metrics are Computed

When you compare the metrics of different synthesis runs, the tool adds a run identification label to the stage name as a suffix.

➤ To define a user-defined identification label for the run, set the following root attribute:

```
set_db statistics run id string
The default is design.date_time_stamp
```

➤ To document the parameters of a session (run) for which you want to save the QoR metrics, set the following attribute:

```
set_db statistics run description string
```

By default, no run description is added.

#### **Generating Reports**



These two attributes take affect the next time the <code>create\_snapshot</code> command is executed. It is recommended to set these attributes at the beginning of the session before you start tracking metrics.

#### **Generating Reports**

#### Example

In the following example, automatic tracking and generation of metrics at the predefined stages is enabled. The session starts with the default values for the statistics\_run\_id and statistics\_run\_description. As a consequence, the name of the database file is determined by the default setting of statistics\_run\_id attribute.

After elaborating the design, but before mapping to generic gates, the two attributes are set. When tracking the metrics at the next stage, they will be labeled with the new run ID and run description. The change of the run id does not affect the name of the database.

#### Generating the Report for the Current Session

➤ To report the metrics at all predefined and user-defined stages, use the report metric command:

```
report_metric -file file
[-format string ]
[-id string] [-names string] [pattern]
```

You must specify the run for which you want to report the metrics.

#### Example

| Metric      | elaborate  | generic  | global_map | incremental | place    |
|-------------|------------|----------|------------|-------------|----------|
| WNS.I2C     | n/a        | 9039.7   | 9738.0     | 9738.0      | 75.9     |
| WNS.I2O     | n/a        | 8918.7   | 6533.6     | 6533.6      | -1.0     |
| WNS.C2C     | n/a        | no_value | no_value   | no_value    | no_value |
| WNS.C2O     | n/a        |          | 7852.9     | 7852.9      | 1144.4   |
| WNS.default | n/a<br>n/a | no_value | no_value   | no_value    | no_value |

# **Generating Reports**

| TNS                    | n/a       | 0              | 0              | 0              | 1               |
|------------------------|-----------|----------------|----------------|----------------|-----------------|
| Violating_paths        | n/a       | 0              | 0              | 0              | 1               |
| runtime                | 20        | 18.00          | 206.00         | 62.00          | 583.00          |
| memory                 | 245.00    | -44.00         | 98.00          | -51.00         | 7.00            |
| Leakage_power          | n/a       | 15526.28       | 12271.55       | 12271.23       | 16359.53        |
| Net_power              | n/a       | 3055869.65     | 443139.21      | 443091.32      | 978543.89       |
| Internal_power         | n/a       | 9833530.08     | 1687395.23     | 1687332.94     | 1731198.96      |
| Clock_gating_instances | n/a       | 0              | 766            | 766            | 766             |
| total_net_length       | n/a       | n/a            | n/a            | n/a            | 3890913.25      |
| average_net_length     | n/a       | n/a            | n/a            | n/a            | 248.83          |
| routing_congestion     | n/a       | H0.00%, V0.00% | H0.00%, V0.00% | H0.00%, V0.00% | H72.10%, V0.11% |
| utilization            | 0.0       | 0.0            | 65.97          | 65.97          | 82.67           |
| Inverter_count         | 790       | 899            | 75             | 75             | 158             |
| Buffer_count           | 0         | 0              | 0              | 0              | 1050            |
| timing_model_count     | 0         | 0              | 766            | 766            | 766             |
| sequential_count       | 6128      | 6128           | 6128           | 6128           | 6128            |
| unresolved_count       | 0         | 0              | 0              | 0              | 0               |
| logic_count            | 23320     | 2638           | 6126           | 6126           | 6126            |
| Total_area             | 363201.20 |                | 107566.41      | 107563.17      | 479235.83       |
| Cell_area              | 335419.98 | 172496.31      | 92068.56       | 92065.32       | 102451.68       |
| Net_area               | 27781.22  | 3522.26        | 15497.85       | 15497.85       | 376784.15       |

#### **Generating Reports**

#### **Comparing Two Runs**

If you wrote out the statistics database for several runs, you can load the data in the tool to compare the results of two runs at a time.

- ➤ To load a previously written statistics database, use the <u>read metric</u> command.
- ➤ To compare two runs, use the <u>report metric</u> command:

```
report_metric -file file
[-format string ]
[-id metric_id] [-names name] [pattern]
```

You must specify the id and the name of the stage for which you want the report.

#### **Adding and Removing User-Defined Metrics**

The tool has a number of predefined metrics, including metrics for timing, power, gate count, area, and more.

➤ To add your own metric, use the <u>define metric</u> command.

```
define_metric -name metric [-type string]
[-tcl tcl_command_list]
[-inheritance_tcl string] [-no_inheritance]
[-inherit_no_children]
[-description string]
[-units string] [-precision num_dec_places]
[-target metric_name]
[-cmp function] [-threshold units] [-warning string]
```

➤ To remove a previously defined metric, use the <u>delete metric</u> command.

```
delete_metric
   -name metric
```

Note: You can only remove user-defined metrics.

#### **Measuring the Runtime**

➤ To measure the elapsed runtime used to compute the statistics and write out the database file, use the <u>statistics db runtime</u> root attribute.

#### **Generating Reports**

#### Sample Script

```
set_db statistics_log_data true
set_db statistics_run_id medium_effort
set_db statistics_run_description "global map with medium effort"
set_db statistics_db_file test1.stats_db
set DESIGN mydesign
suppress messages { LBR-162 }
set_db library {tutorial.lib HighVt.lib}
set_db wireload_mode default
set_db lp_insert_clock_gating true
read hdl gor netlist.v
elaborate $DESIGN //predefined stage
# define user metric
proc get_state {design} {
  return [get_db $design .state]
define_metric -name state -function get_state [find_unique_design]
read_sdc clk.sdc
create snapshot -name constraints //user-defined stage
define_cost_group -name I2C -weight 1 -design $DESIGN
define_cost_group -name C2O -weight 1 -design $DESIGN
define_cost_group -name I2O -weight 1 -design $DESIGN
define_cost_group -name C2C -weight 1 -design $DESIGN
group_path -from [all::all_seqs] -to [all::all_outs] -group C2O -name C2O
group_path -from [all::all_inps] -to [all::all_seqs] -group I2C -name I2C
syn_generic //predefined stage
set_db syn_map_effort medium
syn_map
         //predefined stage
        //predefined stage
syn_opt
report_metric -id medium_effort
```

#### **Generating Reports**

## **Summarizing Messages**

Use the report\_messages command to summarize all the info, warning, and error messages that were issued by Genus in a particular session. The report contains the number of times the message has been issued, the severity of the message, the ID, and the message text.

The report\_messages command has various options that can selectively print message types or print all the messages that have been issued in a particular session. Typing the report\_messages command without any options prints all the error messages that have been issued since the last time report\_messages was used. Therefore, if no messages were issued since the last time report\_messages was used, Genus returns nothing. Consult the <u>Genus Command Reference</u> for more information on the report\_messages command.

The following example is the first request to report\_messages in a session:

```
genus:root: 12> report messages
========= Message Summary ===========
Num
      Sev
            Id
                       Message Text
______
      Info
            ELAB-VLOG-9 Variable has no fanout. This variable is not driving
anything and will be simplified
      Info LBR-30 Promoting a setup arc to recovery. Setup arcs to
asynchronous input pins are not supported
      Info LBR-31 Promoting a hold arc to removal. Hold arcs to
asynchronous input pins are not supported
      Info LBR-54
                       Library has missing unit. Current library has missing
unit.
```

If report\_messages were typed again (with no intermediate commands or actions), Genus would return nothing.

#### **Generating Reports**

### **Redirecting Reports**

The report\_\* commands send the output to stdout by default. You can redirect stdout information to a file or variable with the redirect command. If you use the -append option, the file is opened in append mode instead of overwrite mode.

#### **Example**

■ To write the report\_gates report to a file called gates.rep, type the following command:

```
genus:root: 26> report_gates > gates.rep

or
genus:root: 28> redirect gates.rep "report gates"
```

■ To append information into the existing gates.rep file, type the following command:

```
genus:root: 34> redirect -append gates.rep "report gates"
```

■ To send the reports to stdout and to a file on the disk, type the following command:

```
genus:root: 45> report_gates
genus:root: 46> report_gates > gates.rep

Or
genus:root: 54> redirect -tee gates.rep "report_gates"
```

# **Customizing the report\_\* Commands**

The etc/synth directory in your installation contains rpt.tcl file that contains commands that make it easy to create custom reports. These commands allow you to create a report header and to tabulate data into columns.

13

# **Using the Genus Database**

- Overview on page 282
- Tasks on page 283
  - Saving the Netlist and Setup on page 283
  - □ Restoring the Netlist and Setup on page 283
  - □ Splitting the Database on page 283

# Using the Genus Database

## **Overview**

Genus supports a native binary database for design archival and restoration. You can save a snapshot of the design in the Genus memory at any point during the synthesis flow starting with elaboration. The database saves the design information (including netlist, timing, low power, DFT constraints, and physical information) and the setup. The database provides a more efficient and faster mechanism to save and restore a design compared to saving the netlist, write script or write sdc and design setup.

**Note:** User defined variables in the flow will not be saved in the database.

The setup consists of

- Non-default settings of root attributes
- Definitions of user-defined attributes
- Definitions of library domains
- Non-default attribute values of messages, libraries and their objects (library cells, pins, arcs).

The setup can be saved as part of the database or in a separate script.



Saving the setup to the database has the following advantages:

- Makes reading the setup less noisy: root attributes stored in the database are only set if they do not already have the same value. This prevents unnecessarily setting attributes like library and lef library to the same value as setting those can take time and issue many messages.
- Can save attribute settings that cannot be saved by Tcl scripts.

The setup script will set all attributes regardless whether they have already the same value. They will also create library domains regardless if those domains already exist. Settings of root attributes which are not user-writable will be commented out in the script.

You can later restore the design and the setup without any loss of information.

#### Genus User Guide Using the Genus Database

# **Tasks**

### Saving the Netlist and Setup

To save the netlist and optionally the setup, use the write db command:

```
write db -to file db_file
    [-all root attributes | -no root attributes]
    [-script file] [design] [-quiet] [-verbose]
```

By default, the setup is saved in the database. To save the setup in a separate script, use the -script option. Saving the setup to a script can be useful to review or modify the setup. To prevent saving of the setup, specify the -no\_root\_attributes option.

## **Restoring the Netlist and Setup**

If the database contains the netlist and the setup information, use the <u>read\_db</u> command:

```
read db [db file ] [-from tcl string] [-quiet] [-verbose]
    [-mmmc file file]
```

If the setup was written to a separate script, follow these steps to restore the information:

```
source script file
read db db_file [-quiet] [-verbose]
```

# Splitting the Database

To remove the setup information from the database and write it to a setup script, use the split db command.

```
split_db [input_db_file] [-from_tcl file]
         -script file [-to file file]
```



Writing the setup information to a Tcl script can be useful when the setup needs to be reviewed or modified.

Using the Genus Database

# Interfacing to Place and Route

- Overview on page 286
- Tasks
  - Preparing the Netlist for Place-and-Route or Third-Party Tools on page 287
    - O Changing Names on page 287
    - Naming Flops on page 288
    - O Removing Assign Statements on page 289
    - Inserting Tie Cells on page 291
    - O Handling Bit Blasted Port Styles on page 292
    - Handling Bit-Blasted Constants on page 293
  - Generating Design and Session Information on page 294
    - Saving and Restoring a Session in Genus on page 295
  - □ Writing Out the Design Netlist on page 296
  - □ Writing SDC Constraints on page 299
  - □ Writing an SDF File on page 300

#### Genus User Guide Interfacing to Place and Route

## **Overview**

After you have completed synthesis of your current design, you can write out files for processing by your place and route tools.

Figure 14-1 on page 286 shows where you are in the top-down synthesis flow.

Figure 14-1 Top-Down Synthesis Flow



This chapter describes how to write out the synthesized design so that the netlist and constraints can interface smoothly with third-party tools.

#### Genus User Guide Interfacing to Place and Route

# **Preparing the Netlist for Place-and-Route or Third-Party Tools**

When interfacing with other tools (such as place-and-route tools), you may need to make modifications to the gate-level netlist.

# **Changing Names**

You may need to make modifications in the naming scheme of the gate-level netlist to suit the relevant back-end tool.

To change the naming scheme, use the update names command before writing out the netlist in your synthesis script file.

When you change the naming scheme with the change names command, the change occurs immediately. All changes are global unless you specify the -local option, in which case only the current directory is affected.

To rename all module objects with the top\_prefix in the output netlist, use the following command:

```
genus:root: 12> update names -prefix top -module
```

To add the suffix m on all the design and module objects, use the following command and options:

```
genus:root: 15> update names -design -module -suffix m
```

The following example will change all instances of lowercase n with uppercase N and underscores (\_) with hyphens (-).

```
genus:root: 18> update names -map {{"n" "N"} {" "-"}}
```

In the following example, all instances of @ will be replaced with at. If the replace str option is not specified, the default character of underscore ( ) will be used.

```
genus:root: 19> update names -restricted "@" -convert string "at"
```

If the case insensitive option is specified, then names which are otherwise differentiated will be considered identical based on the case of their constituent letters. For example, n1 and N1 will be considered as identical names.

```
genus:root: 22> update names -nocase
```

#### Interfacing to Place and Route

You cannot change the left bracket, "[", and the right bracket, "]" when they are a part of the bus name referencing individual bits of the bus. For example:

```
genus:design:test.ports 12> vls
                        in1[0]
                 clk1
                                   in2[0]
                                            in2[3]
        SI2
                                                     in3[2]
                                                              in3[5]
genus:design:test.ports 13> change names -port bus -map {{"[" "(") {"]" ")"}}
genus:design:test.ports 14> vls
                         in1[0]
                                   in2[0] in2[3]
                                                     in3[2]
        SI2
                 clk1
                                                              in3[5]
```

## **Naming Flops**

You may need to change the naming style of the flops to match third-party requirements on the netlist.

Genus uses the following default flop naming styles:

- For vectored variables, such as reg[2:0] cout, the style string is %s\_reg%s. The reg names produced are cout\_reg2, cout\_reg1, cout\_reg0.
- For scalar variables, such as reg cout, the style string is %s\_reg. The reg name produced is cout\_reg.
- ➤ To customize the default naming scheme, use the hdl\_reg\_naming\_style attribute:

The default setting is:

```
set db hdl reg naming style %s reg%s
```

The first %s is the variable name. If the variable is a vector, the second %s is the individual bit of the vector as specified by the hdl\_array\_naming\_style attribute.

## **Synopsys Design Compiler Compatibility Settings**

To match Design Compiler nomenclature, specify the following attribute before you elaborate the design:

```
set db hdl array naming style %s %d
```

Two-dimensional arrays will then be represented in the following format in the Genus output netlist: <var\_name>\_reg\_<idx1>\_<idx2> . For example, cout\_reg\_1\_1

#### Interfacing to Place and Route

### Removing Assign Statements

Some place and route tools cannot recognize assign statements. For example, the generated gate-level netlist could contain assign statements like:

```
...
wire n_7, n_9;
assign dummy_out[0] = 1'b0;
assign dummy_out[1] = 1'b0;
assign dummy_out[2] = 1'b0;
...
assign dummy_out[15] = 1'b0;
DFFRHQX4 cout_reg_0(.D (n_15), .CK (clock), .RN (n_13), .Q (cout[0]));
...
```

**Note:** Innovus can handle Verilog assign statements natively and may not need assigns removal in Genus flow. If assign removal is needed, the following section explains the use model.

#### **Replacing Assignments during Incremental Optimization**

- ➤ To replace assign statements with buffer or inverter instantiations, set the remove assigns root attribute to true before incremental optimization.
- ➤ To control the aspects of the replacement of assign statements in the design with buffers or inverters, you can use the <u>add assign buffer options</u> command.

To specify the module in which to replace the assign statements, use the -design option. The following command specifies to only remove assign statements from the sub module:

```
genus:root: 3 > add assign buffer options -design [get db modules *sub]
```

To specify a particular buffer to use to replace the assign statements, use the  $-buffer_or_inverter$  option of this command. The following usage specifies to replace the assign statements with the BUFX2 cell. Figure 14-2 on page 290 shows the result of the optimization.

```
genus:root: 4> add_assign_buffer_options -buffer_or_inverter \
    lib cell:default library/slow/BUFX2
```

### Interfacing to Place and Route

Figure 14-2 Assign Statements Replaced with Buffers



#### Interfacing to Place and Route

### **Inserting Tie Cells**

#### **Inserting Tie Cells during Incremental Optimization**

→ To allow that a constant assignment can be replaced with a tie cell during incremental optimization, set the <u>use\_tiehilo\_for\_const</u> root attribute to true.

The tool will select a usable tie cell.

To allow the use of a tie cell with an inverter if either the tie high or tie low cell is not found, set the <u>iopt\_allow\_tiecell\_with\_inversion</u> root attribute to true.

To ignore all preserve settings when inserting tie-cells during synthesis, set the <u>ignore preserve in tiecell insertion</u> root attribute to true.

If you want finer control over the tie cell insertion, you can replace the constant assignments after incremental synthesis.

#### **Inserting Tie Cells after Incremental Optimization**

→ To insert tie cells after incremental synthesis, use the add tieoffs command.

```
add_tieoffs
[-high_low lib_cell] | -high lib_cell -low lib_cell]
[ -always_on_high_low lib_cell
| -always_on_high lib_cell -always_on_low lib_cell]
[-allow_inversion] [-max_fanout integer]
[-all] [-skip_unused_hier_pins] [-place_cells]
[-verbose] [module | design]
```

The options of the add\_tieoffs command allow you to control the aspects of the tie cell insertion.

You can select the tie cell to be used to tie the constants 0s (1s) by specifying the -low (-high) option.

You can select the tie cell to be used to tie the constants 0s and 1s by specifying the -high low option.

You can also allow the use of a tie cell with an inverter if either the tie high or tie low cell is not found by specifying the <code>-allow\_inversion</code> option.

By default this command skips scan pins, preserved pins, preserved nets, and modules. You can specify to connect to scan pins by specifying the -all option.

You can specify to insert tie cells in the entire design or in the specified module. If you omit the design name, the top-level design of the current directory of the design hierarchy is used.

### **Handling Bit Blasted Port Styles**

Some place and route tools prefer to see port names in expanded format, rather than as vector representations, which is how Genus generates the gate-level netlist:

```
module addinc(A, B, Carry, Z);
    input [7:0] A, B;
```

Bit blasting is the process of individualizing multi-bit ports through nomenclature. For example, Verilog port A[0:3] has four bits.

Bit blasting port A can produce the following result in the netlist:

```
A 0
A 1
A 2
A 3
```

- 1. To control the bit blasted port naming style, set the bit blasted port style attribute.
- 2. To bit blast all ports of the specified design use the <u>bitblast all ports</u> command.

#### Example

```
set db bit blasted port style s\[\d \]
bitblast all ports
```

The generated netlist will look like this:

```
 \begin{array}{c} module \ addinc(\A[7] \ , \A[6] \ , \A[5] \ , \A[4] \ , \A[3] \ , \A[2] \ , \A[1] \ , \\ A[0] \ , \B[7] \ , \B[6] \ , \B[5] \ , \B[4] \ , \B[3] \ , \B[2] \ , \B[1] \ , \\ B[0] \ , \Carry, \Z[8] \ , \Z[7] \ , \Z[6] \ , \Z[5] \ , \Z[4] \ , \Z[3] \ , \\ \end{array} 
           \Z[2] , \Z[1] , \Z[0] );
     input \A[7];
     input \A[6];
```

If you used the default setting of the bit\_blasted\_port\_style attribute, the netlist would look like:

```
module addinc(A_7, A_6, A_5, A_4, A_3, A_2, A_1, A_0, B_7,
B_6, B_5, B_4, B_3, B_2, B_1, B_0, Carry, Z_8, Z_7, Z_6, Z_5, Z_4, Z_3, Z_2, Z_1, Z_0);
input A_7;
  input A 6;
. . . .
```

#### Interfacing to Place and Route

### **Handling Bit-Blasted Constants**

Some place and route tools cannot properly handle bus constants in the netlist.

➤ To bit blast all constants in the design, set the <u>write vlog bit blast constants</u> root attribute to true.

For example, if there is a constant  $7 \ b0$ , then it will be represented as  $\{1 \ b0, 1 \ b0 \}$ .

### Interfacing to Place and Route

### **Generating Design and Session Information**

➤ To generate all files needed to be loaded in an Innovus session, use the following command:

```
write design -innovus -base name mydesign
```

For example, if you specified session1/top as the base name, Genus will generate the following files in you working directory under subdirectory session1:

- top.genus\_init.tcl
- top.invs\_init.tcl
- top.mmmc.tcl
- top.g
- top.def (if input DEF is read)
- top.genus\_setup.tcl
- top.v
- top.invs\_setup.tcl
- top.mode
- top.sdc

To start an Innovus session, you only need to source the top.invs\_setup.tcl file which will in turn load the necessary files, such as the libraries, the generated netlist file, the SDC constraints written out by Genus, and a mode file.

## Interfacing to Place and Route

### Saving and Restoring a Session in Genus

The write\_design command also writes out the necessary files and information to restore a Genus session.

```
genus:root:.designs> write_design -base_name mydesign
Exporting design data for 'fifo' to ./mydesign...
         : Generating design database. [PHYS-90]
         : Writing netlist: ./mydesign.v
Info
        : Generating design database. [PHYS-90]
         : Writing Metrics file: ./mydesign.metrics.json
Info
        : Generating design database. [PHYS-90]
         : Writing write script: ./mydesign.g
Info
        : Generating design database. [PHYS-90]
         : Writing floorplan: ./mydesign.def
         : Generating design database. [PHYS-90]
Info
         : Writing congestion map: ./mydesign.cmap.gz
         : Generating design database. [PHYS-90]
         : Writing multi-mode multi-corner file: ./mydesign.mmmc.tcl
Finished DEF export (command execution time mm:ss (real) = 00:00).
Finished SDC export (command execution time mm:ss (real) = 00:00).
Info: file .//mydesign.cstr mode a.sdc has been written
         : Design has no library or power domains. [INVS_MSV-301] : No power domains will be created for Innovus.
Finished SDC export (command execution time mm:ss (real) = 00:00).
Info: file .//mydesign.cstr mode b.sdc has been written
File .//mydesign.mmmc.tcl has been written.
         : Generating design database. [PHYS-90]
         : Writing INIT setup file for Genus: ./mydesign.genus init.tcl
Info
         : Generating design database. [PHYS-90]
       : Writing Genus (TM) Synthesis Solution setup file: ./mydesign.genus setup.tcl
** To load the database source ./mydesign.genus setup.tcl in a Genus(TM) \overline{\text{S}}\text{ynthesis}
Solution session.
Finished exporting design data for 'fifo' (command execution time mm:ss cpu = 00:00,
real = 00:23).
```

#### To restore the Genus session:

- 1. Invoke Genus
- 2. source ./mydesign.genus\_setup.tcl

### Genus User Guide Interfacing to Place and Route

### Writing Out the Design Netlist

The final part of the Genus flow involves writing out the netlists and constraints. This section describes how to write the design to a file using the write\_hdl command. Use file redirection (>) to create a design file on disk, otherwise the write\_hdl command. like all write \* commands, will direct its output to stdout.

Only two representations of the gate-level netlist are relevant to Genus:

- Mapped gate-level netlist
- Genus generic library mapped netlist

In order to write out a gate-level netlist, you must have mapped the RTL design to technology specific gates through the syn\_map command. Alternatively, you could have loaded an already mapped netlist from a previous synthesis session.

To write the gate-level netlist to a file called design.v, type the following command:

```
write hdl > design.v
```

**Note:** If you issue the write\_hdl command before issuing the syn\_map command, then a generic netlist will be written out since only such a netlist is available at that time.

To write out only a specific design, specify the design name with the write\_hdl command. The following command writes out the design top to a file called top.v:

```
write hdl /designs/top/ > top.v
```

If you wanted to write out a specific module, without its parent or child design, use the write\_hdl command with the <u>unresolved</u> attribute:

```
set db [get db [get db modules *bottom] .hinsts] .unresolved true
write hdl [ get db modules *middle ] > middle.v
```

In this example, even though the middle design instantiates the bottom module, only the middle design is written out to middle.v. This was intentionally done by setting the unresolved attribute to true on the bottom design.

To write out a module and any child designs it instantiates, specify the top-level design with the write\_hdl command.

```
write hdl module:top/middle > middle and bottom.v
```

In this example, the middle and its module, bottom, were written out to middle\_and\_bottom.v.

#### Interfacing to Place and Route

➤ To write out each Verilog primitive in the netlist as an assign statement with a simple Verilog logic expression, type the following command:

```
write hdl -equation
```

For example, the RTL code, shown in Example 14-1:

### Example 14-1 RTL Code

```
module test (y, a, b);
    input [3:0] a, b, c;
    output [3:0] y;
    assign y = (a + b) | c;
endmodule
```

Using the following commands, without the write\_hdl -equation command:

```
set_db library tutorial.lib
read_hdl test.v
elaborate
write hdl
```

Creates the post-elaboration generic netlist, shown in <u>Example 14-2</u>.

## Example 14-2 Post-Elaboration Generic Netlist Without the write\_hdl -equation Command

```
module test (y, a, b);
  input [3:0] a, b, c;
  output [3:0] y;
  wire n_6, n_7, n_8, n_9;
  and g1 (n_6, a[0], b[0]);
  and g3 (n_7, a[1], b[1]);
  and g4 (n_8, a[2], b[2]);
  and g5 (n_9, a[3], b[3]);
  or g6 (y[0], n_6, c[0]);
  or g2 (y[1], n_7, c[1]);
  or g7 (y[2], n_8, c[2]);
  or g8 (y[3], n_9, c[3]);
endmodule
```

If you use the same sequence of commands with the addition of the write\_hdl -equation command, then Example 14-3 shows the post-elaboration generic netlist:

#### Interfacing to Place and Route

# Example 14-3 Post-Elaboration Generic Netlist With the write\_hdl -equation Command

```
module test (y, a, b);
  input [3:0] a, b, c;
  output [3:0] y;
  wire n_6, n_7, n_8, n_9;
  assign n_6 = a[0] & b[0]);
  assign n_7 = a[1] & b[1]);
  assign n_8 = a[2] & b[2]);
  assign n_9 = a[3] & b[3]);
  assign y[0] = n_6 & c[0]);
  assign y[1] = n_7 & c[1]);
  assign y[2] = n_8 & c[2]);
  assign y[3] = n_9 & c[3]);
endmodule
```

For debugging and analysis purposes, it is sometimes useful to generate a gate-level representation of a design without using technology-specific cells. In such cases, use the <code>-generic</code> option. You can write out a generic netlist either after issuing the <code>syn\_generic</code> command or after <code>syn\_map</code>.

> To create a gate-level netlist that is not technology specific, type the following command:

```
write hdl -generic > example rtl.v
```

However, if you plan to use your netlist in a third-party tool, write out the technology specific gate-level netlist.

### Interfacing to Place and Route

### **Writing SDC Constraints**

After synthesizing your design, you can write out the design constraints in SDC format along with your gate-level netlist.

➤ To write out SDC constraints, type the following command:

```
write sdc
```

Like the other Genus commands, write\_sdc prints the results to stdout unless specified otherwise. Therefore, make sure to specify the redirection character '>' along with the command.

➤ To write out the SDC constraints into constraints.sdc file, type the following command:

```
write sdc > constraints.sdc
```

Note: Genus writes out the SDC constraints in SDC format.

### Writing an SDF File

To write out a Standard Delay Format (SDF) file, use the write\_sdf command immediately after synthesis.

For example, to write out the SDF file into the ksable.sdf file, enter the following command:

```
write sdf > ksable.sdf
```

Analysis and verification or timing simulation tools can use SDF files for delay annotation. The SDF file itself contains constructs that specify the delay of all the cells and interconnects in the design in the Standard Delay Format. Specifically, it includes the delay values for all the timing arcs of a given cell in the design.

Example 14-4 shows the header and combinational cell description in an SDF file.

### Example 14-4 SDF File

```
(DELAYFILE
    (SDFVERSION "OVI 3.0")
                 "ksable")
    (DESIGN
                 "Day Mon Date Time Time_Zone Year")
    (DATE
    (VENDOR
(PROGRAM
                 "Cadence, Inc.")
                 "Genus Synthesis Solution")
                 "7.1")
    (VERSION
    (DIVIDER
                 .)
    (VOLTAGE
                 ::1.08)
    (PROCESS
                 "::1.0")
    (TEMPERATURE ::125.0)
    (TIMESCALE
                 1ps)
    (CELL
        (CELLTYPE "ADDFX1HS")
        (INSTANCE q44)
        (DELAY
            (ABSOLUTE
                 (PORT A (::0.0))
                 (PORT B (::0.0))
                 (PORT CI (::0.0))
                 (IOPATH (posedge B) S (::306) (::291))
                 (IOPATH (negedge B) S (::306) (::291))
                 (COND B == 1'b0 && CI == 1'b0 (IOPATH (posedge A) S (::139) ()))
                 (COND B == 1'b0 && CI == 1'b0 (IOPATH (negedge A) S () (::224)))
                 (IOPATH (posedge CI) S (::312) (::322))
                 (IOPATH (negedge CI) S (::296) (::306))
                 (COND A == 1'b\bar{0} && CI == 1'b1 (IOPATH (posedge B) S () (::291)))
                 (COND A == 1'b0 \&\& CI == 1'b1 (IOPATH (negedge B) S (::297) ()))
                 (COND A == 1'b1 && CI == 1'b0 (IOPATH (posedge B) S () (::268)))
                 (COND A == 1'b1 && CI == 1'b0 (IOPATH (negedge B) S (::306) ()))
                 (COND B == 1'b1 && CI == 1'b1 (IOPATH (posedge A) S (::138)
                 (COND B == 1'b1 && CI == 1'b1 (IOPATH (negedge A) S () (::231)))
            )
        )
)
```

# **Modifying the Netlist**

- Overview on page 302
- Tasks
  - □ Connecting Pins, Ports, and hports on page 303
  - □ <u>Disconnecting Pins, Ports, and hports</u> on page 303
  - □ <u>Creating New Instances</u> on page 304
  - Overriding Preserved Modules on page 305
  - □ Creating Unique Parameter Names on page 306
  - □ Naming Generated Components on page 307
  - □ Changing the Instance Library Cell on page 307

### Genus User Guide Modifying the Netlist

### **Overview**

This chapter describes how to modify the netlist.

**Note:** Netlist modifications for the purpose of meeting third-party requirements on the netlist are described in <u>Chapter 14</u>, "Interfacing to Place and Route."

### **Connecting Pins, Ports, and hports**

The connect command connects two specified objects, and anything they might already be connected to, into one net. For example, if A and B are already connected and C and D are already connected, when you connect A and B, the result is a net connecting A, B, C, and D.

You can create nets that have multiple drivers and you can use connect to create combinational loops.

#### You cannot connect:

- Pins, ports, or horts that are in different levels of hierarchy. This is illegal Verilog.
- Pins, ports, or hports that are already connected
- An object to itself.
- An object that is driven by a logic constant to an object that already has a driver. This prevents you from shorting the logic constant nets together.
- To those objects that would require a change to a preserved module.

### **Disconnecting Pins, Ports, and hports**

The disconnect command disconnects a single hport, port, or pin from all its connections. For example, if A, B, and C are connected together and you disconnect A, then B and C remain connected to each other, but A is now connected to nothing else.

- You cannot disconnect any object that would require changes to a preserved module.
- You cannot disconnect an object that is not currently connected to anything else. If you disconnect an inout pin, it still remains connected to the other side.

### **Creating New Instances**

The <u>create\_inst</u> command creates an instance type in a specified level of the design hierarchy. You can instantiate inside a top-level design or a module. There is a command option name for the <u>create\_inst</u> command.

- You cannot instantiate objects that require a change to a preserved module.
- You cannot create a hierarchical loop. If module A contains module B, then you cannot instantiate A again somewhere underneath B.

The logic1 and logic1 pins are visible in the directory so that you can connect to and disconnect from them. They are in a directory called constants and are called 1 and 0. The following is how the top-level logic1 pin appears in a design called add:

/designs/add/constants/1

The following is how a logic0 pin appears deeper in the hierarchy:

/designs/add/hinsts/ad/constants/0

You can refer to them by their shorter names:

add/1 add/ad/0

Each level of hierarchy has its own dedicated logic constants that can only be connected to other objects within that level of hierarchy.

### **Overriding Preserved Modules**

If you have a script that you want to apply to all modules, even preserved modules, set the root attribute <u>ui respects preserve</u> to false.

The following code is a simple script that inserts a dedicated tie-hi or tie-lo to replace every constant in a design. The script demonstrates the edit netlist feature. This script could be extended to share the tie-offs up to some fanout limit.

```
# Iterate over all modules and the top design
foreach module [get db modules *] {
  # find the directory for this module where the logic constants live
  if {[string match [what is $module] "design"]} {
    # we're at the top design
   set const dir $module/constants
  } else {
    # we're at a module
    set inst dir [lindex [get db $module .instances ] 0]
    set const dir $inst dir/constants
  # Work on both logic constants
  foreach const {0 1̄} lib_pin {TIELO/Y TIEHI/Y} {
    # Find the logic 0 or logic 1 pin within this module
    set const pin $const dir/$const
    # find the lib cell that we want to instantiate
    set lib cell [get db lib cells [dirname $lib pin]]
    # Find all the loads driven by this logic constant pin
    set net [get_db $const_pin .net ]
    if {[llength $net]} {
      foreach load [get db $net .load ] {
        # At each load instantiate a tie inst
        set tie insts \
          [edit netlist new instance -name "tie ${const} cell" \
               $lib cell $module]
        set tie inst [lindex $tie insts 0]
        \# Find \overline{t}he output pin of \overline{t}he tie inst to connect to
        set tie_pin $tie_inst/[basename $lib_pin]
        # Disconnect the load from the logic constant
        edit netlist disconnect $load
        # Connect to the new tie pin instead
        edit netlist connect $load $tie pin
        # Rename the net for extra credit
        mv -flexible [get db $load .net ] "logic ${const} net"
   }
 }
```

### **Creating Unique Parameter Names**

Use the <a href="https://https://https://https://https://https://https://https://https://https://https://https://https://https://https://https://https://https://https://https://https://https://https://https://https://https://https://https://https://https://https://https://https://https://https://https://https://https://https://https://https://https://https://https://https://https://https://https://https://https://https://https://https://https://https://https://https://https://https://https://https://https://https://https://https://https://https://https://https://https://https://https://https://https://https://https://https://https://https://https://https://https://https://https://https://https://https://https://https://https://https://https://https://https://https://https://https://https://https://https://https://https://https://https://https://https://https://https://https://https://https://https://https://https://https://https://https://https://https://https://https://https://https://https://https://https://https://https://https://https://https://https://https://https://https://https://https://https://https://https://https://https://https://https://https://https://https://https://https://https://https://https://https://https://https://https://https://https://https://https://https://https://https://https://https://https://https://https://https://https://https://https://https://https://https://https://https://https://https://https://https://https://https://https://https://https://https://https://https://https://https://https://https://https://https://https://https://https://https://https://https://https://https://https://https://https://https://https://https://https://https://https://https://https://https://https://https://https://https://https://https://https://https://https://https://https://https://https://https://https://https://https://https://https://https://https://https://https://https://https://https://https://https://https://https://https://https://https://https://https://https://https://https://https

To specify naming style, type the following command:

```
set db hdl parameter naming style " %d"
```

Ensure that you specify the attribute on the root-level ("/").

#### <u>Table 15-1</u> illustrates the naming style results of various

hdl\_parameter\_naming\_style settings for the following example:

```
foo \#(1,2) u0();
```

where the Verilog module is defined as:

```
module foo();
    parameter p = 0;
    parameter q = 1;
endmodule
```

### **Table 15-1 Specifying Naming Styles**

| Naming Style Setting                         | Resulting<br>Naming Style |
|----------------------------------------------|---------------------------|
| set_db hdl_parameter_naming_style "_%d"      | foo_1_2                   |
| set_db hdl_parameter_naming_style "_%s_%d"   | foo_p_1_q_2               |
| set_db hdl_parameter_naming_style ""         | foo                       |
| Note: This is the default attribute setting. |                           |

You can match the names generated by Design Compiler with the following variable settings in your script:

```
set hdlin_template_naming_style "%s_%p"
set hdlin_template_parameter_style "%d"
set hdlin_template_separator_style "_"
set hdlin_template_parameter_style_variable "%d"
```

To match the names generated by Design Compiler, type the following command:

```
set db hdl parameter naming style " %d"
```

**Note:** Values greater-than-32-bits are truncated in the name and parameter values are used in the name even if they are default values. Only one %d or a combination of %d and %s are accepted in this attribute.

### **Naming Generated Components**

The <u>gen\_module\_prefix</u> attribute sets all internally generated modules, such as arithmetic, logic, register-file modules, and so on, with a user-defined prefix. This enables you to identify these modules easily. Otherwise, the modules will have the Genus internally generated names.

For example, if you were to set the attribute to CDN\_DP\_ by typing:

```
set_db gen_module_prefix CDN_DP_
```

This will generate the modules with the CDN\_DP\_ prefix.

If you prefer to remove or ungroup these modules, you should type the following command after the design is synthesized:

```
foreach i [get_db design:design modules CDN_DP_*] \
   {ungroup [get db $i .instances]}
```

### **Changing the Instance Library Cell**

After Genus completes the optimization and maps the design to the technology library cells, all the instances in the design will refer to the technology library.

You can find out the corresponding library cell name by checking the *lib\_cell* attribute on each instance. For example, if you want to find out what the cout\_reg\_5 instance is mapped to in the technology library, type the following command:

```
get db inst:top counter/I2/cout reg 5 .lib cell
```

Genus will show the library cell and its source library:

```
lib cell:slow/DFFRHQX4
```

To manually force the instance to have a different library cell, you can use the same *lib\_cell* attribute. If you want to replace one pin with another, the pin mappings must be equal.

For example, if you want to use DFFRHQX2 instead of DFFRHQX4 on the cout\_reg\_5 instance, type the following command:

```
set_db inst:top_counter/I2/cout_reg_5 \
    .lib_cell [get_db lib_cells /lib_cell_path/DFFRHQX2]
```

This command will force the instance to be mapped to *DFFRHQX2*.

**Note:** Make sure to generate all the reports, especially the timing report, to ensure that no violations exist in the design.

Modifying the Netlist

## **IP Protection**

- Overview on page 310
  - Decryption and Encryption using xmprotect on page 310
- Supported Encryption Flows on page 311
  - □ <u>Variation due to encryption pragma</u> on page 311
  - □ Variation due to type of encryption key on page 313
- Levels of Protection on page 315
- Round-trip Protection Flow on page 316
- Details and Examples of Protection Features on page 317
  - □ Encrypting Designs within Genus on page 317
  - □ Encrypting Designs outside Genus on page 318
  - □ Loading Encrypted Designs on page 319
  - □ Writing Encrypted Designs on page 320
  - □ Attributes "protected" and "encrypted" on page 320

**IP Protection** 

### **Overview**

Synthesis users sometimes need their designs to include some HDL files that are IPs (Verilog or VHDL blocks owned by specific designers or teams) and these IPs have restrictions on who can see the HDL definitions of these blocks. To prevent unrestricted access or theft of the IPs that are part of the input RTL design, users may want to keep such files (or parts of files) in an encrypted form. For usage of such IPs in EDA design flow, EDA tools should be able to accept these encrypted design inputs and generate an encrypted output for those encrypted parts of the design. EDA tools, which are able to read an encrypted design input, also need to ensure that there is no method by which a user can get a decrypted form of the original design input.

Genus supports reading and synthesizing design inputs (Verilog, VHDL, tcl) which were encrypted using xmprotect (Cadence® Xcelium Simulator). Genus also supports reading and synthesizing of designs which were encrypted using non-cadence tools, provided they have been encrypted using the P1735 IEEE standard. Genus provides a limited support for IP protection during synthesis flow as discussed in this chapter.

### **Decryption and Encryption using xmprotect**

To read a Verilog or VHDL file, that is partially or fully encrypted, Genus needs the ability to decrypt encrypted parts of the HDL file. Similarly, in some cases, users want that after synthesis, the parts of the netlist that are derived from an encrypted part of the synthesis input, should be kept encrypted while writing out the Verilog for the synthesized netlist. Genus uses Xcelium functions (xmprotect utility of the Cadence® Xcelium Simulator) to decrypt the encrypted design input, and to re-encrypt these parts of the design that are derived from the encrypted input. All this is done in the internal memory.

**Note:** Genus does not provide any command or option to write the decrypted contents of the encrypted file.

A particular release of Genus is tied to a particular release of Xcelium. To find out which release of the xmprotect utility is supported by Genus, query the xm\_protect\_version root attribute. Refer to Encrypting Designs outside Genus on page 318 for more detailed examples for xmprotect usage for encrypting design files.

### **Commands to Support Encryption**

For convenience, Genus provides an encrypt command that is based on xmprotect. It allows to encrypt Verilog, VHDL and Tcl files. Refer to <u>Encrypting Designs within Genus</u> on page 317 for more detailed examples.

### **Supported Encryption Flows**

In general, read\_hdl command supports reading the encrypted Verilog and VHDL files without requiring any additional option or attribute setting. These files can be partially or fully encrypted. However, variations in methods of encrypting HDL files can lead to additional steps for reading the encrypted design. Some of the encryption variants that Genus can read are:

- 1. Variation due to encryption pragma on page 311
- 2. Variation due to type of encryption key on page 313

### Variation due to encryption pragma

At the time of encrypting HDL files, the user needs to differentiate the region of the file that needs encryption. This is indicated through pragma comments in the HDL file, that surround the region to be encrypted. The pragma protect begin and protect end are used in the comments that surround the region. These pragma comments are of two types:

**1.** HDL specific – In Verilog, pragmas start with // or /\*... \*/ and in VHDL, the pragmas start with – -.

#### VHDL Example:

```
--pragma protect
--pragma protect begin
library ieee;
use ieee.std logic 1164.all;
use work.p.all;
entity test 03 is
port(d: in std ulogic vector(0 to 31);
q : out std ulogic vector(0 to 31));
architecture rtl of test 03 is
component sub
generic(g : integer vect);
port(d : in std ulogic vector(0 to 31);
q : out std ulogic vector(0 to 31));
end component;
begin
ul: sub
generic map(g \Rightarrow (10, 12, 15, 17))
port map (q \Rightarrow q, d \Rightarrow d);
end;
--pragma protect end
```

### Verilog Example:

```
//pragma protect
//pragma protect begin

module t_01_nand(q, d1, d2);
output q;
input d1, d2;
nand(q, d1, d2);
endmodule

//pragma protect end
```

2. IEEE standard Designer — Use the IEEE standard syntax of `pragma protect (for Verilog) and `protect (for VHDL) for encapsulating the protected sections.

Example of Verilog file containing `pragma:

```
'pragma protect
'pragma protect begin

module t_01_nand(q, d1, d2);
output q;
input d1, d2;
nand(q, d1, d2);
endmodule
```

Example of VHDL file containing `protect:

#### `protect begin

'pragma protect end

```
library ieee;
use ieee.std logic 1164.all;
use work.p.all;
entity test 03 is
port(d : in std_ulogic_vector(0 to 31);
q : out std ulogic vector(0 to 31));
architecture rtl of test 03 is
component sub
generic(g : integer vect);
port(d: in std ulogic vector(0 to 31);
q : out std ulogic vector(0 to 31));
end component;
begin
u1: sub
generic map(g => (10, 12, 15, 17))
port map (q \Rightarrow q, d \Rightarrow d);
end;
```

'protect end

**Note:** Use the <code>-pragma</code> option of the <u>encrypt</u> command to encrypt only the pragma protected sections of the input files. Otherwise, if <code>-pragma</code> option is not specified, the complete file will be encrypted. When using <code>xmprotect</code> for encryption, the <code>-pragma</code> option is not required for partial encryption.

### Variation due to type of encryption key

Encryption tools (like xmprotect), use a key (generally an ASCII text used in encryption algorithms) to control the encryption of the input text. This key is essential at the time of decrypting the encrypted content. IPs can be protected either using a <u>Default key method</u> or <u>User key method</u> (using xmprotect). Genus supports reading of RTL files which were encrypted using either of these methods.

### Default key method

In this method, xmprotect uses its default internal key for encryption when an explicit key is not provided. xmprotect makes the key information part of the encrypted text.

Encryption on the Genus Prompt

```
genus:root: 12> encrypt test 1.v
```

Default extension used by xmprotect is .vp. The encrypted file is named  $test_1.vp$ . Note that this file will be fully encrypted as -pragma switch is not specified.

Encryption on Linux Prompt

```
% xmprotect test 1.v
```

The protected file is named test\_1.vp.

Files protected with default key method, can be read by Genus, without requiring any special setting.

```
genus:root: 13> read hdl test 1.vp
```

### User key method

In this method, the IP designer provides a key for encryption. At the time of encryption, he has to follow these steps to encrypt the input files:

**1.** Generate a key file, using the -RSAKeyGenerate command option of xmprotect.

User may provide a seed string to generate the key. In the example below, string "hello world" is used to generate the key. User may also provide path and name of the file, in which the key is stored (default filename is key).

```
% mkdir ./mykeys
% setenv seed "hello, world"
% xmprotect -rsakeygenerate -seed $seed -keyname ./mykeys/key
```

2. Set the environment variable NCPROTECT\_KEYDB to point to the path of the user key file in step 1.

#### **IP Protection**

\$ setenv NCPROTECT\_KEYDB ./mykeys // Here directory mykeys has a file with the name key.

**3.** Call xmprotect to encrypt the design files. xmprotect automatically detects the NCPROTECT\_KEYDB environment variable, infers that user key is to be used for encryption and uses this key to encrypt the files.

The designer needs to provide the key file to Genus to enable it to read the encrypted files through read\_hdl.

1. Set the environment variable NCPROTECT\_KEYDB to the path of the user key file.

```
set env(NCPROTECT KEYDB) home/var/mykeys
```

2. Read the design using read\_hdl in Genus session.

```
genus:root: 15> read hdl test 1.vp
```

### **Levels of Protection**

Often designers do not want the synthesized netlist obtained from an encrypted (partially or fully) input design to be written out as an encrypted Verilog. In such a case, no special protection is required for the synthesized netlist. However in some situations, designers may want that Genus (while writing out the Verilog of synthesized netlist), should encrypt the part of the netlist that was derived from an encrypted HDL module. These two variants of treatment of encrypted HDL, are referred as two different levels of protection. This degree of IP protection, where Genus encrypts the output Verilog for parts derived from encrypted modules, is called as the **Level-1** protection (for reference, as there is no standard naming convention). Similarly, for the designs where output netlist is not required to be encrypted (referred to as clear text), the level of protection is referred to as **Level-0** protection.

The level of protection chosen by Genus, for an encrypted module, is determined by the choice of options used during encryption using xmprotect. By default, Level-0 protection is considered. Example:

#### Level-0 Protection with the following command:

```
% xmprotect -lang vhdl -autoprotect -synthesis output_netlist:cleartext -
synthesis viewers:debugall test 1.vhd
```

#### OR

% xmprotect -lang vhdl -autoprotect test 1.vhd

#### Level-1 Protection with the following command:

 $\mbox{\%}$  xmprotect -lang vhdl -autoprotect -synthesis output\_netlist:none -synthesis viewers:none test 1.vhd

Level-1 protection for the encrypted module means the Verilog for the module is encrypted in the output of write hdl command.



There is a caveat about Genus's level-1 protection support. An expert user can use report\_\* commands, the user interface, and the LOG file to get information about the protected parts of the synthesized design. The report\_\* commands, the Tcl command interface and the LOG messages are not yet capable of hiding information about protected parts of the synthesized design.

### **Round-trip Protection Flow**

The designers who are contributing encrypted IPs, sometimes want special password based protection for their encrypted files (using xmprotect). The expectation of designer is to generate a password at the time of encryption of IP, perform synthesis and other EDA steps in a safe manner. That is, any synthesis output written in files, should have those parts as encrypted, which were derived from an encrypted input. The encryption of output files, should be done using the same password, which was generated at the time of encryption. And only the IP owners, should be able to decrypt, using xmprotect, the synthesis output files by providing the original password file. For, such a flow possibility, the EDA tools (that are part of design flow), need ability to not only read the encrypted design input, but also encrypt the output, derived from them, using the same password. The designers should be able to decrypt the final output using the same password key.

We refer to such an IP protection based EDA flow as "Round-trip Protection Flow". If the encryption or decryption utility is xmprotect, Genus has the ability to be a part of this round-trip protection flow.

To use the round-trip protection flow, designer needs to do two things:

1. Generate EIF (Encryption Information File) during encryption:

EIF file contains a combination of a special key and an algorithm set in an encrypted format. This file contains all the information needed by xmprotect to decrypt the netlist. To generate eif, use the -generate\_eif option of xmprotect. For example,

```
% xmprotect -generate_eif clear.eif -outdir ./newdir -lang vhdl counter.vhd counter.vhd file is now protected for round-trip protection flow. The output password file (clear.eif) will be kept in the folder newdir. The output file is netlist.hdp.
```

**2.** Convert the encrypted netlist back to clear text.

```
To decrypt the netlist, use -decrypt_with_eif option
```

```
% xmprotect -decrypt_with_eif ./newdir/clear.eif -language vhdl netlist.hdp
```

This clear text output file will be kept in the folder where eif file resides. You can use the -outdir option of xmprotect to change the output directory.

**Note:** While reading the IP files during synthesis, the password file is not required.

With -generate\_eif, Xcelium sets the protection level (for Genus) to be Level-1. Refer to the <u>Levels of Protection</u> for more details.

### **Details and Examples of Protection Features**

- Encrypting Designs within Genus on page 317
- Encrypting Designs outside Genus on page 318
- Loading Encrypted Designs on page 319
- Writing Encrypted Designs on page 320
- Attributes "protected" and "encrypted" on page 320

### **Encrypting Designs within Genus**

Genus uses the xmprotect encryption and decryption library that is also used by the Cadence NC-Verilog and Cadence NC-VHDL Simulators.

The Genus encrypt command takes a plain text file, encrypts it, and then writes out an encrypted file.

```
genus:root: 21> encrypt -vhdl ksable.vhdl > ksable_encrypted.vhdl
genus:root: 22> read hdl -language vhdl ksable encrypted.vhdl
```

By default, the command encrypts for basic Level-0 protection. In the above example, since the -pragma command option of the encrypt command is not used for encryption, the complete file will the encrypted.

All protection is achieved through the use of pragmas. You can encrypt sections of the files (HDL Modules) by enclosing them with protection pragmas.

The following example illustrates Verilog code with Verilog style NC Protect pragmas. You must specify /pragma protect before specifying the protected block. Begin the section with /pragma protect begin and end with /pragma protect end pragmas.

```
module secret_func (y, a, b);
    parameter w = 4;
    input [w-1:0] a, b;
    output [w-1:0] y;

// pragma protect
// pragma protect begin
    assign y = a & b;

// pragma protect end
endmodule
```

Specify the -vlog and -pragma options together to encrypt only the text between the pragmas. The encrypt command encrypts the original Verilog file (ori.v) containing the NC Protect pragmas. The encrypted file is called enc.v.

```
genus:root: 25> encrypt -vlog -pragma org.v > enc.v
```

**IP Protection** 

The following example illustrates VHDL code with VHDL style NC Protect pragmas. You must specify --pragma protect before specifying the beginning (--pragma protect begin) and ending (--pragma protect end) pragmas.

```
entity secret_func is
    generic (w : integer := 4);
    port ( y: out bit_vector (w-1 downto 0);
        a, b: in bit_vector (w-1 downto 0) );
end;

-- pragma protect
-- pragma protect begin
architecture rtl of secret_func is
begin
    y <= a and b;
end;
-- pragma protect end</pre>
```

Specify the -vhdl and -pragma options together to only encrypt the text between the pragmas. The encrypt command encrypts the original VHDL file (ori.vhdl) containing the NC Protect pragmas. The encrypted file is called enc.vhdl:

```
genus:root: 26> encrypt -vhdl -pragma org.vhdl > enc.vhdl
```

### **Encrypting Designs outside Genus**

Use NC-Protect to encrypt RTL files. The encryption key can be either the xmprotect default key or any non-default user-provided key of his choice. The level of protection can be either Level-0 or Level-1, depending on the encryption methodology used.

```
% xmprotect -lang vlog -autoprotect test 1.v
```

#### **IP** Protection

### **Loading Encrypted Designs**

Encryption is supported by the parser in both the RTL mode and the structural mode, that is. by all the following commands:

- read\_hdl
- read\_hdl -netlist
- read\_netlist

Genus can understand whether a file is encrypted, and process it accordingly. These commands can take any mixture of plain-text and encrypted files, in any order. For example:

```
read_hdl plain_1.v enc_2.v plain_3.v enc_4.v

Or
read hdl -language vhdl enc 1.vhd plain 2.vhd enc 3.vhd plain 4.vhd
```

Each HDL file can be completely in plain text, fully encrypted, or a mixture of plain and encrypted text (partially encrypted).

If a design is described in multiple files, it can be:

- A mixture of plain-text and encrypted files
- A mixture of Verilog and VHDL files

Hence, if you are using one read\_hdl or read\_netlist command to load multiple files, they can be a mixture of plain-text and encrypted files.

In each of the loaded HDL files, where each Verilog file describes one or more modules while each VHDL file describes one or more entities or packages:

- Each encrypted HDL file can be either fully or partially encrypted
- Each encrypted module or entity can be either fully or partially encrypted
- Each encrypted module or entity has one or more protection blocks and each protection block is enclosed by a pair of NC-Protect pragmas

#### Reading encrypted designs which have been encrypted by non-cadence tools

Genus can read designs that have been encrypted using non-cadence tools provided they have been encrypted using the P1735 IEEE standard.

**IP Protection** 

**VHDL Example** – The following example shows a VHDL file which was encrypted using a non-cadence tool:

```
`protect begin_protected
protect encrypt_agent=<non-cadence tool>
protect encrypt_agent_info=<abc version>
protect data_keyowner=<...>

.....
P]X9LXJ99W999999+K027xYqi7kINbzQmPPcTVAZ2+e/mGvuOSthZNlZvWr+g7/0Av4hz08ZYZQx
5RtvdMBcKFo1kzJUTv9A7+JsXQmdmGwsYsKFyqWSlzfMLEksLn1ltqe8FasgxOu7umDqWpWmcqlf
.....
`protect end protected
```

### **Writing Encrypted Designs**

Use the write\_hdl command to write any encrypted (or partially encrypted) design as you would with a non-encrypted design. With protected modules which have Level-1 protection, the write\_hdl command would encrypt their gate-level design description on a module-by-module basis. With each Level-1 protected module, the generated netlist is encrypted using the same encryption key or method as its source code and is marked at the same level of protection as its source code.

### Attributes — "protected" and "encrypted"

hdl\_architecture objects that are created with the read\_hdl command, get tagged with boolean attributes <u>encrypted</u> and <u>protected</u>.

- An hdl\_architecture attribute encrypted is true if and only if the definition of the architecture in input HDL file was partially or fully encrypted.
- The attribute protected is set to true, if and if only if the architecture was assigned protection Level-1.
- After elaboration, the design or module also gets tagged with boolean attribute named protected. For a given design or module object, the attribute protected is true if and only if its protection level is Level-1.

For details on protection levels, refer <u>Levels of Protection</u> on page 315

### Propagation of design or module attribute "protected"

An internally-generated tool-defined module (e.g. multiplier module) is protected if its parent module is protected.

**IP Protection** 

If a certain tool-defined module (for example, mult\_unsigned) is instantiated by both a protected parent module and an unprotected parent module, the child module (mult\_unsigned) is uniquified as two objects, one protected and the other one not.

If an unprotected module instantiates a protected module, and the child module is ungrouped (using the ungroup command), the parent module becomes a protected one and Genus issues a warning message.

**IP Protection** 



## Simple Synthesis Template

The following script is a simple script which delineates the very basic Genus flow.

```
# ****************
# * A very simple script that shows the basic Genus flow
# ******************
set db init lib search path <full path of technology library directory>
set db init hdl search path <full path of hdl files directory>
set db library <technology library>
read hdl <hdl file names>
elaborate <top level design name>
set clock [create clock -period <periodicity> -name <clock name> [clock ports]]
external delay -input <specify input external delay on clock>
external delay -output <specify output external delay on clock>
syn generic
syn map
report timing > <specify timing report file name>
report area > <specify area report file name>
write hdl > <specify netlist name>
write script > <script file name>
quit
```

Simple Synthesis Template

| Index                                                                                                                                                                                                                                                                                                                                                | preserving <u>187</u><br>sequential cell mapping <u>194</u><br>clocks<br>defining <u>181</u>                                                                                                                                                |
|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Symbols  202 'define statements     defining a macro 132     reading a design with Verilog     macros 134                                                                                                                                                                                                                                            | definition 62 domains 181 removing 182 commands create_clock 181 delete_obj 182 elaborate 153 get_db 88 new_seq_map 194 read_hdl 125, 131 read_sdc 181 redirect 280 report gates 269                                                        |
| arithmetic packages 141 attributes encrypted 320 gen_module_prefix 51 hdl_language 128 hdl_parameter_naming_style 157 hdl_track_filename_row_col 160 hdl_vhdl_case 142 hdl_vhdl_environment 139, 141 hdl_vhdl_lrm_compliance 141 information_level 31 init_hdl_search_path 130, 154 path 102 preserve 187 protected 320 super_thread_rsh_command 204 | report timing 267 report_area 270 syn_gen 239 syn_map 239 ungroup 84 write_hdl 296 write_sdc 181 constants definition 56 constraints timing 181 cost_groups definition 62 generating timing reports for 268 Critical Region Resynthesis 212 |
| В                                                                                                                                                                                                                                                                                                                                                    | default values<br>override                                                                                                                                                                                                                  |
| bitblasting, all ports 292, 293 blackbox 217 boundary optimization 192 buffers, inserted removing between hard regions 199  C capacitance units 181                                                                                                                                                                                                  | for generics 157 delete_unloaded_seqs 192 design definition 52, 53, 54 design constraints applying 179 timing 181 design information hierarchy 50 designs, encrypting 317 DRC 182                                                           |
| case_insensitive 287                                                                                                                                                                                                                                                                                                                                 | drc_first <u>198</u>                                                                                                                                                                                                                        |

cells

| E                                                                                                                                                                                                                                                                            | hdl_inst<br>definition <u>73</u>                                                                                                                                               |
|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| elaborate design 157 encrypting designs 317 exceptions definition 62 generating timing reports for 268 excluding library cells 105 external_delays definition 63                                                                                                             | hdl_label definition 73 hdl_lib definition 72 hdl_operator definition 79 hdl_package definition 79 hdl_paramater definition 77                                                 |
| finding HDL files 101 libraries 101 scripts 101                                                                                                                                                                                                                              | hdl_pin definition 77 hdl_procedure definition 74 hdl_reg_naming_style 288 hdl_subprogram definition 74 hierarchy                                                              |
| gen_module_prefix 307 genus_startup 26 group total worst slack 238 grouping 188                                                                                                                                                                                              | created by Genus 51 hinsts definition 57 hport and pin, difference 63                                                                                                          |
| H hard_region 199 HDL designs specifying language 128 HDL files                                                                                                                                                                                                              | incremental optimization (IOPT) 238 Information 31 information_level 31 init_lib_search_path 101                                                                               |
| directories, specifying 130 setting the search path 101  HDL search paths specify 130, 154  hdl_architechture definition 72  hdl_bind definition 77  hdl_block definition 72  hdl_component definition 77  hdl_configuration definition 77  hdl_implementation definition 77 | lbr 106 lib_arcs   definition 67 lib_cell   definition 67 lib_pin   definition 68 libraries   predefined     Synergy 140 library   definition 66 library cells   excluding 105 |

| library format 106 converting 106 lib 106 Licensing 25 log file generating 30                                                                  | parameter values, propagating 157 pin and hport, difference 63 pin_busses definition 59 pins                                                                                                       |
|------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| macros Verilog 131 mapping sequential cells 194 Messages setting the level 31 messages definition 53 in log file 30 module                     | definition 59 port_busses     definition 60 ports     bitblasting 292     definition 60 predefined     VHDL         Environments 139 preserve_cell 187 preserving cells 187 preserving modules 187 |
| synthesize 154 modules correlating to filename 90 definition 61 naming 51 preserving 187 ungrouping 84 multiple CPUs 202 multiple machines 202 | redundancy removal 211 replace_str 287 report timing -lint 267 reports   runtime 239 root   definition 52 runtime   reporting 239                                                                  |
| name individual bits of array ports and registers 154 nets definition 59                                                                       | S scripts recording in a log file 30                                                                                                                                                               |
| new_seq_map 194                                                                                                                                | running 124 setting the search path 101 SDC constraints 181 search paths                                                                                                                           |
| operating_conditions definition 69 optimization settings 185                                                                                   | setting 101 sequential cell mapping 194 set_output_delay 36 setting search paths 101 setting the level 31                                                                                          |
| P parameter override default values 153                                                                                                        | size_delete_ok <u>187</u> size_ok <u>187</u> structural constructs Verilog <u>146</u> subdesign synthesis <u>216</u>                                                                               |

| subport_busses     definition 61 subports     definition 61 Super Threading     SGE 207 super_thread_servers     batch 205 supported     VHDL     environments 139 libraries Synergy environment 140                      | VHDL arithmetic packages from vendors 141 case, specifying 142 code compliance with LRM, enforcing 141 environment, setting 139 predefined environments 139 Synergy libraries 140 show mapping between libraries and directory 141 |
|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Synergy predefined VHDL libraries 140 synthesis scripts running 124                                                                                                                                                       | W wire-load models definition 69                                                                                                                                                                                                   |
| T                                                                                                                                                                                                                         | write_hdl -generic <u>298</u><br>write_sdc <u>299</u><br>write_sdf <u>300</u>                                                                                                                                                      |
| technology library setting the search path 101 setting the target library 103 timing constraints 181 timing models 115 reasons for a cell to be marked as timing model 115 timing reports generation 267 timing units 181 | X xm_protect_version 310                                                                                                                                                                                                           |
| U                                                                                                                                                                                                                         |                                                                                                                                                                                                                                    |
| ungrouping 188 automatic 190 units capacitance 181 timing 181 unusable cells reasons for a cell to be marked unusable 110 use during synthesis 110 update_names -prefix 287                                               |                                                                                                                                                                                                                                    |
| V                                                                                                                                                                                                                         |                                                                                                                                                                                                                                    |
| Verilog keep track of RTL source code 160 version, specifying 128                                                                                                                                                         |                                                                                                                                                                                                                                    |