

# C28SOI\_IO\_EXT\_ALLF\_DIGNEG\_LR\_EG User's manual

# Negative 1.8 V Dedicated supply IO library and ESD core clamp designed in 28 nm FDSOI technology

#### Overview

The C28SOI\_IO\_EXT\_ALLF\_DIGNEG\_LR\_EG library is designed in 28 nm FDSOI technology. It contains 4 cells for dedicated core supply and ESD core clamp for negative 1.8 V .

#### **Features**

- Contains negative 1.8V power cells
- Uses the standard process option and 28 Å gate oxide.
- Supports Compatible Standard Frame (CSF##) only
- Supports single row<sup>1</sup> configuration for IO ring
- FC (Flip-chip) and CL (Cluster) frames provided.

Product name contains ALLF due to legacy reasons although only CSF is supported

#### **Information Snapshot**

#### **Process Options**

■ GO1: SVT■ GO2: 28 Å

#### **Packaging**

■ Flip-chip

Table 1: Operating values

| ·                     |                                           |       |      |       |      |
|-----------------------|-------------------------------------------|-------|------|-------|------|
| Symbol                | Parameter                                 | Min   | Тур  | Max   | Unit |
| VDDCOREN<br>EG1V8     | Negative power supply                     | -1.95 | -1.8 | 0 (1) | V    |
| vdd                   | Supply<br>voltage for<br>1.0 V node       | 0.6   | 1.0  | 1.1   | V    |
| vdde                  | Supply<br>voltage for<br>1.8 V IO<br>ring | 1.65  | 1.8  | 1.95  | ٧    |
| T <sub>junction</sub> | Operating junction temperature            | - 40  | 25   | 125   | °C   |

#### Notes:

For more details about electrical specifications, please refer to Section 3: Electrical Specifications.



<sup>&</sup>lt;sup>1</sup>Single row configuration is also called linear configuration.

## 1. Quick References

The document uses the following convention to indicate logic levels:



L indicates logic low.

H indicates logic high.

X indicates don't care state.

Z indicates high impedance state.

'-' (Hyphen) indicates 'No activity'.



- \* suffixed in library name indicates multiple metallization options.
- \*\* suffixed in cell name indicates multiple packages / configurations.

## 1.1 Metal Stacking Convention

The metallization option supported by this library can be referred from its product package. The following is the convention that can be used to decode the segment in the library name:

- 7 metal option (5U1X2T8XLB) known as 5002 refers as follows:
  - 5U1X refers to the first 5 levels with 1X pitch (thin) metal.
  - 2T8X refers to 2 levels with 8X (thick) metal in oxide.
  - LB is the Alucap.
- 8 metal option (6U1X2T8XLB) known as 6002 refers as follows:
  - 6U1X refers to the first 6 levels with 1X pitch (thin) metal in ultra-low-K.
  - 2T8X refers to 2 levels with 8X (thick) metal in oxide.
  - LB is the Alucap.
- 10 metal option (6U1X2U2X2T8XLB) known as 6202 refers as follows:
  - 6U1X refers to the first 6 levels with 1x pitch (thin) metal in ultra-low-K.
  - 2U2X refers to the next 2 levels with 2x pitch (thin) metal in ultra-low-K.
  - 2T8X refers to 2 levels with 8x (thick) metal in oxide.
  - LB is the Alucap.



#### 1.2 Reference Documentation

For details on the following topics:

- Power Sequencing Recommendation in IOs
- Specifications and Analysis of Overshoots and Undershoots
- SSN Application Notes
- ESD qualification
- Latch-up qualification
- Maturity information
- RDL recommended rules
  - ST users, refer to the IO Reference catalog
     (<a href="http://ccds.st.com/cps/sections/library/io/io\_reference\_catalog/downloadFile/file/IO\_Helpdesk\_Solutions.pdf">http://ccds.st.com/cps/sections/library/io/io\_reference\_catalog/downloadFile/file/IO\_Helpdesk\_Solutions.pdf</a>).
  - Non-ST users, contact Customer Support personnel

## 1.3 Reference Library

The C28SOI\_IO\_EXT\_ALLF\_DIGNEG\_LR\_EG library refers to some cells from 28 nm FDSOI libraries listed below. For a correct usage, these libraries are mandatory:

- C28SOI\_IO\_ALLF\_FRAMEKIT\_EG
- C28SOI\_IO\_ALLF\_IOSUPPLYKIT\_EG

## 1.4 Acronyms and Abbreviations Used

Table 2: Acronyms and Abbreviation

| Acronym/Abbreviation | Description             |
|----------------------|-------------------------|
| B2B                  | Back-to-Back            |
| CDM                  | Charge Device Model     |
| DC                   | Direct Current          |
| DRM                  | Design Rule Manual      |
| ESD                  | Electrostatic Discharge |
| НВМ                  | Human Body Model        |
| FC                   | Flip-chip               |
| CL                   | Cluster                 |
| MM                   | Machine Model           |
| RMS                  | Root Mean Square        |
| SVT                  | Standard $V_T$          |
| 2ROWS                | Two rows                |



# 2. Functional Specifications

The C28SOI\_IO\_EXT\_ALLF\_CORESUPPLY\_EG library includes 65 cells.

| Table 3: Cell List            |                     |                                        |
|-------------------------------|---------------------|----------------------------------------|
| Cell Name                     | Width x Height (µm) | Cell Description                       |
| VDDCORE_NEG1V8_EXT_CSF_CL_LIN | 40 x 106.3          | Dedicated negative 1.0V power supply   |
| VDDCORE_NEG1V8_EXT_CSF_FC_LIN | 40 x 90.8           | referring to gnd ground node           |
| ESDCLAMP_NEG1V8_NOB2B_EXT     | 74.991 x 54.41      | Core cell including negative 1.0 V ESD |
| ESDCLAMP_NEG1V8_WITH_B2B_EXT  | 83.921 x 54.41      | clamp                                  |



The ALLCELLS cells are not considered part of the Deliverable. These cells are specifically for QA check and hence subject to change, without prior notice.

## 2.1 VDDCORE\_NEG1V8 \_EXT\_CSF\_FC\_LIN /CL\_LIN

#### 2.1.1 Functional Diagram



## 2.1.2 Interface Description

Table 4: Pin description

|               | •              |                     |                                        |
|---------------|----------------|---------------------|----------------------------------------|
| Pin           | Туре           | Voltage Level (V)   | Description                            |
|               |                | Pad pins            |                                        |
| VDDCORENEG1V8 | Input / Output | VDDCORENEG1V8       | Dedicated power node, pad side         |
|               |                | Track and core pins |                                        |
| VDDCORENEG1V8 | Input / Output | VDDCORENEG1V8       | Dedicated power node, only core side   |
| vdde          | Input / Output | vdde                | IO power node (1.8 V), only track side |
| gnde          | Input / Output | 0                   | IO ground node, only track side        |
| gnd           | Input / Output | 0                   | Core and substrate ground node         |



#### 2.1.3 Cell Information

Table 5 : Cell information

| C: mula al       | Devenuetes                         | Condition                                              |   | Valu | Unit |       |
|------------------|------------------------------------|--------------------------------------------------------|---|------|------|-------|
| Symbol           | Parameter                          |                                                        |   | Тур  | Max  | Offic |
|                  | Lookaga aurrant                    | Fast Process, Max voltage, 25 °C (VDDCORENEG1V8 node)  | - | -    | 0.40 | μΑ    |
| lleakage         | <sub>leakage</sub> Leakage current | Fast Process, Max voltage, 125 °C (VDDCORENEG1V8 node) | - | -    | 2.5  | μΑ    |
|                  | DO                                 | 110 °C (VDDCORENEG1V8 node)                            | - | -    | 110  |       |
|                  | DC current Pad To Core [1]         | 125 °C (VDDCORENEG1V8 node)                            | - | -    | 40   | A     |
| I <sub>DC</sub>  | DO                                 | 110 °C (VDDCORENEG1V8 node)                            | - | -    | 38   | mA    |
|                  | DC current Pad To Core [2]         | 125 °C (VDDCORENEG1V8 node)                            | - | -    | 22   |       |
|                  | RMS current Pad To Core            | 100 °C (VDDCORENEG1V8 node)                            | - | -    | 167  | m ^   |
| I <sub>RMS</sub> | RMS current Pad To Core            | 100 °C (VDDCORENEG1V8 node)                            | - | -    | 103  | mA    |

<sup>[1]</sup> Taking into account only RMS/DC current capability of the IO cell without RDL and BUMP constraints.

<sup>[2]</sup> Considering minimum RDL width to BUMP, that is, same width as the LB width in IO cell.



DC and RMS current information do not take into account RDL constraints which are dependent upon chip design, except for case [2].

DC/RMS current values of RDL should be checked accordingly at chip level.

#### 2.1.4 Functional Description

The VDDCORE\_NEG1V8\_EXT \_\*\* cell can be used dedicated core supply cell for core blocks requiring specific supply.

## 2.2 ESDCLAMP\_NEG1V8\_NOB2B\_EXT

#### 2.2.1 Functional Diagram



## 2.2.2 Interface Description

Table 6: Pin description

| Pin           | Туре           | Voltage Level (V) | Description                                   |
|---------------|----------------|-------------------|-----------------------------------------------|
| VDDCORENEG1V8 | Input / Output | -1.8 Volts        | Dedicated power node                          |
| vdde          | Input/Output   | vdde              | Deep Nwell guard ring biasing (1.8/3.3 volts) |
| gndcore       | Input / Output | 0                 | Dedicated ground node                         |
| gndguard      | Input / Output | 0                 | Core and substrate ground node                |

#### 2.2.3 Cell Information

Table 7: Cell information

| Complete al | Deventer        | Value                                                        |     |     |      | l bait |
|-------------|-----------------|--------------------------------------------------------------|-----|-----|------|--------|
| Symbol      | Parameter       | Conditions                                                   | Min | Тур | Max  | Unit   |
|             | Lookogo gurrant | Fast Process, Max voltage,<br>25 °C (VDDCORENEG1V8<br>node)  | -   | -   | 0.40 | μΑ     |
| lleakage    | Leakage current | Fast Process, Max voltage,<br>125 °C (VDDCORENEG1V8<br>node) | -   | -   | 2.5  | μА     |

## 2.2.4 Functional Description

The cell is a core block that protects devices plugged between VDDCORENEG1V8 and gndcore. Pins are provided in metal 5.



As mentioned by cell name, there is no back to back diode between gndcore and gndguard. B2B diodes from C28SOI\_IO\_EXT\_ALLF\_CORESUPPLY\_EG need to added at core side between gndcore and gndgurad

## 2.3 ESDCLAMP\_NEG1V8\_WITH\_B2B\_EXT

## 2.3.1 Functional Diagram



#### 2.3.2 Interface Description

Table 8: Pin description

| Pin           | Туре           | Voltage Level (V) | Description                                   |
|---------------|----------------|-------------------|-----------------------------------------------|
| VDDCORENEG1V8 | Input / Output | -1.8 Volts        | Dedicated power node                          |
| vdde          | Input/Output   | vdde              | Deep Nwell guard ring biasing (1.8/3.3 volts) |
| gndcore       | Input / Output | 0                 | Dedicated ground node                         |
| gndguard      | Input / Output | 0                 | Core and substrate ground node                |

#### 2.3.3 Cell Information

Table 9: Cell information

| Complete | Parameter       | Conditions                                                   | Value |     |      | l ladit |
|----------|-----------------|--------------------------------------------------------------|-------|-----|------|---------|
| Symbol   | rarameter       | Conditions                                                   | Min   | Тур | Max  | Unit    |
|          | Laskova ourrant | Fast Process, Max voltage,<br>25 °C (VDDCORENEG1V8<br>node)  | -     | -   | 0.40 | μΑ      |
| lleakage | Leakage current | Fast Process, Max voltage,<br>125 °C (VDDCORENEG1V8<br>node) | -     | -   | 2.5  | μΑ      |

#### 2.3.4 Functional Description

The cell is a core block that protects devices plugged between VDDCORENEG1V8 and gndcore with back to back diode between gndcore and gndguard Pins are provided in metal 5.



## 3. Electrical Specifications

### 3.1 ESD and Latch-up Characteristics

Table 10: ESD and Latch-up Characteristics

| Symbol           | Parameter                          | Condition                             | Target             | Unit |
|------------------|------------------------------------|---------------------------------------|--------------------|------|
|                  |                                    | Human Body Model (HBM) <sup>[1]</sup> | 2000               | V    |
|                  | Electrostatic<br>discharge voltage | Machine Model (MM) [1]                | 100                | V    |
| V <sub>ESD</sub> |                                    | Charge Device Model (CDM)             | 500V JEDEC         | V    |
|                  | Over-voltage stress                |                                       | 1.5* VDDCORENEG1V8 | V    |

<sup>[1]</sup> ESD qualification: According to electrostatic discharge sensitivity measurement

<sup>[2]</sup> Latch-up qualification: According to latch-up sensitivity measurement.



The level of CDM current seen at a given pre-charge voltage varies significantly with the chip size and package type. For instance, larger dies/packages generates higher CDM current.

However, this package size dependence has been considered during IO qualification, so that the above CDM commitment remains valid for any die/package size (even for large die/package sizes of hundreds of mm²).



## 3.2 ESD Clamps Power-up Sensitivity

For correct power-up sequence without parasitic clamp switch-on, it is necessary to limit the power rise time as per next table.





Power Ramp-Up should be equal or slower than 0.5V/us.



## 4. Usage Guidelines

#### 4.1 Design Requirements

Libraries given by the table below are required to be used with this library.

Table 11: Mandatory Libraries

| Library Name                | Description                                                                             |
|-----------------------------|-----------------------------------------------------------------------------------------|
| C28SOI_IO_EXT_CSF_BASIC_EG* | Contains supply, corner and place and route cells needed for a CSF IO ring construction |

Only supply cells from other BASICs libraries must be used with dedicated supplies to build an IO ring. The following table lists the mandatory cells required.

Table 12: Mandatory Cells

| Cell Name    | Mandatory Nodes         | Cell Type   |
|--------------|-------------------------|-------------|
| VDDE_*       | vdde/ vdde1v8 / vdde3v3 | Supply cell |
| GNDE_*       | gnde                    | Supply cell |
| GND_EXT_CSF* | gnd                     | Supply cell |

## 4.2 Physical implementation

For information on IO ring construction and supplies management, See, design requirements section on the C28SOI\_IO\_EXT\_ALLF\_CORESUPPLY\_EG \* User Manual

- The VDDCORE\_NEG1V8\_EXT\*/ ESDCLAMP\_NEG1V8: cell requires a power-up sequence. vdde
  is powered first, followed by VDDCORENEG1V8.
- Supplying GO1 devices through a VDDCORE\_NEG1V8\_EXT\_\*\*/ ESDCLAMP\_NEG1V8\* cell is forbidden. VDDCORE\_NEG1V8\_EXT\_\*\*/ ESDCLAMP\_NEG1V8\*\* cells must be used only with GO2 devices.
- VDDCORE NEG1V8 EXT \*\* / ESDCLAMP NEG1V8\*\* cell does not protect GO1 device.



#### 4.2.1 Guidelines for placement for VDDCORE\_NEG1V8\_EXT\_CSF\_\*\* in IO ring

- GND\_EXT\_CSF\_\*\* cell from C28SOI\_IO\_EXT\_CSF\_BASIC\_EG \* library to be used with VDDCORE\_NEG1V8\_EXT\_CSF\_\*\* cells
- GNDE\_EXT\_CSF\_\*\* cell from C28SOI\_IO\_EXT\_CSF\_BASIC\_EG \* and GNDCORE\_EXT\_CSF\_FC\* from C28SOI\_IO\_EXT\_ALLF\_CORESUPPLY\_EG library are not allowed to be used with VDDCORE\_NEG1V8\_EXT\_CSF\_\* cells.
- The maximum distance between VDDCORE\_NEG1V8\_EXT\_CSF\_\* cell and GND\_CSF\* clamp is 400 um

#### 4.2.2 Guidelines for placement for ESDCLAMP\_NEG1V8\* in core

- BUMP to ESDCLAMP\_NEG1V8\* core pin and LB routing should have resistance less than 0.5 and should be at least 3 μm wide.
- Back-to-Back diodes need to placed between common ground substrate and ground (GNDCORE) of the clamp cell ESDCLAMP\_NEG1V8\_NOB2B\* cells



## 5. Contact Information

ST users, login to HELPDESK. (http://col2.cro.st.com/helpdesk) for submitting queries or support requests.

Non-ST users, contact Customer Support personnel.



# **Appendix A: Cell Naming Convention**

Table 13: Naming Convention for Core Supply Cells

| Segment Name           | Description                                                                                                                                                                                                                             |  |
|------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| Cell type              | Refers to the functionality of cell. It can have any of the following values:  - GNDCORE (dedicated ground).  - VDDCORE_1V0 (dedicated supply 1.0 V).  - VDDCORE_1V8 (dedicated supply 1.8 V).  - VDDCORE_3V3 (dedicated supply 3.3 V). |  |
| 1 <sup>st</sup> suffix | Refers to the cell offer. It can have either of the following values:  - <none>  - EXT: extended CDM specification offer</none>                                                                                                         |  |
| 2 <sup>nd</sup> suffix | Refers to the functionality of cell. It can have any of the following values:  - CSF: refers to compatible standard frame.  - 3V3SF: refers to 3.3 V standard frame.                                                                    |  |
| 3 <sup>rd</sup> suffix | Refers to the layout view of cell. It can have any of the following values:  - FC: represents flip-chip configuration.  - CL: represents cluster configuration.                                                                         |  |
| 4 <sup>th</sup> suffix | Refers to the layout view of cell. It can have any of the following values:  – LIN: represents single row configuration.                                                                                                                |  |

Table 14: Example Segments in Name of GNDCORE\_EXT\_CSF\_FC\_LIN Cell

| Segment Name           | Segment Value | Description                     |
|------------------------|---------------|---------------------------------|
| Cell type              | GNDCORE       | Dedicated ground supply.        |
| 1 <sup>st</sup> suffix | EXT           | Extended CDM specification      |
| 2 <sup>nd</sup> suffix | CSF           | Uses compatible standard frame. |
| 3 <sup>rd</sup> suffix | FC            | Uses flip-chip configuration.   |
| 4 <sup>th</sup> suffix | LIN           | Uses single row configuration.  |

# **Appendix B: Document Revision History**

Table 15: Document Revision History

| Date          | Document<br>Version | Comments                                                                                                                                                                                |
|---------------|---------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| -January-2016 | 1.3                 | <ul> <li>Reference Library added</li> <li>Table 2 "Acronyms and Abbreviations" added</li> <li>ESDCLAMP_1V0_45U_130U_EXT added</li> <li>Aligned to ESD and Latch-up guideline</li> </ul> |
| 03-July-2015  | 1.2                 | <ul><li> "Pin description" tables improved</li><li> "Cell Information" tables updated</li></ul>                                                                                         |
| 07-Oct-2014   | 1.1                 | <ul><li>Track pins description added</li><li>Typo fixed</li></ul>                                                                                                                       |
| 24-Sept-2014  | 1.0                 | First release                                                                                                                                                                           |





#### Please Read Carefully:

Information in this document is provided solely in connection with ST products. STMicroelectronics NV and its subsidiaries ("ST") reserve the right to make changes, corrections, modifications or improvements, to this document, and the products and services described herein at any time, without notice.

All ST products are sold pursuant to ST's terms and conditions of sale.

Purchasers are solely responsible for the choice, selection and use of the ST products and services described herein, and ST assumes no liability whatsoever relating to the choice, selection or use of the ST products and services described herein.

No license, express or implied, by estoppel or otherwise, to any intellectual property rights is granted under this document. If any part of this document refers to any third party products or services it shall not be deemed a license grant by ST for the use of such third party products or services, or any intellectual property contained therein or considered as a warranty covering the use in any manner whatsoever of such third party products or services or any intellectual property contained therein.

UNLESS OTHERWISE SET FORTH IN ST'S TERMS AND CONDITIONS OF SALE ST DISCLAIMS ANY EXPRESS OR IMPLIED WARRANTY WITH RESPECT TO THE USE AND/OR SALE OF ST PRODUCTS INCLUDING WITHOUT LIMITATION IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE (AND THEIR EQUIVALENTS UNDER THE LAWS OF ANY JURISDICTION), OR INFRINGEMENT OF ANY PATENT, COPYRIGHT OR OTHER INTELLECTUAL PROPERTY RIGHT.

UNLESS EXPRESSLY APPROVED IN WRITING BY TWO AUTHORIZED ST REPRESENTATIVES, ST PRODUCTS ARE NOT RECOMMENDED, AUTHORIZED OR WARRANTED FOR USE IN MILITARY, AIR CRAFT, SPACE, LIFE SAVING, OR LIFE SUSTAINING APPLICATIONS, NOR IN PRODUCTS OR SYSTEMS WHERE FAILURE OR MALFUNCTION MAY RESULT IN PERSONAL INJURY, DEATH, OR SEVERE PROPERTY OR ENVIRONMENTAL DAMAGE. ST PRODUCTS WHICH ARE NOT SPECIFIED AS "AUTOMOTIVE GRADE" MAY ONLY BE USED IN AUTOMOTIVE APPLICATIONS AT USER'S OWN RISK.

Resale of ST products with provisions different from the statements and/or technical features set forth in this document shall immediately void any warranty granted by ST for the ST product or service described herein and shall not create or extend in any manner whatsoever, any liability of ST.

ST and the ST logo are trademarks or registered trademarks of ST in various countries.

Information in this document supersedes and replaces all information previously supplied.

The ST logo is a registered trademark of STMicroelectronics. All other names are the property of their respective owners.

© 2017 STMicroelectronics - All rights reserved

STMicroelectronics group of companies

Australia - Belgium - Brazil - Canada - China - Czech Republic - Finland - France - Germany - Hong Kong - India - Israel - Italy - Japan - Malaysia - Malta - Morocco - Philippines - Singapore - Spain - Sweden - Switzerland - United Kingdom - United States of America

www.st.com