

#### **C28SOI IO EXT ANAF ANA EG**

#### **Release Notes and Known Problems and Solutions**

### 1. Release Notes

#### 1.1 Product Release Information

Table 1. Product Identification

| Parameter       | Description               |
|-----------------|---------------------------|
| Library Name    | C28SOI_IO_EXT_ANAF_ANA_EG |
| Library Version | 7.1                       |
| Library Type    | IO Cells                  |
| Technology      | CMOS028_FDSOI             |
| DK Version      |                           |

### 1.2 Impact of Product Release

For latest information, please refer to LYS (http://col2.cro.st.com/libyield).

#### 1.3 Related Documentation

- C28SOI\_IO\_EXT\_ANAF\_ANA\_EG User Manual
- C28SOI\_IO\_EXT\_ANAF\_ANA\_EG Release Notes and Known Problems and Solutions
- C28SOI\_IO\_EXT\_ANAF\_ANA\_EG\_ff28\_0.90V\_125C\_2ey\_ss28\_0.90V\_m40C\_2ey\_7.0 DataBook
- C28SOI\_IO\_EXT\_ANAF\_ANA\_EG\_ff28\_1.10V\_m40C\_tt28\_1.00V\_25C\_ss28\_0.90V\_125C\_7.0 DataBook
- C28SOI\_IO\_EXT\_ANAF\_ANA\_EG\_ff28\_0.90V\_m40C\_2ey\_ss28\_0.90V\_125C\_2ey\_7.0 DataBook
- C28SOI\_IO\_EXT\_ANAF\_ANA\_EG\_ff28\_1.10V\_125C\_ss28\_0.90V\_m40C\_7.0 DataBook
- IOLIB\_Verilog\_Common\_Known\_Problem\_Solution\_7.0 DataBook



# 2. Changes with respect to all Previous Versions

### 2.1 Changes in Version 7.1-01 w.r.t Version 7.1-00

- A. SYNOPSYS FRAM view fixed.
- B. LEF updated for CLASS attribute for special purpose fillers.

### 2.2 Changes in Version 7.1-00 w.r.t Version 7.0

Final MAT10 Package aligned with latest BE (7.1-BE-01)

### 2.3 Changes in Version 7.0 w.r.t Version 6.1

Characterization has been done with new spice models

- A. This is the Final release
- B. Major content of packages are
- (1) HDL Models:
- (a) Verilog (.v) is compliance with power aware flow
- (b) Emulator (\_emul.v), Tetramax(\_tmax.v), Power Verilog (\_allpins.v), MENTOR
- (2) STF View is compliance with UPF flow
- (3) Physical Views (CADENCE LEF, Layout, Schematic, CDL, GDS, SPI, Abstract, Voltus)
- (4) Other views(ADMS, NOVAS, CPF etc.)
- (5) IODA Model.

Align with new DK

## 2.4 Changes in Version 6.1 w.r.t Version 6.0

- A. This is the Final release
- B. Updates in this version are -
- (1) Physical Views (Layout ,LEF ,Schematic, CDL, GDS, SPI, Abstract)



Updated FILLCELL\_1GRID\_EXT\_ANA\_CL\_LIN and FILLCELL\_1GRID\_EXT\_ANA\_FC\_LIN for vdde/gnde pins in IB layer at top

#### 2.5 Version 6.0

- A. This is the Final release.
- B. This package contains Verilog, libs, Cadence LEF, SIGNOFF LEF, SIP, SIGNOFF GDS, CDL and SYNOPSYS LAYOUT & FRAM.
  - (1) Verilog Models:
  - I. Verilog (.v) model: Compliance with power aware flow.
  - II. In VERILOG Pin name, Pin direction and functionality is aligned with Usermanual .
  - (2) Liberty NLDM (STF):
  - I. STF view is compliance with UPF flow .
  - 1. First BE release



#### 3. Known Problems and Solutions of this release



This document is compatible for viewing with acroread 7.0 and later versions. If opened with a lower version of acroread, there might be some color display problem.



**DRC errors** 

- cell level



EMET ERRORS, Ignorable, can be corrected on chip level during EMET structure development

**EMET.DEN.1** 

**EMET.DEN.10** 

EMET.DEN.11

EMET.DEN.12

**EMET.DEN.2** 

**EMET.DEN.3** 

EMET.DEN.4

EMET.DEN.5

EMET.DEN.6

EMET.DEN.7

**EMET.DEN.8** 

**EMET.DEN.9** 



Minimum Density Errors, Ignorable, can be corrected on chip level

**RX.DEN.1** 

M1.DEN.1

M2.DEN.1

M3.DEN.1

M4.DEN.1

RX.DEN.8: only on CORNERCELL\_EXT\_ANA\_FC\_LIN

M1.DEN.8: CORNERCELL\_EXT\_ANA\_FC\_LIN

M2.DEN.8: Only on FILLCELL\_FEEDTHROUGH\_EXT\_ANA\_CL\_LIN

M3.DEN.8: FILLCELL\_FEEDTHROUGH\_EXT\_ANA\_CL\_LIN M4.DEN.8: FILLCELL\_FEEDTHROUGH\_EXT\_ANA\_CL\_LIN

GR8x00\_IA: All 1GRID fillers GR8x00\_IB: All 1GRID fillers HYBRID.W.1 :All 1GRID fillers

VV.DEN.2 : All IO\_20UM\_\* topcells only



LVS errors

- cell level



SOFTCHECK: stamping conflict Normal error on cells that cut esdsub node, to be ignore. Impacted cells

FILLCUTCELL\_ALL\_EXT\_ANA\_FC\_LIN,
FILLCELL\_STEP\_BTB\_EXT\_ANAF\_TO\_CSF\_FC\_LIN,
FILLCELL\_STEP\_BTB\_EXT\_ANAF\_TO\_CSF\_FC\_2ROWS,
FILLCELL\_STEP\_EXT\_ANAF\_TO\_CSF\_FC\_LIN



**ERC** errors

ERC1a: Ignorable, can be corrected by defining the correct ground in lvs customization file



# 4. Contact Information

For more information about this product/IP/Library or any problems or suggestions, please contact HELPDESK (http://col2.cro.st.com/helpdesk).

Non-ST users, please contact the respective Customer Support.





#### Please Read Carefully:

Information in this document is provided solely in connection with ST products. STMicroelectronics NV and its subsidiaries ("ST") reserve the right to make changes, corrections, modifications or improvements, to this document, and the products and services described herein at any time, without notice.

All ST products are sold pursuant to ST's terms and conditions of sale. Purchasers are solely responsible for the choice, selection and use of the ST products and services described herein, and ST assumes no liability whatsoever relating to the choice, selection or use of the ST products and services described herein. No license, express or implied, by estoppel or otherwise, to any intellectual property rights is granted under this document. If any part of this document refers to any third party products or services it shall not be deemed a license grant by ST for the use of such third party products or services, or any intellectual property contained therein or considered as a warranty covering the use in any manner whatsoever of such third party products or services or any intellectual property contained therein.

UNLESS OTHERWISE SET FORTH IN ST'S TERMS AND CONDITIONS OF SALE ST DISCLAIMS ANY EXPRESS OR IMPLIED WARRANTY WITH RESPECT TO THE USE AND/OR SALE OF ST PRODUCTS INCLUDING WITHOUT LIMITATION IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE (AND THEIR EQUIVALENTS UNDER THE LAWS OF ANY JURISDICTION), OR INFRINGEMENT OF ANY PATENT, COPYRIGHT OR OTHER INTELLECTUAL PROPERTY RIGHT. UNLESS EXPRESSLY APPROVED IN WRITING BY TWO AUTHORIZED ST REPRESENTATIVES, ST PRODUCTS ARE NOT RECOMMENDED, AUTHORIZED OR WARRANTED FOR USE IN MILITARY, AIR CRAFT, SPACE, LIFE SAVING, OR LIFE SUSTAINING APPLICATIONS, NOR IN PRODUCTS OR SYSTEMS WHERE FAILURE OR MALFUNCTION MAY RESULT IN PERSONAL INJURY, DEATH, OR SEVERE PROPERTY OR ENVIRONMENTAL DAMAGE. ST PRODUCTS WHICH ARE NOT SPECIFIED AS "AUTOMOTIVE GRADE" MAY ONLY BE USED IN AUTOMOTIVE APPLICATIONS AT USER2019S OWN RISK.

Resale of ST products with provisions different from the statements and/or technical features set forth in this document shall immediately void any warranty granted by ST for the ST product or service described herein and shall not create or extend in any manner whatsoever, any liability of ST.

ST and the ST logo are trademarks or registered trademarks of ST in various countries.

Information in this document supersedes and replaces all information previously supplied.

The ST logo is a registered trademark of STMicroelectronics. All other names are the property of their respective owners.

© 2012 STMicroelectronics - All rights reserved

STMicroelectronics group of companies

Australia - Belgium - Brazil - Canada - China - Czech Republic - Finland - France - Germany - Hong Kong - India - Israel - Italy - Japan - Malaysia - Malta - Morocco - Philippines - Singapore - Spain - Sweden - Switzerland - United Kingdom - United States of America

www.st.com