

# C28SOI\_SC\_12\_PR\_LL User Manual

## 12 track Standard Cell Library comprising Place and Route cells

#### **Overview**

#### **Features**

- 12-track Standard Cell library
- The library consists of 66 cells
- Based on low power low V<sub>t</sub> transistors

#### **Applications**

■ These cells are used for Place and Route.

#### **Library Architecture**

In C28SOI\_SC\_12\_PR\_LL library, all pins are located on the vertical and horizontal pin grids. Although only some Place and Route tools require all pins on grids, most tools work more efficiently with all pins on grids.

Table 1. Physical Specifications

| Parameter                        | Measurement (μ m) |
|----------------------------------|-------------------|
| Drawn gate length                | 0.03              |
| Layout grid                      | 0.001             |
| Vertical pin grid                | 0.10              |
| Horizontal grid                  | 0.136             |
| Cell power and ground rail width | 0.208             |



20 November 2015 1/13





## 1 Quick References



This document is compatible for viewing with acroread 7.0 and higher versions. If opened with a lower version of acroread, there might be some color display problem.



Please refer to the Naming Convention Document available in the design package for details about cell names.



## 2 Functional Specifications

## 2.1 Cell List

C28SOI\_SC\_12\_PR\_LL library consists of the following cells.

Table 2. Cell List

| Cell Name             | Number of Cells |
|-----------------------|-----------------|
| ANTPROT               | 2               |
| DECAP/PDECAP          | 12              |
| FILLERFLPCHKAE        | 6               |
| FILLERCELL/FILLERPFOP | 7               |
| FILLERSNPW/FILLERNPW  | 2               |
| ANTPROTGVFILLERNPW    | 2               |
| ANTPROTFILLERSNPW     | 3               |
| ANTPROTGVFILLERSNPW   | 3               |
| TOH/TOL               | 2               |
| FILLERCEND            | 27              |



## 3 Library Contents

This section describes the contents of the library.

## 3.1 Library Description by Family

This section details the library contents by presenting all families of cells.

#### 3.1.1 Antenna Diodes

This family of cells is completely compliant with CMOS028\_FDSOI process.

The ANTPROT3 cell is a 3-tracks cell with MINUS M1 pin. The library contains the following ANTPROT3 cell:

■ C12T28SOI LL ANTPROT3

The ANTPROT4 cell is 4-tracks cell with MINUS M1 pin. The library contains the following ANTPROT4 cell:

■ C12T28SOI\_LL\_ANTPROT4

#### **Caution:**

C12T28SOI\_LL\_ANTPROT3 is not standalone DRC clean, had to keep other cell on surroundings. To overcome this issue, there is another ANTPROT cell "C12T28SOI\_LL\_ANTPROT4" which is standalone DRC clean for fully isolated Designs

## 3.2 Supply Decoupling

Supply Decoupling cells exist for users, who want to discharge power nets.

Following are decoupling cells with GO1 transistors:

- C12T28SOI\_LLF\_DECAPXT4
- C12T28SOI\_LLF\_DECAPXT8

Following are decoupling cells with large gate length (>30 nm) with GO1 transistors having only PMOS:

- C12T28SOI LLL PDECAP16
- C12T28SOI\_LLL\_PDECAP32
- C12T28SOI\_LLL\_PDECAP64

Following are decoupling cells with large gate length (>30 nm) with GO1 transistors having NMOS and PMOS

- C12T28SOI\_LLL\_DECAPXT4
- C12T28SOI\_LLL\_DECAPXT8

Following are decoupling cells with GO2 transistors:

- C12T28SOI\_LLEGLV\_DECAPXT9
- C12T28SOI\_LLEGLV\_DECAPXT12
- C12T28SOI\_LLEGLV\_DECAPXT16



- C12T28SOI\_LLEGLV\_DECAPXT32
- C12T28SOI\_LLEGLV\_DECAPXT64

#### 3.3 TIE High/Low Cells

Following are Tie high and Tie low cells:

- C12T28SOI\_LL\_TOHX8
- C12T28SOI\_LL\_TOLX8

#### 3.4 Filler Cells with Pattern Fill

#### 3.4.1 Filler Cells with Pattern Fill for PC

This family of cells is completely compliant with CMOS028\_FDSOI process. Poly rectangles (PolyOnBoundary) are present to fill the poly density requirement. The following is the filler cell with pattern fill for PC:

■ C12T28SOI\_LL\_FILLERCELL1

#### 3.4.2 Filler Cells with Pattern Fill for PC and RX

This family of cells is completely compliant with CMOS028\_FDSOI process. Polyrectangles are present to fill the PC density requirement. RX rectangles are present to satisfy the minimum RX density. The following are the filler cells with pattern fill for PC and RX:

- C12T28SOI\_LL\_FILLERPFOP2
- C12T28SOI LL FILLERPFOP4
- C12T28SOI LL FILLERPFOP8
- C12T28SOI\_LL\_FILLERPFOP16
- C12T28SOI\_LL\_FILLERPFOP32
- C12T28SOI\_LL\_FILLERPFOP64

FILLERPFOP\* cells have to be used at the top and bottom of the design.

Above cells have an endcap of 44nm and are standalone DRC clean and will not highlight the aggressive poly EndCap DRC violations at initial floorplan level.

For the above drawback we have added below cells:

- C12T28SOI\_LL\_FILLERFLPCHKAE16
- C12T28SOI\_LL\_FILLERFLPCHKAE2
- C12T28SOI\_LL\_FILLERFLPCHKAE32
- C12T28SOI\_LL\_FILLERFLPCHKAE4
- C12T28SOI\_LL\_FILLERFLPCHKAE64
- C12T28SOI\_LL\_FILLERFLPCHKAE8

hese FILLERFLPCHKAE\* cells when used during initial floor planning verification will represent real scenario of poly endcap(PCnes), helping designer to take corrective measure



in the initial phase itself. These cells have an endcap of 37nm. Also These specific cells have intentional DRC error so that it can be checked that it does not remain in final GDS.

## 3.5 Filler Tie Cells with RX Well-straps with Pattern Fill for PC

The maximum distance from any point inside source/drain RX area to the nearest RX of a well tie within the same NW or PW is defined in DRM to ensure the substrate polarization. RX well-straps cells are necessary to satisfy this rule because there is no substrate strap in Standard cells.

#### 3.5.1 Non-split Filler Cells

This family of cells is completely compliant with CMOS028\_FDSOI process. The FILLERNPW4 cells can be used to boost densities for RX and to improve the substrate polarization. The following are the filler cells with N-well and P-well straps respectively connected to abutting rails gnd and vdd:

■ C12T28SOI\_LL\_FILLERNPW4

#### 3.5.2 Split Filler Cells

This family of cells is completely compliant with CMOS028\_FDSOI process, PC wires are present to fill the PO density requirement. The following are the filler cells with N-well and P-well straps respectively connected to internal pins, gnds and vdds, and with pattern fill for PC:

■ C12T28SOI\_LL\_FILLERSNPW4

#### 3.5.3 Non-split Filler Cells with Antenna Diode

This family of cells is completely compliant with CMOS028\_FDSOI process, PC wires are present to fill the PO density requirement. The following are the filler cells with N-well and P-well straps, i.e. gnds and vdds internally tied to gnd, and with pattern fill for PC. An ANTENNA diode protection is connected between vdd and gnd to prevent from ANTENNA phenomena at process level.

- C12T28SOI\_LL\_ANTPROTGVFILLERNPW6
- C12T28SOI LL ANTPROTGVFILLERNPW8

#### 3.5.4 Split Filler Cells with Antenna Diode

This family of cells is completely compliant with CMOS028\_FDSOI process, PC wires are present to fill the PO density requirement. The following are the filler cells with N-well and P-well straps respectively connected to internal pins, gnds and vdds, and with pattern fill for PC.

- C12T28SOI LL ANTPROTFILLERSNPW6
- C12T28SOI LL ANTPROTFILLERSNPW7
- C12T28SOI\_LL\_ANTPROTFILLERSNPW8
- C12T28SOI\_LL\_ANTPROTGVFILLERSNPW6
- C12T28SOI LL ANTPROTGVFILLERSNPW7
- C12T28SOI\_LL\_ANTPROTGVFILLERSNPW8



In cells C12T28SOI\_LL\_ANTPROTFILLERSNPW/6/7/8, An ANTENNA diode protection is provided between gnd and gnds.

In cells C12T28SOI\_LL\_ANTPROTGVFILLERSNPW6/7/8, An ANTENNA diode protection is provided between gnd-gnds and vdd-vdds both in to prevent from ANTENNA phenomena at process level.

#### Caution:

As ANTPROTFILLERSNPW\* and ANTPROTGVFILLERSNPW\*, both to be used for LVT FBB domains, so for deciding which one to use should be based on below remarks -

#### C12T28SOI LL ANTPROTGVFILLERSNPW\*:

 Not to be used for extreme FBB domains as there is diode between vdd/vdds which may cause breakdown (Vb>2.6V)risk when used at Extreme FBB.

#### C12T28SOI\_LL\_ANTPROTFILLERSNPW\*:

 To be used in case of very high difference of potential between vdd & vdds i.e., for LVT Extreme FBB domains and where antenna ratio are not violated at design level. As in this cell, there is no diode between vdd-vdds, so no risk of huge potential difference in case of LVT Extreme FBB domains.

## 3.6 Filler Cell to Avoid the Aggressive end Capacitance Violation

They will be automatically inserted above last and first rows of all Standard Cell block to prevent DRC violation of Aggressive PC Endcap. Small Poly rectangles are present to enlarge PC endcap at the top and/or at the bottom of first and last line.

- C12T28SOI LVTFILLERPCENDB1
- C12T28SOI\_LVTFILLERPCENDB16
- C12T28SOI LVTFILLERPCENDB2
- C12T28SOI\_LVTFILLERPCENDB32
- C12T28SOI LVTFILLERPCENDB4
- C12T28SOI\_LVTFILLERPCENDB64
- C12T28SOI LVTFILLERPCENDB8
- C12T28SOI\_LVTFILLERPCENDBL1
- C12T28SOI LVTFILLERPCENDBR1
- C12T28SOI\_LVTFILLERPCENDT1
- C12T28SOI\_LVTFILLERPCENDT16
- C12T28SOI\_LVTFILLERPCENDT2
- C12T28SOI\_LVTFILLERPCENDT32
- C12T28SOI\_LVTFILLERPCENDT4
- C12T28SOI LVTFILLERPCENDT64
- C12T28SOI LVTFILLERPCENDT8
- C12T28SOI\_LVTFILLERPCENDTB1
- C12T28SOI\_LVTFILLERPCENDTB16



C28SOI\_SC\_12\_PR\_LL Library Contents

- C12T28SOI\_LVTFILLERPCENDTB2
- C12T28SOI\_LVTFILLERPCENDTB32
- C12T28SOI\_LVTFILLERPCENDTB4
- C12T28SOI\_LVTFILLERPCENDTB64
- C12T28SOI\_LVTFILLERPCENDTB8
- C12T28SOI\_LVTFILLERPCENDTBL1
- C12T28SOI\_LVTFILLERPCENDTBR1
- C12T28SOI\_LVTFILLERPCENDTL1
- C12T28SOI\_LVTFILLERPCENDTR1



## 4 Supported Flow Strategies

Different options are available for the process, substrate connection, and  $V_t$  implant. For each parameter, the supported options are:

- Process options
  - Single CMOS028\_FDSOI process
- Substrate connection options
  - No-split power with substrate straps connected to vdd and gnd
  - Split power with substrate straps connected to vdds and gnds
- V<sub>+</sub> implants
  - Single V<sub>t</sub> implant: only LVT

## 4.1 Single Process and Single V<sub>t</sub> Implant

To illustrate the case of only one process (for example, CMOS028\_FDSOI process) and only one  $V_t$  (for example, LVT implant), a possible strategy is discussed in further sections.

## 4.2 Gaps Filling

■ C12T28SOI\_LL\_FILLERCELL1/FILLERPFOP2/4/8/16/32/64/FILLERFLPCHKAE2/4/8/16/32/64

#### 4.3 Antenna Diodes

■ C12T28SOI\_LL\_ANTPROT3/C12T28SOI\_LL\_ANTPROT4

## 4.4 Non-split Power Substrate Straps (OD Well-straps Connected to vdd/gnd)

■ C12T28SOI\_LL\_FILLERNPW4

## 4.5 Split Power Substrate Straps (OD Well-straps Connected to vdds/gnds)

■ C12T28SOI\_LL\_FILLERSNPW4

## 4.6 Split Power Substrate Straps (OD Well-straps Connected to vdds/gnds) with Antenna protection diode

■ C12T28SOI\_LL\_ANTPROTFILLERSNPW6/7/8



- 4.7 Split Power Substrate Straps (OD Well-straps connected to vdds and gnds for Pwell and Nwell respectively) with Antenna Protection Diode
  - C12T28SOI LL ANTPROTGVFILLERSNPW8
  - C12T28SOI\_LL\_ANTPROTGVFILLERSNPW7
  - C12T28SOI\_LL\_ANTPROTGVFILLERSNPW6
- 4.8 Non-split Power Substrate Straps (OD Well-straps connected to gnd) with Antenna Protection Diode
  - C12T28SOI\_LL\_ANTPROTGVFILLERNPW6
  - C12T28SOI\_LL\_ANTPROTGVFILLERNPW8



## **5** Contact Information

For more information about this product/IP/Library or any problems or suggestions, please contact **HELPDESK** (http://col2.cro.st.com/helpdesk).

Non-ST users, please contact the respective Customer Support.



#### Please Read Carefully:

Information in this document is provided solely in connection with ST products. STMicroelectronics NV and its subsidiaries ("ST") reserve the right to make changes, corrections, modifications or improvements, to this document, and the products and services described herein at any time, without notice.

All ST products are sold pursuant to ST's terms and conditions of sale.

Purchasers are solely responsible for the choice, selection and use of the ST products and services described herein, and ST assumes no liability whatsoever relating to the choice, selection or use of the ST products and services described herein.

No license, express or implied, by estoppel or otherwise, to any intellectual property rights is granted under this document. If any part of this document refers to any third party products or services it shall not be deemed a license grant by ST for the use of such third party products or services, or any intellectual property contained therein or considered as a warranty covering the use in any manner whatsoever of such third party products or services or any intellectual property contained therein.

UNLESS OTHERWISE SET FORTH IN ST'S TERMS AND CONDITIONS OF SALE ST DISCLAIMS ANY EXPRESS OR IMPLIED WARRANTY WITH RESPECT TO THE USE AND/OR SALE OF ST PRODUCTS INCLUDING WITHOUT LIMITATION IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE (AND THEIR EQUIVALENTS UNDER THE LAWS OF ANY JURISDICTION), OR INFRINGEMENT OF ANY PATENT, COPYRIGHT OR OTHER INTELLECTUAL PROPERTY RIGHT.

UNLESS EXPRESSLY APPROVED IN WRITING BY TWO AUTHORIZED ST REPRESENTATIVES, ST PRODUCTS ARE NOT RECOMMENDED, AUTHORIZED OR WARRANTED FOR USE IN MILITARY, AIR CRAFT, SPACE, LIFE SAVING, OR LIFE SUSTAINING APPLICATIONS, NOR IN PRODUCTS OR SYSTEMS WHERE FAILURE OR MALFUNCTION MAY RESULT IN PERSONAL INJURY, DEATH, OR SEVERE PROPERTY OR ENVIRONMENTAL DAMAGE. ST PRODUCTS WHICH ARE NOT SPECIFIED AS "AUTOMOTIVE GRADE" MAY ONLY BE USED IN AUTOMOTIVE APPLICATIONS AT USER'S OWN RISK.

Resale of ST products with provisions different from the statements and/or technical features set forth in this document shall immediately void any warranty granted by ST for the ST product or service described herein and shall not create or extend in any manner whatsoever, any liability of ST.

 $\ensuremath{\mathsf{ST}}$  and the  $\ensuremath{\mathsf{ST}}$  logo are trademarks or registered trademarks of  $\ensuremath{\mathsf{ST}}$  in various countries.

Information in this document supersedes and replaces all information previously supplied.

The ST logo is a registered trademark of STMicroelectronics. All other names are the property of their respective owners.

© 2015 STMicroelectronics - All rights reserved

STMicroelectronics group of companies

Australia - Belgium - Brazil - Canada - China - Czech Republic - Finland - France - Germany - Hong Kong - India - Israel - Italy - Japan - Malaysia - Malta - Morocco - Philippines - Singapore - Spain - Sweden - Switzerland - United Kingdom - United States of America

www.st.com