

# C28SOI\_SC\_8\_CLK\_LL

## **Release Notes and Known Problems and Solutions**

8 track Standard Cell Library comprising of cells for clock network (Balanced cells, Clock-gating cells) and Metastable tolerant Flip-flop

## 1 Release Notes

## 1.1 Product Release Information

Table 1. Product Identification

| Parameter       | Description        |
|-----------------|--------------------|
| Library name    | C28SOI_SC_8_CLK_LL |
| Library version | 5.3                |
| Library type    | Standard Cells     |
| Technology      | CMOS028_FDSOI      |

## 1.2 Related Documentation

- StandardCell\_Notes.pdf Present in Design Package
- User Manual C28SOI\_SC\_8\_CLK\_LL\_um.pdf present in doc directory of Product itself.
- Datasheets C28SOI\_SC\_8\_CLK\_LL\_\*\_ds.pdf present in doc directory of Product itself.

## 2 Release Details

## 2.1 Current Release Details, Version 5.3

- LVF support has been added.
- The product remains aligned to DP28FDSOI 2.5 specifications.

### 2.2 Version 5.2

- Updated for Missing V1bar inside Abstract Views: In last release, there was an issue related to V1bar not visible inside Abstract Views (LEF & FRAM). It was present in layout but got missed in abstract views. Due to which DRC issue can happen as during P&R, tools work with abstract view and because of missing V1bar there, it can do some routing violating rules with V1bar, which can raise DRC issues during Signoff working with GDS. So Now Abstract views (LEF & FRAM) have been updated to have proper V1bar information. Also as abstract has changed, therefore corresponding footprint information modelled in libs has also got updated.
  - Issue was there only for few cells, so only below mentioned cells (All PolyBias : P0, P4,P10,P16) have been updated for V1bar -
    - C8T28SOIDV LL CNGFMUX21X30 P\*

## 2.3 Version 5.1

- Cells have been re-characterized with new Spice Cards. Therefore there is update in Timing & Power Information in libs.
- To enable support for Cadence Voltus Flow, CCS-Power has been added.
- Characterization corners have been re-defined in-line with DP Specifications.
- The product is aligned to DP28FDSOI 2.5 in terms of Characterization Specifications and CAD views support. Refer to Design Package Documents for more details.

#### 2.4 Version 5.0

- Dummy Poly in layout across various cells has been cut for DFM robustness.
- Total 48 cells including All PolyBias (P0,P4,P10,P16) have been added to further enrich the offer.
  - Metastable Flops (SDFSYNCP\*) optimized for Pulse width improvement
    - C8T28SOIDV\_LL1\_SDFSYNCPQX5\_P\*
    - C8T28SOIDV\_LL1\_SDFSYNCPRQX5\_P\*
    - C8T28SOIDV LL1 SDFSYNCPSQX5 P\*
  - Low Power and Area Clock Gating Cells
    - C8T28SOI\_LLP1\_CNHLSX10\_P\*
    - C8T28SOI\_LLP1\_CNHLSX14\_P\*
    - C8T28SOI\_LLP1\_CNHLSX19\_P\*
    - C8T28SOI\_LLP1\_CNHLSX24\_P\*
    - C8T28SOI\_LLP1\_CNHLSX29\_P\*



- C8T28SOI\_LLP1\_CNHLSX34\_P\*
- C8T28SOI\_LLP1\_CNHLSX38\_P\*
- C8T28SOI\_LLP1\_CNHLSX57\_P\*
- Glitch Free Mux for Clock Switching
  - C8T28SOIDV LL CNGFMUX21X30 P\*
- Total 108 cells have been updated for Robustness relative to contact punch through effect. Minimum Enclosure of 20nm for RX/CA has been ensured. There is no change in Cell Area and Abstract because of contact robustness update.
  - Updated cells (All PolyBias: P0, P4,P10,P16) are -

| C8T28SOIDV_LL_CNIVX18_P*      | C8T28SOIDV_LL_CNIVX74_P*      |
|-------------------------------|-------------------------------|
| C8T28SOIDV_LL_CNLDLRQX19_P*   | C8T28SOIDV_LL_CNMUX41X27_P*   |
| C8T28SOIDV_LL_SDFSYNCPRQX5_P* | C8T28SOIDV_LL_SDFSYNCPSQX5_P* |
| C8T28SOI_LL_CNAND2X19_P*      | C8T28SOI_LL_CNBFX12_P*        |
| C8T28SOI_LL_CNBFX23_P*        | C8T28SOI_LL_CNBFX37_P*        |
| C8T28SOI_LL_CNBFX54_P*        | C8T28SOI_LL_CNBFX8_P*         |
| C8T28SOI_LL_CNIVX74_P*        | C8T28SOI_LL_CNMUX21X27_P*     |
| C8T28SOI_LL_CNNOR2AX27_P*     | C8T28SOI_LL_CNNOR2X27_P*      |
| C8T28SOI_LL_CNOR2X19_P*       | C8T28SOI_LL_CNOR3X14_P*       |
| C8T28SOI_LL_DLYHFM4X4_P*      | C8T28SOI_LL_DLYHFM8X12_P*     |
| C8T28SOI_LL_DLYHFM8X30_P*     | C8T28SOI_LL_DLYHFM8X4_P*      |
| C8T28SOI_LLP_CNHLSX27_P*      | C8T28SOI_LLP_CNHLSX30_P*      |
| C8T28SOI_LLP_CNHLSX38_P*      | C8T28SOI_LLP_CNHLSX54_P*      |
| C8T28SOI_LLP_CNHLSX9_P*       |                               |

- Cells has been characterized with new Spice Cards. Therefore there is update in Timing & Power Information in libs.
- The product has been aligned to DP28FDSOI 2.5 in terms of Characterization Specifications and CAD views support. Refer to Design Package Documents for more details.
- For Global Updates and Features related to Standard Cell Library, Refer to StandardCell\_Notes.pdf Present in Design Package.

#### 2.5 Version 4.0

- Total 12 cells have been added to further enrich the offer.
  - Balanced AND-OR Boolean Function
    - C8T28SOI\_LL\_CNAO12X19\_P\*
  - Balanced LATCH cells
    - C8T28SOIDV LL CNLDLRQX19 P\*
  - High Drive DLY cells
    - C8T28SOI\_LL\_DLYHFM8X30\_P\*
- For EMG protection, In High Drive cells, routing on thin (comb) part of fatpin was blocked through Route Guide in Milkyway and obstruction in cadence LEF. In previous Library version, the pin shape was removed under obstruction from CADENCE LEF when there was an obstruction overlapping a pin. But with this method, PnR tool was not able to correctly understand the shape of pin. Therefore LEF generation algorithm has been updated not to delete obstruction under pin shape but rather to have the obstruction with



- "SPACING 0.0" (equivalent to zero-min-spacing route guide for FRAM). Due to this Algorithm Update, CADENCE LEF is changed).
- The product has been aligned to DP28FDSOI 2.4 in terms of Characterization Specifications and CAD views support. Refer to Design Package Documents for more details.
- For Specific Updates and Features related to Standard Cell Library, Refer to StandardCell\_Notes.pdf Present in Design Package.

#### 2.6 Version 3.0

- For EMG protection, In High Drive cells of CLK library, routing on thin (comb) part of fatpin has been blocked through Route Guide in Milkyway and obstruction in cadence LEF. Therfore, there is change in Abstract for few cells mentioned below.
  - Cells with Change in Abstract (152 cells including All PolyBias: P0,P4,P10,P16)

| C8T28SOIDV_LL_CNBFX28_P*    | C8T28SOIDV_LL_CNBFX37_P*  |
|-----------------------------|---------------------------|
| C8T28SOIDV_LL_CNBFX55_P*    | C8T28SOIDV_LL_CNBFX74_P*  |
| C8T28SOIDV_LL_CNIVX28_P*    | C8T28SOIDV_LL_CNIVX37_P*  |
| C8T28SOIDV_LL_CNIVX55_P*    | C8T28SOIDV_LL_CNIVX74_P*  |
| C8T28SOIDV_LL_CNMUX41X27_P* | C8T28SOIDV_LL_CNOR3X27_P* |
| C8T28SOIDV_LL_CNOR4X27_P*   | C8T28SOI_LL_CNAND2X19_P*  |
| C8T28SOI_LL_CNAND2X27_P*    | C8T28SOI_LL_CNAND3X27_P*  |
| C8T28SOI_LL_CNBFX23_P*      | C8T28SOI_LL_CNBFX28_P*    |
| C8T28SOI_LL_CNBFX32_P*      | C8T28SOI_LL_CNBFX37_P*    |
| C8T28SOI_LL_CNBFX54_P*      | C8T28SOI_LL_CNIVX18_P*    |
| C8T28SOI_LL_CNIVX22_P*      | C8T28SOI_LL_CNIVX27_P*    |
| C8T28SOI_LL_CNIVX32_P*      | C8T28SOI_LL_CNIVX37_P*    |
| C8T28SOI_LL_CNIVX74_P*      | C8T28SOI_LL_CNMUX21X27_P* |
| C8T28SOI_LL_CNNAND2AX27_P*  | C8T28SOI_LL_CNNAND2X27_P* |
| C8T28SOI_LL_CNNOR2AX27_P*   | C8T28SOI_LL_CNNOR2X27_P*  |
| C8T28SOI_LL_CNOR2X19_P*     | C8T28SOI_LL_CNOR2X37_P*   |
| C8T28SOI_LL_CNXOR2X27_P*    | C8T28SOI_LLP_CNHLSX21_P*  |
| C8T28SOI_LLP_CNHLSX27_P*    | C8T28SOI_LLP_CNHLSX30_P*  |
| C8T28SOI_LLP_CNHLSX38_P*    | C8T28SOI_LLP_CNHLSX54_P*  |
|                             |                           |

- Tau Infomation "doc/Tau\_Info.csv" has been added in this release.
- The product has been aligned to DP28FDSOI 2.3 in terms of Characterization Specifications and CAD views support. Refer to Design Package Documents for more details.
- For Specific Updates and Features related to Standard Cell Library, Refer to StandardCell Notes.pdf Present in Design Package.



## 2.7 Version 2.2

- Total 180 cells including All PolyBias varients: P0, P4,P10,P16 have been updated to have better manufacturability. Cell Area is not changed for these cells but there are few cells for which abstract is changed. Updated Cells are -
  - Cells with Change in Abstract (96 cells including All PolyBias varients)

| C8T28SOIDV_LL_CNBFX37_P*     |
|------------------------------|
| C8T28SOIDV_LL_CNIVX74_P*     |
| C8T28SOIDV_LL_CNOR3X27_P*    |
| C8T28SOIDV_LL_CNSDFPSQTX9_P* |
| C8T28SOI_LL_CNAND2X27_P*     |
| C8T28SOI_LL_CNBFX54_P*       |
| C8T28SOI_LL_CNIVX74_P*       |
| C8T28SOI_LL_CNNOR2X15_P*     |
| C8T28SOI_LL_CNXOR2X27_P*     |
| C8T28SOI_LLP_CNHLSX17_P*     |
| C8T28SOI_LLP_CNHLSX4_P*      |
| C8T28SOI_LLP_CNHLSX9_P*      |
|                              |

Cells without any change in Abstract (84 cells including All PolyBias varients)

| C8T28SOIDV_LL_CNBFX55_P*  | C8T28SOIDV_LL_CNIVX28_P*   |
|---------------------------|----------------------------|
| C8T28SOIDV_LL_CNIVX37_P*  | C8T28SOIDV_LL_CNIVX55_P*   |
| C8T28SOI_LL_CNAND3X27_P*  | C8T28SOI_LL_CNBFX23_P*     |
| C8T28SOI_LL_CNBFX28_P*    | C8T28SOI_LL_CNBFX32_P*     |
| C8T28SOI_LL_CNIVX18_P*    | C8T28SOI_LL_CNIVX22_P*     |
| C8T28SOI_LL_CNIVX32_P*    | C8T28SOI_LL_CNIVX37_P*     |
| C8T28SOI_LL_CNMUX21X27_P* | C8T28SOI_LL_CNNAND2AX27_P* |
| C8T28SOI_LL_CNNAND2X27_P* | C8T28SOI_LL_CNNOR2AX27_P*  |
| C8T28SOI_LL_CNNOR2X27_P*  | C8T28SOI_LL_CNOR2X37_P*    |
| C8T28SOI_LLP_CNHLSX27_P*  | C8T28SOI_LLP_CNHLSX30_P*   |
| C8T28SOI_LLP_CNHLSX38_P*  |                            |

- Library has been re-characterized only for these updated 180 cells and all views has been updated accordingly.
- Tau Infomation "doc/Tau\_Info.csv" has been removed in this version of Product.
- The Product remains aligned to DP28FDSOI\_7ML 1.0.

## 2.8 **Version 2.1**

■ 56 new Cells have been added (All PolyBias : P0, P4,P10,P16)



- Higher Drive combinational cells (X27 Drive)
  - C8T28SOI\_LL\_CNAND2X27\_P\*
  - C8T28SOI\_LL\_CNAND3X27\_P\*
  - C8T28SOI LL CNNOR2AX27 P\*
  - C8T28SOI\_LL\_CNNOR2X27\_P\*
  - C8T28SOIDV\_LL\_CNOR3X27\_P\*
  - C8T28SOIDV LL CNOR4X27 P\*
  - C8T28SOI LL CNNAND2AX27 P\*
  - C8T28SOI\_LL\_CNNAND2X27\_P\*
  - C8T28SOI LL CNMUX21X27 P\*
  - C8T28SOI\_LL\_CNXOR2X27\_P\*
- Higher Drive Delay cells (X12 Drive)
  - C8T28SOI\_LL\_DLYHFM4X12\_P\*
  - C8T28SOI\_LL\_DLYHFM8X12\_P\*
- New Functionality CNMUX41
  - C8T28SOIDV\_LL\_CNMUX41X9\_P\*
  - C8T28SOIDV\_LL\_CNMUX41X27\_P\*
- 12 Cells (SYNCLVHP Flops) have been removed as these flops were not having significant gain in TAU value at low voltage with respect to normal SYNCP Flops offered in this library itself -
  - C8T28SOITV\_LL\_SDFSYNCLVHPPQX5\_P\* (P0/P4/P10/P16)
  - C8T28SOITV\_LL\_SDFSYNCLVHPPRQX5\_P\* (P0/P4/P10/P16)
  - C8T28SOITV\_LL\_SDFSYNCLVHPPSQX5\_P\* (P0/P4/P10/P16)
- Tau\_Info.csv has been updated to have more accurate and correct Tau Information for Balanced Flops (CNSDFP\*) and Metastable Flops (SDFSYNCP\*)
- The Product remains aligned to DP28FDSOI\_7ML 1.0.

#### 2.9 Version 2.0

- The Product is aligned to DP28FDSOI\_7ML 1.0. Refer to Design Package Documents for more details.
- For Standard Cell Library Specific Features, Refer to StandardCell\_Notes.pdf Present in Design Package.



## 3 Known Problems and Solutions

### 3.1 DP related Generic Problems

■ For Generic Standard cell Library related problem for this DP, please refer to KPS section inside StandardCell\_Notes.pdf Present in Design Package.

#### 3.2 Placement Restriction

- Specific Placement restriction due to Poly Landing pad
- Placement restriction has been modelled in CADENCE LEF through "Symmetry property" and in SYNOPSYS FRAM through "spacing\_label property" for the following cells:
  - C8T28SOI\_LL\_CNIVX2\_P0
  - C8T28SOI LL CNIVX2 P10
  - C8T28SOI\_LL\_CNIVX2\_P16
  - C8T28SOI\_LL\_CNIVX2\_P4
  - C8T28SOI\_LL\_CNIVX4\_P0
  - C8T28SOI\_LL\_CNIVX4\_P10
  - C8T28SOI\_LL\_CNIVX4\_P16
  - C8T28SOI\_LL\_CNIVX4\_P4



As mentioned above, modelling the placement constraint is different between Synopsys and Cadence. Therefore Need to be careful, if You do P&R with Synopsys and then go inside Cadence, the placement created by ICC could be declared as invalid by Encounter tool.

## 3.3 Dont\_use and dont\_touch cells

- Specific attributes dont\_use and dont\_touch in Synopsys Technology File
- The "dont\_touch" and "dont\_use" attributes are defined in the Synopsys Technology Files for few cells. Reason can be
  - a) Cell has some specific custom feature. Therefore We want to ensure that Either these cells are not automatically picked during Synthesis unless the designer



wishes to specically use them in the design or those are not replaced during Design Optimization.

b) Cell's functionality is not properly understood by tools.

#### Cells with such attributes are as following:

- C8T28SOIDV\_LL\_SDFSYNCPQX5\_P\*
- C8T28SOIDV\_LL\_SDFSYNCPRQX5\_P\*
- C8T28SOIDV\_LL\_SDFSYNCPSQX5\_P\*
- C8T28SOIDV\_LL1\_SDFSYNCPQX5\_P\*
- C8T28SOIDV\_LL1\_SDFSYNCPRQX5\_P\*
- C8T28SOIDV\_LL1\_SDFSYNCPSQX5\_P\*
- C8T28SOI\_LLP\_CNHLSX13\_P\*
- C8T28SOI\_LLP\_CNHLSX17\_P\*
- C8T28SOI\_LLP\_CNHLSX21\_P\*
- C8T28SOI\_LLP\_CNHLSX27\_P\*
- C8T28SOI\_LLP\_CNHLSX30\_P\*
- C8T28SOI\_LLP\_CNHLSX38\_P\*
- C8T28SOI\_LLP\_CNHLSX4\_P\*
- C8T28SOI\_LLP\_CNHLSX54\_P\*
- C8T28SOI\_LLP\_CNHLSX9\_P\*
- C8T28SOI\_LLP1\_CNHLSX10\_P\*
- C8T28SOI\_LLP1\_CNHLSX14\_P\*
- C8T28SOI\_LLP1\_CNHLSX19\_P\*
- C8T28SOI\_LLP1\_CNHLSX24\_P\*
- C8T28SOI\_LLP1\_CNHLSX29\_P\*
- C8T28SOI\_LLP1\_CNHLSX34\_P\*C8T28SOI\_LLP1\_CNHLSX38\_P\*
- C8T28SOI\_LLP1\_CNHLSX57\_P\*



## 4 Contact Information

For more information about this product/IP/Library or any problems or suggestions, please contact **HELPDESK** (http://col2.cro.st.com/helpdesk).

Non-ST users, please contact the respective Customer Support.





#### Please Read Carefully:

Information in this document is provided solely in connection with ST products. STMicroelectronics NV and its subsidiaries ("ST") reserve the right to make changes, corrections, modifications or improvements, to this document, and the products and services described herein at any time, without notice.

All ST products are sold pursuant to ST's terms and conditions of sale.

Purchasers are solely responsible for the choice, selection and use of the ST products and services described herein, and ST assumes no liability whatsoever relating to the choice, selection or use of the ST products and services described herein.

No license, express or implied, by estoppel or otherwise, to any intellectual property rights is granted under this document. If any part of this document refers to any third party products or services it shall not be deemed a license grant by ST for the use of such third party products or services, or any intellectual property contained therein or considered as a warranty covering the use in any manner whatsoever of such third party products or services or any intellectual property contained therein.

UNLESS OTHERWISE SET FORTH IN ST'S TERMS AND CONDITIONS OF SALE ST DISCLAIMS ANY EXPRESS OR IMPLIED WARRANTY WITH RESPECT TO THE USE AND/OR SALE OF ST PRODUCTS INCLUDING WITHOUT LIMITATION IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE (AND THEIR EQUIVALENTS UNDER THE LAWS OF ANY JURISDICTION), OR INFRINGEMENT OF ANY PATENT, COPYRIGHT OR OTHER INTELLECTUAL PROPERTY RIGHT.

UNLESS EXPRESSLY APPROVED IN WRITING BY TWO AUTHORIZED ST REPRESENTATIVES, ST PRODUCTS ARE NOT RECOMMENDED, AUTHORIZED OR WARRANTED FOR USE IN MILITARY, AIR CRAFT, SPACE, LIFE SAVING, OR LIFE SUSTAINING APPLICATIONS, NOR IN PRODUCTS OR SYSTEMS WHERE FAILURE OR MALFUNCTION MAY RESULT IN PERSONAL INJURY, DEATH, OR SEVERE PROPERTY OR ENVIRONMENTAL DAMAGE. ST PRODUCTS WHICH ARE NOT SPECIFIED AS "AUTOMOTIVE GRADE" MAY ONLY BE USED IN AUTOMOTIVE APPLICATIONS AT USER'S OWN RISK.

Resale of ST products with provisions different from the statements and/or technical features set forth in this document shall immediately void any warranty granted by ST for the ST product or service described herein and shall not create or extend in any manner whatsoever, any liability of ST.

ST and the ST logo are trademarks or registered trademarks of ST in various countries.

Information in this document supersedes and replaces all information previously supplied.

The ST logo is a registered trademark of STMicroelectronics. All other names are the property of their respective owners.

© 2016 STMicroelectronics - All rights reserved

STMicroelectronics group of companies

Australia - Belgium - Brazil - Canada - China - Czech Republic - Finland - France - Germany - Hong Kong - India - Israel - Italy - Japan - Malaysia - Malta - Morocco - Philippines - Singapore - Spain - Sweden - Switzerland - United Kingdom - United States of America

www.st.com