

# **Inactive Patterns Cell Application Note**



UNICAD™ © 1989 All rights reserved UNICAD<sup>TM</sup> is a trademark of STMicroelectronics

The following names are trademarks, registered trademarks, and service marks of other companies that appear in Unicad publications:

Adobe, the Adobe logo, Frame Maker, the Frame Maker Acrobat, the Acrobat logo, Exchange, and PostScript are registered trademarks of Adobe Systems Incorporated.

ADS, AHB, AMBA, PrimeXsys, STD are trademarks of ARM. Itd.

Alanza, Allegro, Ambit, Analog Artist. Assura. BuildGates. Cadence. Cadence Logo, CoBALT, Concept, Composer. Connection. Diva. Dracula. Envisia, Formal Check, Gate Ensemble, GDSII. HDL\_ICE, MegaSim, Mercury, NC Verilog, Orcad, Orcad Capture, Orcad Layout, Palladium, Pow erSuite. Q/Bridge, QPlace. PSpice, Quest. Quickturn, Radium, Transaction Explorer, Test Builder, Verification Cockpit Vampire, Verilog, Verilog XL, Verifault, Verifault XL, NC-Verilog, Cell3 Ensemble, Silicon Ensemble, Virtuoso, Spectre, and Leapfrog are trademarks and registered trademarks of Cadence Design Systems, Inc.

MemMaker, PureView, PureData are trademarks of Denali. Software Inc.

ApolloGAII, Apollo-DPII, Apolloll, Aurora, ASIC Synthesizer, AvanTestchip, AvanWaves, ChipPlanner, Columbia, Columbia-CE, Cyclelink, Davinci, DFM Workbench, Driveline, Dynamic Model Switcher, Electrically Aware, Enterprise, Evaccess, Hercules, Hercules-Explorer, HotPlace, HSPICE, HSPICE-LINK, Jupiter, LTL, Libra-Passport, Lynx, Lynx-LB, Lynx-VHDL, Mars, Mars-ail, Mars-Xtalk, MASTER Toolbox, Medici, Michelangelo, Milkyway, Optimum Silicon, Passport, Pathfinder, Planet, Planet-PL, Planet-RTL, Polaris, Polaris-CBS, Polaris-MT, Progen, Prospector, Raphael, Raphael-NES, Saturn, Sirius, Blueprint, Smart Extraction, Solar, Solar II, Star, Star-Sim, Star-Hspice, Star-HspiceLink, Star-DC, Star-RC, Star-RCXT, Star-Pow er, Star-Time, Star-MTB, Star-XP, Taurus, Taurus-Device, Taurus-Layout, Taurus-Lithography, Taurus-OPC, Taurus-Process, Taurus-Topography, Taurus-Visual, Taurus-Workbench, TimeSlice, and TSUPREM-4 are trademarks of Avant! Corporation. Avant! logo, AvanLabs, and avanticorp are trademarks and service-marks of Avant! Corporation.

ASAP, Aspire, C-FAS, CMPI, Eldo-FAS, Eldo HDL, Eldo-Opt, Eldo-UDM, EldoVHDL, Eldo-XL, Elga, Elib, Elib-Plus, ESim, Fidel, Fideldo, GENIE, GENLIB, HDL-A, MDT, MGS-MEMT, MixVHDL, Model Generator Series (MGS), Opsim, SimLink, SimPilot, SpecEditor, Success, SystemEldo, VHDeLDO and Xelga are registered trademarks of ANACAD

FastScan. DFTAdvisor. Eldo. Calibre. ModelSim. Seamless, CVE, XRAY are registered trademarks of Mentor Graphics Corporation.

Debussy is a trademark of Novas Software, Inc.

DesignSvnc. DesignSvnc DFII. ProjectSvnc. IPGear are registered trademarks of Synchronicity Software, Inc.

FLEXIm is a trademark of Globetrotter Software, Inc. HSPICE is a registered trademark of Meta-Software,

IKOS and Voyager are registered trademarks of IKOS Systems, Inc.

Java and all Java-based trademarks and logos are trademarks or registered trademarks Microsystems, Inc.

NeoCell, NeoCircuit are registered trademarks of Neolinear, Inc.

Netscape is a trademark of Netscape Communications Corporation.

SPARC is a registered trademark, and SPARCstation is a trademark, of SPARC International, Inc. Sun Microsystems, Sun Workstation, and NeWS are registered trademarks of Sun Microsystems, Inc.

Sun, Sun-2, Sun-3, Sun-4, OpenWindows, SunOS, SunView, NFS, and NSE are trademarks of Sun Microsystems. Inc.

Synopsys, Design Compiler, Physical Compiler, DFT Compiler, Test Compiler, Power Compiler, Module Compiler, Library Compiler, PrimeTime, Formality, Arcadia, Liberty, TetraMAX, LEDA, PathMill, PowerMill, TimeMill, Chip Architect and VSS are trademarks or registered trademarks of Synopsys, Inc.

UNIX, Solaris and OPEN LOOK are registered trademarks of UNIX System Laboratories, Inc.

Verisity is a trademark of Verisity Ltd. or its subsidiaries (Verisity), registered in the United States and other jurisdictions. The Verisity logo, Specman, Specview, Specman Elite, Verification Advisor, eVC, Pure IP, InvisibleSpecman, SureLint, Lintrpt, SureCov, and SureSight are trademarks of Verisity.

Versatec is a trademark of Xerox Engineering Systems, Inc.

Fire & Ice is a registered trademark, and ClockStorm, ElectronStorm, VoltageStorm, SubstrateStorm, IceCaps, Rain, SI Report, QIC Engine, 3D Adaptive Analytical Extraction, Accura, PGS Exploration, PerturbingPath, NetConnect, and SoC Design Foundry are trademarks of Simplex Solutions, Inc.

TransEDA, VeriSure, VHDLCover, CoverPlus, StateSure, Verification Navigator, State Verification Navigator, TransEDA Navigator and TransEDA State Navigator are trademarks TransEDA Limited.

Other brand or product names that appear in Unicad publications are trademarks or registered trademarks of their respective holders.





# **Table of content**

| 1 | Intro | oduc | tion                            | 2 |
|---|-------|------|---------------------------------|---|
|   |       |      | for Layout Finishing            |   |
|   |       |      | ılring                          |   |
|   |       |      | Sealring without crack detector |   |
|   |       |      | Sealring with crack detector    |   |
|   |       |      | Геxt                            |   |
|   |       |      | o, copyright and year           |   |

# 1 Introduction

The 28nm-FDSOI Process Design Kit provides following devices for mask preparation and layout finishing:

- A standard sealring pcell
- A sealring with crack detector pcell
- A pgtext pcell
- A STlogo pcell

All these devices are available in the LayoutFinishing category of ST\_C32\_addon\_DP library.

# 2 <u>Devices for Layout Finishing</u>

## 2.1 Sealring

The sealring or the crack-stop is a resistant die structure blocking cracks, potentially generated in the scribe lane during the sawing, from propagating into the die.

The provided sealring in the design kit is a pcell (i.e parametrized cell) that can be used by the usual "Create Instance" of Virtuoso. There are two versions of sealring: one with crack detector and one without crack detector. It is important to use one of these two pcell without modification.

Please refer to the Design Rules Manual regarding the placement of the sealring around the Chip

#### 2.1.1 Sealring without crack detector

- Pcell name: sealring\_6U1x\_2U2x\_2T8x\_LB, sealring\_6U1x\_2T8x\_LB
- Category: LayoutFinishing

### 2.1.1.1 Pcell parameters:



The following parameters are available for the sealring PCell:

- <u>Chip Width</u>: internal dimensions of the ring in vertical direction, a callback round the value to be integer, in order that the external dimensions are integers too (DRC rule). that means the total sealring in X axis direction = Chip Width + 2 \* 24μm.
- <u>Chip Length</u>: dimension in horizontal direction, a callback round the value to be integer, in order that the external dimensions are integers too (DRC rule). that means the total sealring in Y axis direction = Chip Length + 2 \* 24μm.



#### 2.1.2 Sealring with crack detector

Please refer to the dedicated documentation available in \$DKITROOT/doc/MANUALS/DESIGN\_FINISHING/SEALRING/SealringCS\_28FD\_AN.pdf

#### 2.2 PGText

The 28nm-FDSOI Process Design-Kit provides the following Pcell for PGtext:



It allows to write letters and digits in layout view, in a single metal layer and cover it by LOGOBND layer as specified in the 28nm-FDSOI Design Rule Manual. The metal layer can be changed. The default is M1 drawing.

# 2.3 Logo, copyright and year

Logo, Copyright and Year are inactive patterns to be added inside the die.

The STLogo peell is dedicated for the three patterns (Logo of ST, Copyright and Year) with appropriate parameters to change the year and the used Metal. Default metal is IB.

The LOGOBND layer is automatically added by the pcell around the created layout logo, copyright and year patterns.

