

Ideal ring oscillators

Please use the bookmark to navigate





#### **General information on LVT models**

- Maximum supply voltage is V.
- Validity domain is defined as follows:
  - ✓ Drawn gate length varies from 30nm to 10um.
  - ✓ Drawn transistor width varies from 0.08um to 10um.
  - ✓ Device temperature varies from -40 °C to 125 °C.



### **Output parameters definitions**

Model(s): lvtnfet\_acc\_lvtpfet\_acc







# lvtnfet\_acc\_lvtpfet\_acc Electrical characteristics per geometry







lvtnfet\_acc\_lvtpfet\_acc @ w\_n=0.42e-6, l\_n=30e-9, p\_la\_n=0, nf\_n=2, sa\_n=85e9, sb\_n=85e-9, sd\_n=106e-9, sc\_n=56e-9, pcpastrx\_top\_n=169e-9, pcpastrx\_bot\_n=57e-9, w\_p=0.6e-6, l\_p=30e-9, p\_la\_p=0, nf\_p=2, sa\_p=85e9, sb\_p=85e-9, sd\_p=106e-9, sc\_p=113e-9, pcpastrx\_top\_p=169e-9, pcpastrx\_bot\_p=57e-9, vdd=0.9, temp=25.0

DK1.2\_RF\_mmW wrt DK1.1\_RF\_mmW

|                  | SS            | TT          | FF          |
|------------------|---------------|-------------|-------------|
| Fosc_gate [GHz]  | 36.39 0.0%    | 40.75 0.0%  | 44.97 0.0%  |
| Idyn [μA]        | 163.2 0.0%    | 187.8 0.0%  | 217.4 0.0%  |
| Pdyn [μW]        | 146.9 0.0%    | 169 0.0%    | 195.7 0.0%  |
| Ceff [fF]        | $4.98\ 0.0\%$ | 5.12 0.0%   | 5.37 0.0%   |
| Taup [ps]        | 13.74 0.0%    | 12.27 0.0%  | 11.12 0.0%  |
| Istat_gate [nA]  | 3.55 0.0%     | 11.97 0.0%  | 48.15 0.0%  |
| LogIstat_gate [] | -8.45 -0.0%   | -7.92 -0.0% | -7.32 -0.0% |





lvtnfet\_acc\_lvtpfet\_acc@ w\_n=0.42e-6, l\_n=30e-9, p\_la\_n=4e-9, nf\_n=2, sa\_n=85e9, sb\_n=85e-9, sd\_n=106e-9, sc\_n=56e-9, pcpastrx\_top\_n=169e-9, pcpastrx\_bot\_n=57e-9, w\_p=0.6e-6, l\_p=30e-9, p\_la\_p=4e-9, nf\_p=2, sa\_p=85e9, sb\_p=85e-9, sd\_p=106e-9, sc\_p=113e-9, pcpastrx\_top\_p=169e-9, pcpastrx\_bot\_p=57e-9, vdd=0.9, temp=25.0

DK1.2 RF mmW wrt DK1.1 RF mmW

|                  | SS          | TT          | FF          |
|------------------|-------------|-------------|-------------|
| Fosc_gate [GHz]  | 33.22 0.0%  | 36.91 0.0%  | 40.51 0.0%  |
| Idyn [μA]        | 150.4 0.0%  | 171 0.0%    | 194.2 0.0%  |
| Pdyn [μW]        | 135.3 0.0%  | 153.9 0.0%  | 174.8 0.0%  |
| Ceff [fF]        | 5.03 0.0%   | 5.15 0.0%   | 5.33 0.0%   |
| Taup [ps]        | 15.05 0.0%  | 13.55 0.0%  | 12.34 0.0%  |
| Istat_gate [nA]  | 1.3 0.0%    | 3.53 0.0%   | 11.88 0.0%  |
| LogIstat_gate [] | -8.89 -0.0% | -8.45 -0.0% | -7.93 -0.0% |





lvtnfet\_acc\_lvtpfet\_acc@ w\_n=0.42e-6, l\_n=30e-9, p\_la\_n=10e-9, nf\_n=2, sa\_n=85e9, sb\_n=85e-9, sd\_n=106e-9, sc\_n=56e-9, pcpastrx\_top\_n=169e-9, pcpastrx\_bot\_n=57e-9, w\_p=0.6e-6, l\_p=30e-9, p\_la\_p=10e-9, nf\_p=2, sa\_p=85e9, sb\_p=85e-9, sd\_p=106e-9, sc\_p=113e-9, pcpastrx\_top\_p=169e-9, pcpastrx\_bot\_p=57e-9, vdd=0.9, temp=25.0

DK1.2 RF mmW wrt DK1.1 RF mmW

|                  | SS          | TT          | FF         |
|------------------|-------------|-------------|------------|
| Fosc_gate [GHz]  | 28.88 0.0%  | 31.74 0.0%  | 34.5 0.0%  |
| Idyn [μA]        | 134 0.0%    | 150.1 0.0%  | 167.6 0.0% |
| Pdyn [μW]        | 120.6 0.0%  | 135.1 0.0%  | 150.8 0.0% |
| Ceff [fF]        | 5.16 0.0%   | 5.25 0.0%   | 5.4 0.0%   |
| Taup [ps]        | 17.32 0.0%  | 15.75 0.0%  | 14.49 0.0% |
| Istat_gate [nA]  | 0.37 0.0%   | 0.77 0.0%   | 1.98 0.0%  |
| LogIstat_gate [] | -9.43 -0.0% | -9.11 -0.0% | -8.7 -0.0% |





lvtnfet\_acc\_lvtpfet\_acc@ w\_n=0.42e-6, l\_n=30e-9, p\_la\_n=16e-9, nf\_n=2, sa\_n=85e9, sb\_n=85e-9, sd\_n=106e-9, sc\_n=56e-9, pcpastrx\_top\_n=169e-9, pcpastrx\_bot\_n=57e-9, w\_p=0.6e-6, l\_p=30e-9, p\_la\_p=16e-9, nf\_p=2, sa\_p=85e9, sb\_p=85e-9, sd\_p=106e-9, sc\_p=113e-9, pcpastrx\_top\_p=169e-9, pcpastrx\_bot\_p=57e-9, vdd=0.9, temp=25.0

DK1.2 RF mmW wrt DK1.1 RF mmW

|                  | SS          | TT         | FF          |
|------------------|-------------|------------|-------------|
| Fosc_gate [GHz]  | 25 0.0%     | 27.21 0.0% | 29.32 0.0%  |
| Idyn [μA]        | 119.8 0.0%  | 132.3 0.0% | 146.2 0.0%  |
| Pdyn [μW]        | 107.8 0.0%  | 119.1 0.0% | 131.6 0.0%  |
| Ceff [fF]        | 5.32 0.0%   | 5.4 0.0%   | 5.54 0.0%   |
| Taup [ps]        | 20 0.0%     | 18.38 0.0% | 17.05 0.0%  |
| Istat_gate [nA]  | 0.14 0.0%   | 0.25 0.0%  | 0.59 0.0%   |
| LogIstat_gate [] | -9.85 -0.0% | -9.6 -0.0% | -9.23 -0.0% |





# lvtnfet\_acc\_lvtpfet\_acc Electrical characteristics scaling







## "RO FOM's vs Vdd @ T==-40C, PB=0"





#### lvtnfet\_acc\_lvtpfet\_acc, Fosc\_gate [GHz] vs Vdd [V]













#### lvtnfet\_acc\_lvtpfet\_acc, Fosc\_gate normalized vs TT [%] vs Vdd [V]













#### lvtnfet\_acc\_lvtpfet\_acc, Taup [ps] vs Vdd [V]













#### lvtnfet\_acc\_lvtpfet\_acc, Taup normalized vs TT [%] vs Vdd [V]













#### lvtnfet\_acc\_lvtpfet\_acc, Idyn [µA] vs Vdd [V]













#### lvtnfet\_acc\_lvtpfet\_acc, Idyn normalized vs TT [%] vs Vdd [V]













### lvtnfet\_acc\_lvtpfet\_acc, Ceff [F] vs Vdd [V]

temp==-40 and p\_la\_n==0











#### lvtnfet\_acc\_lvtpfet\_acc, Ceff normalized vs TT [%] vs Vdd [V]













#### lvtnfet\_acc\_lvtpfet\_acc, logIstat\_gate [] vs Vdd [V]













#### lvtnfet\_acc\_lvtpfet\_acc, logIstat\_gate normalized vs TT [dec] vs Vdd [V]













## "RO FOM's vs Vdd @ T==25C, PB=0"







#### lvtnfet\_acc\_lvtpfet\_acc, Fosc\_gate [GHz] vs Vdd [V]













#### lvtnfet\_acc\_lvtpfet\_acc, Fosc\_gate normalized vs TT [%] vs Vdd [V]













#### lvtnfet\_acc\_lvtpfet\_acc, Taup [ps] vs Vdd [V]

temp==25 and  $p_la_n==0$ 











#### lvtnfet\_acc\_lvtpfet\_acc, Taup normalized vs TT [%] vs Vdd [V]













#### lvtnfet\_acc\_lvtpfet\_acc, Idyn [µA] vs Vdd [V]

temp==25 and  $p_la_n==0$ 











#### lvtnfet\_acc\_lvtpfet\_acc, Idyn normalized vs TT [%] vs Vdd [V]













#### lvtnfet\_acc\_lvtpfet\_acc, Ceff [F] vs Vdd [V]

temp==25 and  $p_la_n==0$ 











#### lvtnfet\_acc\_lvtpfet\_acc, Ceff normalized vs TT [%] vs Vdd [V]













#### lvtnfet\_acc\_lvtpfet\_acc, logIstat\_gate [] vs Vdd [V]

temp==25 and  $p_la_n==0$ 











#### lvtnfet\_acc\_lvtpfet\_acc, logIstat\_gate normalized vs TT [dec] vs Vdd [V]













## "RO FOM's vs Vdd @ T==125C, PB=0"







#### lvtnfet\_acc\_lvtpfet\_acc, Fosc\_gate [GHz] vs Vdd [V]













#### lvtnfet\_acc\_lvtpfet\_acc, Fosc\_gate normalized vs TT [%] vs Vdd [V]

temp==125 and p\_la\_n==0











#### lvtnfet\_acc\_lvtpfet\_acc, Taup [ps] vs Vdd [V]

temp==125 and  $p_la_n==0$ 











### lvtnfet\_acc\_lvtpfet\_acc, Taup normalized vs TT [%] vs Vdd [V]













### lvtnfet\_acc\_lvtpfet\_acc, Idyn [µA] vs Vdd [V]

temp==125 and  $p_la_n==0$ 











### lvtnfet\_acc\_lvtpfet\_acc, Idyn normalized vs TT [%] vs Vdd [V]













### lvtnfet\_acc\_lvtpfet\_acc, Ceff [F] vs Vdd [V]













#### lvtnfet\_acc\_lvtpfet\_acc, Ceff normalized vs TT [%] vs Vdd [V]

temp==125 and p\_la\_n==0











### lvtnfet\_acc\_lvtpfet\_acc, logIstat\_gate [] vs Vdd [V]

temp==125 and p\_la\_n==0











### lvtnfet\_acc\_lvtpfet\_acc, logIstat\_gate normalized vs TT [dec] vs Vdd [V]













# "RO FOM's vs PB @ Vdd=0.9V, T=-40C"







#### lvtnfet\_acc\_lvtpfet\_acc, Fosc\_gate [GHz] vs p\_la\_n [m]

**Vdd==0.9** and temp==-40











## lvtnfet\_acc\_lvtpfet\_acc, Fosc\_gate normalized vs TT [%] vs p\_la\_n [m]













#### lvtnfet\_acc\_lvtpfet\_acc, Taup [ps] vs p\_la\_n [m]

**Vdd==0.9** and temp==-40











#### lvtnfet\_acc\_lvtpfet\_acc, Taup normalized vs TT [%] vs p\_la\_n [m]













#### lvtnfet\_acc\_lvtpfet\_acc, Idyn [µA] vs p\_la\_n [m]

**Vdd==0.9** and temp==-40











#### lvtnfet\_acc\_lvtpfet\_acc, Idyn normalized vs TT [%] vs p\_la\_n [m]













### lvtnfet\_acc\_lvtpfet\_acc, Ceff [F] vs p\_la\_n [m]

**Vdd==0.9** and temp==-40











#### lvtnfet\_acc\_lvtpfet\_acc, Ceff normalized vs TT [%] vs p\_la\_n [m]













#### lvtnfet\_acc\_lvtpfet\_acc, logIstat\_gate [] vs p\_la\_n [m]

**Vdd==0.9** and temp==-40











## lvtnfet\_acc\_lvtpfet\_acc, logIstat\_gate normalized vs TT [dec] vs p\_la\_n [m]













# "RO FOM's vs PB @ Vdd=0.9V, T=25C"





dormieub



#### lvtnfet\_acc\_lvtpfet\_acc, Fosc\_gate [GHz] vs p\_la\_n [m]

Vdd==0.9 and temp==25











## lvtnfet\_acc\_lvtpfet\_acc, Fosc\_gate normalized vs TT [%] vs p\_la\_n [m]













### lvtnfet\_acc\_lvtpfet\_acc, Taup [ps] vs p\_la\_n [m]

Vdd==0.9 and temp==25











#### lvtnfet\_acc\_lvtpfet\_acc, Taup normalized vs TT [%] vs p\_la\_n [m]

Vdd==0.9 and temp==25











#### lvtnfet\_acc\_lvtpfet\_acc, Idyn [µA] vs p\_la\_n [m]

Vdd==0.9 and temp==25











#### lvtnfet\_acc\_lvtpfet\_acc, Idyn normalized vs TT [%] vs p\_la\_n [m]

Vdd==0.9 and temp==25











#### lvtnfet\_acc\_lvtpfet\_acc, Ceff [F] vs p\_la\_n [m]













#### lvtnfet\_acc\_lvtpfet\_acc, Ceff normalized vs TT [%] vs p\_la\_n [m]

Vdd==0.9 and temp==25











#### lvtnfet\_acc\_lvtpfet\_acc, logIstat\_gate [] vs p\_la\_n [m]

Vdd==0.9 and temp==25











## lvtnfet\_acc\_lvtpfet\_acc, logIstat\_gate normalized vs TT [dec] vs p\_la\_n [m]













# "RO FOM's vs PB @ Vdd=0.9V, T=125C"





dormieub



#### lvtnfet\_acc\_lvtpfet\_acc, Fosc\_gate [GHz] vs p\_la\_n [m]

**Vdd==0.9** and temp==125











## lvtnfet\_acc\_lvtpfet\_acc, Fosc\_gate normalized vs TT [%] vs p\_la\_n [m]













#### lvtnfet\_acc\_lvtpfet\_acc, Taup [ps] vs p\_la\_n [m]

Vdd==0.9 and temp==125











#### lvtnfet\_acc\_lvtpfet\_acc, Taup normalized vs TT [%] vs p\_la\_n [m]













#### lvtnfet\_acc\_lvtpfet\_acc, Idyn [µA] vs p\_la\_n [m]

Vdd==0.9 and temp==125











### lvtnfet\_acc\_lvtpfet\_acc, Idyn normalized vs TT [%] vs p\_la\_n [m]













### lvtnfet\_acc\_lvtpfet\_acc, Ceff [F] vs p\_la\_n [m]

Vdd==0.9 and temp==125





p\_la\_n [m]







#### lvtnfet\_acc\_lvtpfet\_acc, Ceff normalized vs TT [%] vs p\_la\_n [m]













#### lvtnfet\_acc\_lvtpfet\_acc, logIstat\_gate [] vs p\_la\_n [m]













### lvtnfet\_acc\_lvtpfet\_acc, logIstat\_gate normalized vs TT [dec] vs p\_la\_n [m]













## **Annex**







#### **Conditions of simulations**

The simulations were done with SBenchLSF Alpha using Eldo simulator 2018.3.

- Model lvtnfet\_acc\_lvtpfet\_acc (DK1.2\_RF\_mmW)
  - ✓ Input Parameters
    - **x** mc\_runs = 1000
    - $\times$  temp = 25 °C
    - $\mathbf{X}$  rload = 0
    - $\mathbf{X}$  vwellnfet = 0 V
    - $\times$  mc\_sens = 2
    - $\times$  cmiller = 0 F
    - $\times$  cload = 0 F
    - **x** sbenchlsf\_release = Alpha
    - $\times$  ams\_release = 2018.3
    - **x** fanout = 3
    - $\times$  vdd = 1 V
    - $\mathbf{X}$  nstage = 5
    - $\times$  vwellpfet = 0 V
    - **x** mc\_nsigma = 3



Sep 21, 2018



- ✓ Sweep Parameters
  - **x** vdd = 0.6, 0.7, 0.8, 0.9, 1.0, 1.1, 1.2, 1.3
  - $\times$  temp = -40.0, 25.0, 125.0
- ✓ Extra parameters
  - $\mathsf{X}$  lvt\_dev = 0
  - **✗** GFLAG\_\_NOISEDEV\_\_RVT\_\_CMOS028FDSOI = 0
  - **✗** GFLAG\_NOISEDEV\_LVT\_CMOS028FDSOI = 0
  - $\mathbf{x}$  rvt\_dev = 0
- Model lvtnfet\_acc\_lvtpfet\_acc (DK1.1\_RF\_mmW)
  - ✓ Input Parameters
    - **x** mc\_runs = 1000
    - $\times$  temp = 25 °C
    - $\times$  rload = 0
    - $\times$  vwellnfet = 0 V
    - $\times$  mc sens = 2
    - $\times$  cmiller = 0 F
    - $\mathbf{X}$  cload = 0 F
    - **✗** sbenchlsf\_release = Alpha
    - $\mathbf{X}$  ams release = 2018.3
    - $\times$  fanout = 3
    - $\times$  vdd = 1 V
    - $\mathbf{X}$  nstage = 5
    - $\times$  vwellpfet = 0 V
    - **x** mc\_nsigma = 3
  - ✓ Sweep Parameters





- **x** vdd = 0.6, 0.7, 0.8, 0.9, 1.0, 1.1, 1.2, 1.3
- $\times$  temp = -40.0, 25.0, 125.0
- ✓ Extra parameters
  - $\mathsf{x}$  lvt\_dev = 0
  - **✗** GFLAG\_\_NOISEDEV\_\_RVT\_\_CMOS028FDSOI = 0
  - **✗** GFLAG\_NOISEDEV\_LVT\_CMOS028FDSOI = 0
  - $\times$  rvt\_dev = 0

