$$\int \frac{Integrand}{Software, Inc.}$$

#### **Model Schematics**

Integrand Software, Inc.

#### **Model Documentation**

- This document shows the correspondence between the order of ports used in the layout and the underlying model topology used for circuit model generation and plotting in the EMX Virtuoso GUI.
- The schematic view of the underlying model is shown.
- These schematics can be found in the EMX\_models directory within the emxinterface
- Note: Modelgen fits the model to the S-parameters so that the model is "pseudo-physical" (don't read too much into the individual component values). The model is a black box model that is passive.
- The layout views contain pictures of structures using Integrand's Pcell library.

#### **Inductor**



Same Model used for Symmetric and Spiral. In the Symmetric Model Component values are forced to be symmetric.

#### **Center Tapped Inductor**



## $\int \frac{Integrand}{Software, Inc.}$

#### **Shield Inductor**







#### **Center Tapped Shield Inductor**



#### **Tcoil/Stacked inductor**



## $\int \frac{Integrand}{Software, Inc.}$

#### **Shield Tcoil**





#### **Transformer**





4 port transformer (no taps)

 $\frac{Integrand}{Software, Inc.}$ 

#### **Transformer (primary center tapped)**





### **Transformer (double-tapped)**



#### **Shield Transformer**





# Shield Transformer (primary center tapped) $\int \frac{Integrand}{Software, Inc.}$



# Shield Transformer (secondary center) $\frac{Integrand}{Software, Inc.}$ tapped)





### **Shield Transformer (double-tapped)**





#### **MOM** capacitor





#### **MIM** capacitor



#### **Transmission Line**







#### **Diff Transmission Line**



#### **Interconnect 2**



#### **Interconnect 3**



#### **Interconnect 4**





#### **INTEGRAND PCELLS**

SYM\_IND

SPIRAL\_IND

**STACKED** 

**TRANSFORMER** 

**MOM CAP** 

