Arm® Cortex® -M0 based 32-bit MCU

Flash: up to 128 Kbytes, SRAM: up to 24 Kbytes

48 pins

1Msps 12-bit high accuracy ADC

5-channel DMA controller

32/16-bit Divider

CRC calculation unit

10 timers

Low power modes: Sleep, Stop, Standby

Two I2C interfaces

Two USART interfaces

Two SPIs with 4 to 16 programmable bit frames

## 1. Features

#### Core

32-bit Arm® Cortex® -M0 Core
Up to 96 MHz working frequency
32-bit single-cycle multiplier
Serial wire debug (SWD) with 2 watchpoints
and 4 break points

#### **Memories**

128 KB Flash 24 KB SRAM

#### Reset and power management

Digital and I/O supply :  $V_{DD}$ = 2.0 V – 5.5 V

Analog supply :  $V_{DDA} = V_{DD}$ 

Power-on/Power down reset (POR/PDR)
Programmable voltage detector (PVD)
Low power modes: Sleep, Stop, Standby

Low power current @ 3.3 V : Standby : 1.4 µA

## **Clock management**

4 to 32 MHz crystal oscillator
32 kHz oscillator for RTC with calibration
Internal 40 kHz RC oscillator
Internal 14 MHz RC oscillator
Internal 48 MHz oscillator with calibration
PLL supports 2~16 frequency doubling

## **Peripheral features**

Up to 37 fast I/Os

All mappable on external interrupt vectors

5-channel DMA controller

CRC calculation unit

32/16-bit Divider

32/16 signed divisionDivide by zero interrupt10 Bus cycle to calculate

1Msps 12-bit ADC

Up to 16 channels

Internal channels

Temperature sensor (V<sub>TS</sub>) Reference voltage (V<sub>REFINT</sub>) Operational amplifier (V<sub>OP</sub>)

I/O Sample and hold circuit (V<sub>IOSH</sub>)

Conversion range: 0 - V<sub>REF+</sub>

3 V<sub>REFINT</sub>: 0.625V, 1.5V, 2.5 V

3 fast analog comparators

programmable input and output

Calendar RTC

Alarm and periodic wakeup from Stop/Standby

10 timers

TIM1, 16-bit, 4-channel PWM, 3-channel with complementary

TIM3, 16-bit, 4-channel PWM TIM14, 16-bit, 1-channel PWM

TIM15, 16-bit, 2-channel PWM, 1-channel

PWM complementary

TIM16/TIM17, 16-bit, 1-channel PWM,

1-channel with complementary

TIM6, 16-bit, basic timer

Independent and system watchdog timers

24-bit System tick timer

Communication Interfaces

2 I2C interfaces, I2C1 support FM+ and SMBus

2 USART interfaces supporting master synchronous SPI and modem control

2 SPIs with 4 to 16 programmable bit frames

96-bit unique ID

Packages: LQFP48

## **Contents**

| I. Features                                                           | 2  |
|-----------------------------------------------------------------------|----|
| 2. Description                                                        | 5  |
| 3. Function overview                                                  | 8  |
| 3.1. Arm® Cortex® -M0 Core                                            | 8  |
| 3.2. Memories                                                         | 8  |
| 3.3. Boot modes                                                       | 8  |
| 3.4. Cyclic redundancy check calculation unit (CRC)                   | 9  |
| 3.5. Power management                                                 | 9  |
| 3.5.1. Power supply schemes                                           | 9  |
| 3.5.2. Power supply supervisors                                       | 9  |
| 3.5.3. Voltage regulator                                              | 9  |
| 3.5.4. Low-power modes                                                | 10 |
| 3.6. GPIO                                                             | 10 |
| 3.7. Clocks and startup                                               | 11 |
| 3.8. 32/16-bit Divider                                                | 12 |
| 3.9. Direct memory access controller (DMA)                            | 12 |
| 3.10. Interrupts and events                                           | 12 |
| 3.10.1. Nested vectored interrupt controller (NVIC)                   | 12 |
| 3.10.2. Extended interrupt/event controller (EXTI)                    | 12 |
| 3.11. Analog-to-digital converter (ADC)                               | 12 |
| 3.11.1. Temperature sensor (V <sub>TS</sub> )                         | 13 |
| 3.11.2. Internal voltage reference (V <sub>REFINT</sub> )             | 14 |
| 3.11.3. I/O sample and hold circuit (V <sub>IOSH</sub> )              | 14 |
| 3.11.4. Operational amplifier (V <sub>OP</sub> )                      | 14 |
| 3.12. Timers and watchdogs                                            | 14 |
| 3.12.1. Advanced-control timer (TIM1)                                 | 15 |
| 3.12.2. General-purpose timers (TIM3/TIM14/TIM15/TIM16/TIM17)         | 15 |
| 3.12.3. Basic timers (TIM6)                                           | 16 |
| 3.12.4. Independent watchdog (IWDG)                                   | 16 |
| 3.12.5. ystem window watchdog (WWDG)                                  | 16 |
| 3.12.6. SysTick timer                                                 | 16 |
| 3.13. Leading Edge Blanking(LEB) and Filter(FLT)                      | 16 |
| 3.14. Real-time clock (RTC)                                           | 17 |
| 3.15. Inter-integrated circuit interface (I2C)                        | 17 |
| 3.16. Universal synchronous/asynchronous receiver/transmitter (USART) | 18 |
| 3.17. Serial peripheral interface (SPI)                               | 18 |
| 3.18. Clock recovery system                                           | 18 |
| 3.19. Serial wire debug port (SW-DP)                                  | 18 |
| 4. Pinouts and pin description                                        | 19 |
| 5. Memory mapping                                                     | 25 |
| S. Electrical characteristics                                         | 27 |

| 6.1. Parameter conditions                                    | 27       |
|--------------------------------------------------------------|----------|
| 6.1.1. Minimum and maximum values                            | 27       |
| 6.1.2. Typical values                                        | 27       |
| 6.1.3. Typical curves                                        | 27       |
| 6.1.4. Loading capacitor                                     | 28       |
| 6.1.5. Pin input voltage                                     | 28       |
| 6.1.6. Power supply scheme                                   | 28       |
| 6.1.7. Current consumption measurement                       | 29       |
| 6.2. Absolute maximum ratings                                | 29       |
| 6.3. Operating conditions                                    | 30       |
| 6.3.1. General operating conditions                          | 30       |
| 6.3.2. Operating conditions at power-up / power-down         | 31       |
| 6.3.3. Embedded reset and power control block character      | istics31 |
| 6.3.4. Embedded reference voltage                            |          |
| 6.3.5. Supply current characteristics                        | 34       |
| 6.3.6. Wakeup time from low-power mode                       | 40       |
| 6.3.7. External clock source characteristics                 | 40       |
| 6.3.8. Internal clock source characteristics                 | 44       |
| 6.3.9. PLL characteristics                                   | 45       |
| 6.3.10. Memory characteristics                               | 46       |
| 6.3.11. EMC characteristics                                  | 46       |
| 6.3.12. Electrical sensitivity characteristics               | 48       |
| 6.3.13. I/O current injection characteristics                | 48       |
| 6.3.14. I/O port characteristics                             | 49       |
| 6.3.15. NRST pin characteristics                             | 52       |
| 6.3.16. 12-bit ADC characteristics                           | 53       |
| 6.3.17. Temperature sensor(V <sub>TS</sub> ) characteristics | 56       |
| 6.3.18. I/O Sample and hold circuit characteristics          | 57       |
| 6.3.19. Operational amplifier characteristics                | 57       |
| 6.3.20. Comparator                                           | 58       |
| 6.3.21. Timer characteristics                                | 58       |
| 6.3.22. Communication interfaces                             | 59       |
| 7. Package information                                       | 62       |

## 2. Description

The KD32F328CBT6 microcontrollers incorporate the high-performance ARM® Cortex®-M0 32-bit RISC core operating at up to 96 MHz frequency, high-speed embedded memories (up to 128 kbytes of Flash memory and 24 kbytes of SRAM), and an extensive range of enhanced peripherals and I/Os. All devices offer standard communication interfaces (two I2Cs, two SPI, two USARTs), one 12-bit ADC, seven 16-bit timers and an advanced-control PWM timer.

KD32F328CBT6 microcontrollers operate in the -40 to +105 °C temperature ranges, from a 2.0 to 5.5 V power supply. A comprehensive set of power-saving modes allows the design of low-power applications.

Table 2.1 KD32F328CBT6 family device festures and peripheral counts

| Peripheral         |               | KD32F328CBT6   |
|--------------------|---------------|----------------|
| Flash              | kbytes        | 128            |
| SRAM               | kbytes        | 24             |
|                    | Advanced      | 1 (1Chit)      |
|                    | control       | 1 (16bit)      |
| Timers             | General       | 5 (16hit)      |
|                    | purpose       | 5 (16bit)      |
|                    | Basic         | 1 (16bit)      |
| 0                  | SPI           | 2              |
| Comm.              | I2C           | 2              |
| Interfaces         | USART         | 2              |
| 32/16              | 6 Divider     | $\checkmark$   |
| 12-b               | oit ADC       | 40 4 0 4       |
| (number            | of channels)  | 10 ext + 6 int |
| Analog             | comparator    | 3              |
| Operation          | nal amplifier | 2              |
| GPIOs              |               | 39             |
| Max. CPU frequency |               | 96 MHz         |
| Operating voltage  |               | 2.0 – 5.5 V    |
| Operating          | temperature   | -40 – 105 °C   |
| Pa                 | ckage         | LQFP48         |



Figure 2.1 MCU Product Ordering Information



Figure 2.2 Block Diagam

## 3. Function overview

#### 3.1. Arm® Cortex® -M0 Core

The Arm® Cortex® -M0 is a generation of ARM 32-bit RISC processors for embedded systems. It has been developed to provide a low-cost platform that meets the needs of MCU implementation, with a reduced pin count and low-power consumption, while delivering outstanding computational performance and an advanced system response to interrupts.

The Arm® Cortex® -M0 processors feature exceptional code-efficiency, delivering the high performance expected from an ARM core, with memory sizes usually associated with 8- and 16-bit devices.

The KD32F328CBT6 devices embed ARM core and are compatible with all ARM tools and software.

#### 3.2. Memories

The device has the following features:

- 24 kbytes of embedded SRAM accessed (read/write) at CPU clock speed with 0 wait states.
- The non-volatile memory is divided into two arrays:
- 128kbytes of embedded Flash memory for programs and data
- Option bytes

The option bytes are used to write-protect the memory (with 0.5 KB granularity) and/or readout-protect the whole memory with the following options:

- -Level 0: no readout protection
- —Level 1: memory readout protection, the Flash memory cannot be read from or written to if either debug features are connected or boot in RAM is selected
- —Level 2: chip readout protection, debug features (Cortex®-M0 serial wire) and boot in RAM selection disabled

#### 3.3. Boot modes

At startup, the boot pin and boot selector option bit are used to select one of the three boot options:

- boot from User Flash memory
- boot from System Memory
- boot from embedded SRAM

Table 3.1 Boot modes configuration

| config | uration   | Mada          |
|--------|-----------|---------------|
| nBOOT1 | BOOT0 pin | Mode          |
| х      | 0         | Flash memory  |
| 1      | 1         | System Memory |
| 0      | 1         | embedded SRAM |

#### 3.4. Cyclic redundancy check calculation unit (CRC)

The CRC (cyclic redundancy check) calculation unit is used to get a CRC code using a configurable generator polynomial value and size.

Among other applications, CRC-based techniques are used to verify data transmission or storage integrity. In the scope of the EN/IEC standard, they offer a means of verifying the Flash memory integrity. The CRC calculation unit helps compute a signature of the software during runtime, to be compared with a reference signature generated at link-time and stored at a given memory location.

#### 3.5. Power management

#### 3.5.1. Power supply schemes

- V<sub>DD</sub>=2.0 to 5.5 V: external power supply for I/Os and the internal regulator. It is provided externally through VDD pins.
- V<sub>DDA</sub>=V<sub>DD</sub>: external analog power supply for ADC, Reset blocks, RCs and PLL (minimum voltage to be applied to V<sub>DDA</sub> is 2.4V when the ADC\_VREF is V<sub>DDA</sub>, minimum voltage to be applied to V<sub>DDA</sub> is 2.7V when the ADC\_VREF is internal reference voltage 2.5V). It is provided externally through V<sub>DDA</sub> pin. The V<sub>DDA</sub> voltage level must be equal to the VDD voltage level.

## 3.5.2. Power supply supervisors

The device has integrated power-on reset (POR) and power-down reset (PDR) circuits. They are always active, and ensure proper operation above a threshold of 2V. The device remains in reset mode when the monitored supply voltage is below a specified threshold, V<sub>POR/PDR</sub>.

- The POR monitors only the  $V_{DD}$  supply voltage. During the startup phase  $V_{DDA}$  and  $V_{DD}$  power-on together, and  $V_{DDA}$  should be equal to  $V_{DD}$ .
- The PDR monitors both the V<sub>DD</sub> and V<sub>DDA</sub> supply voltages, however the V<sub>DDA</sub> power supply supervisor
  can be disabled (by programming a dedicated Option bit) to reduce the power consumption if the
  application design ensures that V<sub>DDA</sub> is equal to V<sub>DD</sub>.

The device features an embedded programmable voltage detector (PVD) that monitors the  $V_{DD}$  power supply and compares it to the  $V_{PVD}$  threshold. An interrupt can be generated when  $V_{DD}$  drops below the  $V_{PVD}$  threshold and/or when  $V_{DD}$  is higher than the  $V_{PVD}$  threshold. The interrupt service routine can then generate a warning message and/or put the MCU into a safe state. The PVD is enabled by software

## 3.5.3. Voltage regulator

The KD32F328CBT6 microcontrollers have a 1.6V regulator and a 1.5V regulator.

The 1.6V regulator has two operating modes and it is always enabled after reset.

- Normal: Normal is used in normal operating mode or Stop mode
- LP: Low power (LP) can be used in Stop mode where the power demand is reduced.

In Standby mode, it is put in power down mode. In this mode, the 1.6V regulator output is in high impedance and the kernel circuitry is powered down, including zero consumption ( but the contents of the register and SRAM are lost)

The 1.5V regulator can be enabled/disabled by Software.

## 3.5.4. Low-power modes

The KD32F328CBT6 microcontrollers support three low-power modes to achieve the best balance between low power consumption, short startup time and available wakeup sources.

Note: To ensure that the chip can enter the lowest power consumption state, all I/Os must have a fixed state (output 0 or 1, input pull-down or pull-up), or configured in analog mode. They can't be left floating, so as to avoid unnecessary power leakage.

#### Sleep mode

In Sleep mode, only the CPU is stopped. All peripherals continue to operate and can wake up the CPU when an interrupt/event occurs.

## Stop mode

Stop mode achieves very low power consumption while retaining the content of SRAM and registers. All clocks in the 1.6V domain are stopped, the PLL, the HSI RC, HSI14 RC, HSI48 RC and the HSE crystal oscillators are disabled. The 1.6V voltage regulator can also be put either in normal or in low power mode.

The device can be woken up from Stop mode by any of the EXTI lines. The EXTI line source can be one of the 16 external lines or RTC.

The IWDG can work in STOP mode.

## Standby mode

The Standby mode is used to achieve the lowest power consumption. The internal 1.6V voltage regulator is switched off so that the entire 1.6V domain is powered off. The PLL, the HSI RC, HSI14 RC, HSI48 RC and the HSE crystal oscillators are also switched off. After entering Standby mode, SRAM and register contents are lost except for registers in the RTC domain and Standby circuitry.

The device exits Standby mode when an external reset (NRST pin), an IWDG reset, a rising edge on the WKUP pins, or an RTC event occurs.

IWDG and RTC and corresponding clocks still work normally in standby mode.

#### 3.6. **GPIO**

Each of the GPIO pins can be configured by software as output (push-pull or open-drain), as input (with or without pull-up or pull-down) or as peripheral alternate function. Most of the GPIO pins are shared with digital or analog alternate functions.

The I/O configuration can be locked if needed following a specific sequence in order to avoid spurious writing to the I/Os registers.

#### 3.7. Clocks and startup

System clock selection is performed on startup, however the HSI RC 8 MHz oscillator is selected as default CPU clock on reset. An external 4-32 MHz clock can be selected, in which case it is monitored for failure. If failure is detected, the system automatically switches back to the HSI RC oscillator. A software interrupt is generated if enabled. Similarly, full interrupt management of the PLL clock entry is available when necessary (for example on failure of an indirectly used external crystal, resonator or oscillator).

Several prescalers allow the application to configure the frequency of the AHB and the APB domains. The maximum frequency of the AHB and the APB domains is 72 MHz.



Figure 3.1 Clock tree

#### 3.8. 32/16-bit Divider

The device embeds a 32/16-bit divider for user data division. The dividend is 32 bits and the divisor is 16 bits. It needs 10 Bus cycles to calculate. The divider supports divide by zero interrupt.

#### 3.9. Direct memory access controller (DMA)

The 5-channel general-purpose DMAs manage memory-to-memory, peripheral-to-memory and memory-to-peripheral transfers.

The DMA supports circular buffer management, removing the need for user code intervention when the controller reaches the end of the buffer.

Each channel is connected to dedicated hardware DMA requests, with support for software trigger on each channel. Configuration is made by software and transfer sizes between source and destination are independent.

DMA can be used with the main peripherals: SPIx, I2Cx, USARTx, all TIMx timers (except TIM14) and ADC.

#### 3.10. Interrupts and events

#### 3.10.1. Nested vectored interrupt controller (NVIC)

The KD32F328CBT6 family embeds a nested vectored interrupt controller able to handle up to 32 maskable interrupt channels (not including the 16 interrupt lines of Cortex®-M0) and 4 priority levels.

- Closely coupled NVIC gives low latency interrupt processing
- Interrupt entry vector table address passed directly to the core
- Closely coupled NVIC core interface
- Allows early processing of interrupts
- Processing of late arriving higher priority interrupts
- Support for tail-chaining
- Processor state automatically saved
- Interrupt entry restored on interrupt exit with no instruction overhead

This hardware block provides flexible interrupt management features with minimal interrupt latency.

## 3.10.2. Extended interrupt/event controller (EXTI)

The EXTI consists of 32 edge detector lines used to generate interrupt/event requests and wake-up the system. Each line can be independently configured to select the trigger event (rising edge, falling edge, both) and can be masked independently. A pending register maintains the status of the interrupt requests. The EXTI can detect an external line with a pulse width shorter than the internal clock period.

#### 3.11. Analog-to-digital converter (ADC)

The 12-bit analog-to-digital converter has up to 16 external and 6 internal (temperature sensor, voltage reference, 2 I/O sample and hold circuits, 2 operational amplifiers) channels and performs conversions in single-shot or scan modes. In scan mode, automatic conversion is performed on a selected group of analog inputs.

The ADC can be served by the DMA controller.

An analog watchdog feature allows very precise monitoring of the converted voltage of one, some or all

selected channels. An interrupt is generated when the converted voltage is outside the programmed thresholds.

## 3.11.1. Temperature sensor ( $V_{TS}$ )

The temperature sensor(TS) is internally connected to the ADC\_IN16 input channel which is used to convert the sensor output voltage  $V_{TS}$  into a digital value.

To improve the accuracy of the temperature sensor measurement, each device is individually factory-calibrated. The temperature sensor factory calibration data are stored in the system memory area, accessible in read-only mode.

Table 3.2 Temperature sensor calibration values

| Name    | Description                                                                                  | Memory address            |
|---------|----------------------------------------------------------------------------------------------|---------------------------|
| TS_CAL1 | TS ADC raw data acquired at a temperature of 25 °C (±5 °C), V <sub>DDA</sub> =3.3 V(±10 mV)  | 0x1FFF F7B8 - 0x1FFF F7B9 |
| TS_CAL2 | TS ADC raw data acquired at a temperature of 110 °C (±5 °C), V <sub>DDA</sub> =3.3 V(±10 mV) | 0x1FFF F7C2 - 0x1FFF F7C3 |

## 3.11.2. Internal voltage reference ( V<sub>REFINT</sub> )

The internal voltage reference ( $V_{REFINT}$ ) provides a stable (bandgap) voltage output for the ADC.  $V_{REFINT}$  is internally connected to the ADC\_IN17 input channel. The precise voltage of  $V_{REFINT}$  is individually measured for each part during production test and stored in the system memory area. It is accessible in read-only mode.

Table 3.3 Internal voltage reference calibration values

| Name         | Description                                                      | Memory address            |
|--------------|------------------------------------------------------------------|---------------------------|
| V            | Raw data acquired at a temperature of 25 °C                      | 0x1FFF F7BA - 0x1FFF F7BB |
| V REFINT_CAL | $(\pm 5 \text{ °C}), V_{DDA} = 3.3 \text{ V}(\pm 10 \text{ mV})$ | 0X1111 17BA - 0X1111 17BB |

## 3.11.3. I/O sample and hold circuit ( $V_{\text{IOSH}}$ )

The I/O sample and hold circuit is used to hold the input voltage ( $V_{IOSH}$ ) for ADC conversion. The  $V_{IOSH}$  is internally connected to the ADC\_IN18 input channel. And the ADC should convert  $V_{IOSH}$  as soon as possible to avoid error because the hold time is limited.

## 3.11.4. Operational amplifier ( VOP )

The output of OPAMP1 is internally connected to the ADC\_IN18 input channel or IOSH1. The output of OPAMP2 is internally connected to the ADC\_IN19 input channel or IOSH2. The offset voltage of OPAMP is individually factory-calibrated and stored in the system memory area (read only), which will be auto reloaded to the register of OPAMP after power on and can be accessed by users.

## 3.12. Timers and watchdogs

The KD32F328CBT6 devices include five general-purpose timers, a basic timer and an advanced control timer.

Table 3.4 Timer feature comparison

| Timer type         | Timer | Counter resolution | Counter<br>type      | Prescaler<br>factor           | DMA<br>request<br>generation | Capture<br>/Compare<br>channels | Complementary outputs |
|--------------------|-------|--------------------|----------------------|-------------------------------|------------------------------|---------------------------------|-----------------------|
| Advanced control   | TIM1  | 16-bit             | Up, down,<br>Up/down | integer<br>from<br>1 to 65536 | <b>V</b>                     | 4                               | 3                     |
|                    | TIM3  | 16-bit             | Up, down,<br>Up/down | integer<br>from<br>1 to 65536 | <b>V</b>                     | 4                               | _                     |
| General<br>purpose | TIM14 | 16-bit             | Up                   | integer<br>from<br>1 to 65536 | <b>V</b>                     | 1                               | _                     |
|                    | TIM15 | 16-bit             | Up                   | integer<br>from               | <b>V</b>                     | 2                               | 1                     |

|       |            |        |    | 1 to 65536 |              |   |   |
|-------|------------|--------|----|------------|--------------|---|---|
|       | TIM16,     |        |    | integer    |              |   |   |
|       | TIM10,     | 16-bit | Up | from       | $\checkmark$ | 1 | 1 |
|       | 1 1101 1 7 |        |    | 1 to 65536 |              |   |   |
|       |            |        |    | integer    |              |   |   |
| Basic | TIM6       | 16-bit | Up | from       | $\checkmark$ | 0 | _ |
|       |            |        |    | 1 to 65536 |              |   |   |

#### 3.12.1. Advanced-control timer (TIM1)

The advanced-control timer (TIM1) can be seen as a three-phase PWM multiplexed on six channels. It has complementary PWM outputs with programmable inserted dead times. It can also be seen as a complete general-purpose timer. The four independent channels can be used for:

- input capture
- output compare
- PWM generation (edge or center-aligned modes)
- one-pulse mode output

If configured as a standard 16-bit timer, it has the same features as the TIMx timer. If configured as the 16-bit PWM generator, it has full modulation capability (0-100%).

The counter can be frozen in debug mode.

Many features are shared with those of the standard timers which have the same architecture. The advanced control timer can therefore work together with the other timers via the Timer Link feature for synchronization or event chaining.

## 3.12.2. General-purpose timers (TIM3/TIM14/TIM15/TIM16/TIM17)

There are five synchronizable general-purpose timers embedded in the KD32F328CBT6 devices. Each general-purpose timer can be used to generate PWM outputs, or as simple time base.

## TIM3

KD32F328CBT6 devices feature a synchronizable 4-channel general-purpose timer. TIM3 is based on a 16-bit auto-reload up/downcounter and a 16-bit prescaler. They feature 4 independent channels each for input capture/output compare, PWM or one-pulse mode output.

The TIM3 general-purpose timer can work together or with the TIM1 advanced-control timer via the Timer Link feature for synchronization or event chaining.

#### **TIM14**

This timer is based on a 16-bit auto-reload upcounter and a 16-bit prescaler.

TIM14 features one single channel for input capture/output compare, PWM or one-pulse mode output.

Its counter can be frozen in debug mode.

#### **TIM15/TIM16/TIM17**

The TIM15, TIM16 and TIM17 timers can work together, and TIM15 can also operate with TIM1 via the Timer Link feature for synchronization or event chaining.

TIM15 can be synchronized with TIM16 and TIM17.

These timers are based on a 16-bit auto-reload upcounter and a 16-bit prescaler.

TIM15 has two independent channels, whereas TIM16 and TIM17 feature one single channel for input capture/output compare, PWM or one-pulse mode output.

TIM15, TIM16 and TIM17 have a complementary output with dead-time generation and independent DMA request generation.

Their counters can be frozen in debug mode.

#### 3.12.3. Basic timers (TIM6)

TIM6 can be used as generic 16-bit time bases.

#### 3.12.4. Independent watchdog (IWDG)

The independent watchdog is based on an 8-bit prescaler and 12-bit downcounter with user-defined refresh window. It is clocked from an independent 40 kHz internal RC and as it operates independently from the main clock, it can operate in Stop and Standby modes. It can be used either as a watchdog to reset the device when a problem occurs, or as a free running timer for application timeout management. It is hardware or software configurable through the option bytes. The counter can be frozen in debug mode.

### 3.12.5. ystem window watchdog (WWDG)

The system window watchdog is based on a 7-bit downcounter that can be set as free running. It can be used as a watchdog to reset the device when a problem occurs. It is clocked from the APB clock (PCLK). It has an early warning interrupt capability and the counter can be frozen in debug mode.

## 3.12.6. SysTick timer

This timer is dedicated to real-time operating systems, but could also be used as a standard down counter. It features:

- a 24-bit down counter
- autoreload capability
- maskable system interrupt generation when the counter reaches 0
- programmable clock source

#### 3.13. Leading Edge Blanking(LEB) and Filter(FLT)

The device embeds 3 LEB counters, 1 I/O FLT and 3 comparator FLTs. In high speed switching application, the transition of switch may produce break source noises and the comparator output noises. The LEB&FLT can used for blanking or filtering those noises.

The TIM1 break input, TIM15 break input and PVD output break are only support LEB. The output of comparator and comparator output break both support LEB and FLT.

#### S

## 3.14. Real-time clock (RTC)

The RTC is an independent BCD timer/counter. Its main features are the following:

- calendar with subseconds, seconds, minutes, hours (12 or 24 format), week day, date, month, year, in BCD (binary-coded decimal) format
- automatic correction for 28, 29 (leap year), 30 and 31 day of the month
- programmable alarm with wake up from Stop and Standby mode capability
- RTC on-the-fly correction from 1 to 32767 RTC clock pulses. This can be used to synchronize the RTC with a master clock
- digital calibration circuit with 1 ppm resolution, to compensate for quartz crystal inaccuracy
- Two anti-tamper detection pins with programmable filter. The MCU can be woken up from Stop and Standby modes on tamper event detection
- timestamp feature which can be used to save the calendar content. This function can be triggered by an
  event on the timestamp pin, or by a tamper event. The MCU can be woken up from Stop and Standby
  modes on timestamp event detection
- reference clock detection: a more precise second source clock (50 or 60 Hz) can be used to enhance the calendar precision

The RTC clock sources can be:

- a 32.768 kHz external crystal
- the internal low-power RC oscillator (typical frequency of 40 kHz)
- the high-speed external clock divided by 32

## 3.15. Inter-integrated circuit interface (I2C)

Up to two I2C interfaces (I2C1 and I2C2) can operate in multimaster or slave modes. Both can support Standard mode (up to 100 kbit/s), Fast mode (up to 400 kbit/s) and Fast Mode Plus (up to 1 Mbit/s) with 20 mA output drive on most of the associated I/Os.

Both support 7-bit and 10-bit addressing modes, multiple 7-bit slave addresses (two addresses, one with configurable mask). They also include programmable analog and digital noise filters.

| I2C features                                | I2C1 | I2C2 |
|---------------------------------------------|------|------|
| 7-bit addressing mode                       | V    | V    |
| 10-bit addressing mode                      | V    | V    |
| Standard mode                               | V    | V    |
| Fast mode                                   | V    | V    |
| Independent clock                           | V    | _    |
| SMBus                                       | V    | _    |
| Fast Mode Plus with 20 mA output drive I/Os | V    | _    |
| Wakeup from STOP                            | _    | _    |

Table 3.5 Comparison of I2C1 and I2C2

## 3.16. Universal synchronous/asynchronous receiver/transmitter (USART)

The device embeds two universal synchronous/asynchronous receivers/transmitters (USART1, USART2) which communicate at speeds of up to 9 Mbit/s. They provide hardware management of the CTS, RTS and RS485 DE signals, multiprocessor communication mode, master synchronous communication and single-wire half-duplex communication mode. USART1 have a clock domain independent of the CPU clock.

| USART features                        | USART1 | USART2    |
|---------------------------------------|--------|-----------|
| Hardware flow control for modem       | √      | V         |
| Continuous communication using DMA    | √      | V         |
| Multiprocessor communication          | √      | V         |
| Synchronous mode                      | V      | $\sqrt{}$ |
| Single-wire half-duplex communication | √      | $\sqrt{}$ |
| Receiver timeout interrupt            | √      | _         |
| Auto baud rate detection              | V      | _         |
| RS485 Driver enable                   | √      | V         |

Table 3.6 Comparison of USART1 and USART2

## 3.17. Serial peripheral interface (SPI)

Two SPIs are able to communicate up to 18 Mbit/s in slave and master modes in full-duplex and half-duplex communication modes. The 3-bit prescaler gives 8 master mode frequencies and the frame size is configurable from 4 bits to 16 bits. The SPI interfaces can be served by the DMA controller.

| SPI features             | SPI1 | SPI2         |
|--------------------------|------|--------------|
| Hardware CRC calculation | V    | V            |
| FIFO Rx/Tx FIFO          | V    | $\checkmark$ |
| NSS pulse mode           | V    | $\checkmark$ |
| TI mode                  | V    | $\checkmark$ |

Table 3.7 SPI features

## 3.18. Clock recovery system

The KD32F328CBT6 embeds a special block which allows automatic trimming of the internal 48 MHz oscillator to guarantee its optimal accuracy over the whole device operational range. This automatic trimming is based on the external synchronization signal, which could be derived from from LSE oscillator, from an external signal on CRS\_SYNC pin or generated by user software. For faster lock-in during startup it is also possible to combine automatic trimming with manual trimming action.

## 3.19. Serial wire debug port (SW-DP)

An ARM SW-DP interface is provided to allow a serial wire debugging tool to be connected to the MCU.

## 4. Pinouts and pin description



Figure 4.2 LQFP48 package pinout

Table 4.1 KD32F328CBT6 pin definitions

| KD32F328CBT6 piri deliriitions |                      |          |           |                                                        |                            |  |
|--------------------------------|----------------------|----------|-----------|--------------------------------------------------------|----------------------------|--|
| LQFP48                         | Pin name             | Pin type | Structure | AF                                                     | Add. Func                  |  |
| <u> </u>                       |                      | id       | Str       |                                                        |                            |  |
| 1                              | VDD                  | S        |           |                                                        | Complementary power supply |  |
|                                |                      |          |           |                                                        | RTC_TAMP1                  |  |
| 2                              | PC13                 | I/O      | FC        | _                                                      | RTC_TS                     |  |
|                                | . •                  | ,, ,     |           |                                                        | RTC_OUT                    |  |
|                                |                      |          |           |                                                        | WKUP2                      |  |
| 3                              | PC14-OSC32_IN        | I/O      | FC        | _                                                      | OSC32_IN                   |  |
|                                | (PC14)               | "        |           |                                                        | RTC_OUT                    |  |
|                                | PC15-OSC32_OUT       |          |           |                                                        | OSC32_OUT                  |  |
| 4                              | (PC15)               | I/O      | FC        | _                                                      | RTC_OUT                    |  |
| 5                              | PF0-OSC_IN<br>(PF0)  | I/O      | FC        | _                                                      | OSC_IN                     |  |
| 6                              | PF1-OSC_OUT<br>(PF1) | I/O      | FC        | _                                                      | OSC_OUT                    |  |
| 7                              | NRST                 | I/O      | RST       | Device reset input / internal reset output(active low) |                            |  |
| 8                              | VSSA                 | S        |           |                                                        | Analog ground              |  |
| 9                              | VDDA                 | S        |           |                                                        | Analog power supply        |  |
|                                |                      |          |           | USART2_CTS                                             | ADC_IN0                    |  |
|                                |                      |          |           | COMP1_OUT                                              | RTC_TAMP2                  |  |
| 10                             | PA0                  | I/O      | FC        |                                                        | WKUP1                      |  |
|                                |                      |          |           | _                                                      | [COMP1_VIN]                |  |
|                                |                      |          |           |                                                        | OP1OUT                     |  |
|                                |                      |          |           | EVENTOUT                                               | ADC_IN1                    |  |
| 44                             | D A 4                | 1/0      | FC        | USART2_RTS                                             | [COMP1_VIP]                |  |
| 11                             | PA1                  | I/O      | FC        |                                                        | OP1+                       |  |
|                                |                      |          |           | _                                                      | [COMP2_VIP]                |  |
|                                |                      |          |           | USART2_TX                                              | ADC_IN2                    |  |
| 12                             | PA2                  | I/O      | FC        | TIM15_CH1                                              | [COMP2_VIN]                |  |
|                                |                      |          |           | COMP2_OUT                                              | OP1-                       |  |
|                                |                      |          | F0        | USART2_RX                                              | ADC_IN3                    |  |
| 13                             | PA3                  | I/O      | FC        | TIM15_CH2                                              | [COMP2_VIP]                |  |
|                                |                      |          |           | _                                                      | OP2+                       |  |

|        |          |          |           | KD32F328CBT6          |                  |      |  |   |
|--------|----------|----------|-----------|-----------------------|------------------|------|--|---|
| LQFP48 | Pin name | Pin type | Structure | AF                    | Add. Func        |      |  |   |
|        |          |          |           | SPI1_NSS              | ADC_IN4          |      |  |   |
|        |          |          |           | USART2_CK             | _                |      |  |   |
|        |          |          |           | TIM14_CH1             | _                |      |  |   |
|        |          |          |           |                       | _                |      |  |   |
| 14     | PA4      | I/O      | FC        |                       | _                |      |  |   |
|        |          |          |           | _                     | _                |      |  |   |
|        |          |          |           |                       | _                |      |  |   |
|        |          |          |           |                       | _                |      |  |   |
|        |          |          |           |                       | _                |      |  |   |
|        |          |          |           | SPI1_SCK              | <u> </u>         |      |  |   |
|        |          |          |           | MCO                   | <del>-</del>     |      |  |   |
| 15     | PA5      | I/O      | FC        | /O FC                 | I/O FC           | O FC |  |   |
|        |          |          |           |                       |                  |      |  | _ |
|        |          |          |           | SDI4 MISO             | _                |      |  |   |
|        |          |          |           | SPI1_MISO<br>TIM3_CH1 |                  |      |  |   |
|        |          |          |           | TIM1_BKIN             |                  |      |  |   |
| 16     | PA6      | I/O      | FC        | TIM16_CH1             | ADC_IN6          |      |  |   |
|        |          |          |           | EVENTOUT              |                  |      |  |   |
|        |          |          |           | COMP1_OUT             |                  |      |  |   |
|        |          |          |           | SPI1_MOSI             |                  |      |  |   |
|        |          |          |           | TIM3_CH2              |                  |      |  |   |
|        |          |          |           | TIM14_CH1             |                  |      |  |   |
| 17     | PA7      | I/O      | FC        | TIM1_CH1N             | ADC_IN7          |      |  |   |
|        |          |          |           | TIM17_CH1             |                  |      |  |   |
|        |          |          |           | EVENTOUT              |                  |      |  |   |
|        |          |          |           | COMP2_OUT             |                  |      |  |   |
|        |          |          |           |                       | ADC_IN8          |      |  |   |
| 4.5    | 550      | 1/0      | F.        | TIM3_CH3              | (IOSH2)          |      |  |   |
| 18     | PB0      | I/O F    |           | TIM1_CH2N             |                  |      |  |   |
|        |          |          |           | EVENTOUT              | _                |      |  |   |
|        |          |          |           | TIM3_CH4              | ADC INIQ (IOSH4) |      |  |   |
| 19     | PB1      | I/O      | FC        | TIM14_CH1             | ADC_IN9 (IOSH1)  |      |  |   |
|        |          |          |           | TIM1_CH3N             | _                |      |  |   |
| 20     | PB2      | I/O      | FC        | _                     | _                |      |  |   |

|        | KD32F328CBT6 |            |           |            |                      |  |
|--------|--------------|------------|-----------|------------|----------------------|--|
| 8      |              | d)         | Φ         | 2200010    |                      |  |
| LQFP48 | Pin name     | Pin type   | Structure | AF         | Add. Func            |  |
| 21     | PB10         | I/O        | FC        | I2C2_SCL   | _                    |  |
| 20     | DD44         | 1/0        | F0        | I2C2_SDA   |                      |  |
| 22     | PB11         | I/O        | FC        | EVENTOUT   | _                    |  |
| 23     | VSS          | S          |           |            | Ground               |  |
| 24     | VDD          | S          |           |            | Digital power supply |  |
|        |              |            |           | SPI2_NSS   |                      |  |
| 25     | PB12         | I/O        | FC        | TIM1_BKIN  | _                    |  |
|        |              |            |           | EVENTOUT   |                      |  |
| 26     | PB13         | I/O        | FC        | SPI2_SCK   | <u>_</u>             |  |
|        | 1 210        | ","        |           | TIM1_CH1N  |                      |  |
|        |              |            |           | SPI2_MISO  |                      |  |
| 27     | PB14         | I/O        | FC        | TIM1_CH2N  | <u>_</u>             |  |
|        | 21 1014      | 1/0        | רט        | TIM15_CH1  |                      |  |
|        |              |            |           | TIM1_CH1   |                      |  |
|        |              |            |           | SPI2_MOSI  |                      |  |
| 28     | PB15         | I/O        | FC        | TIM1_CH3N  | RTC_REFIN            |  |
|        |              |            |           | TIM15_CH1N |                      |  |
|        |              |            |           | TIM15_CH2  |                      |  |
|        |              |            |           | USART1_CK  |                      |  |
|        |              |            |           | TIM1_CH1   |                      |  |
| 29     | PA8          | I/O        | FC        | EVENTOUT   | <u>_</u>             |  |
| 20     | 17.0         | 1,0        |           | CRS_SYNC   |                      |  |
|        |              |            |           | MCO        |                      |  |
|        |              |            |           | TIM1_CH2   |                      |  |
|        |              |            |           | USART1_TX  |                      |  |
|        |              |            |           | TIM1_CH2   |                      |  |
| 30     | PA9          | I/O        | FC        | TIM15_BKIN | _                    |  |
|        |              |            |           | MCO        |                      |  |
|        |              |            |           | TIM1_CH3N  |                      |  |
|        |              |            |           | USART1_RX  |                      |  |
| 31     | PA10         | I/O        | FC        | TIM1_CH3   | _                    |  |
|        |              |            |           | TIM17_BKIN |                      |  |
|        |              | USART1_CTS |           |            |                      |  |
| 32     | PA11         | I/O        | FC        | TIM1_CH4   | _                    |  |
|        |              |            |           | EVENTOUT   |                      |  |

|        | KD32F328CBT6    |          |           |                                         |                       |  |
|--------|-----------------|----------|-----------|-----------------------------------------|-----------------------|--|
| LQFP48 | Pin name        | Pin type | Structure | AF                                      | Add. Func             |  |
| 33     | PA12            | I/O      | FC        | USART1_RTS TIM1_ETR EVENTOUT            | _                     |  |
| 34     | PA13<br>(SWDIO) | I/O      | FC        | IR_OUT<br>SWDIO                         | _                     |  |
| 35     | PF6             | I/O      | FC        | I2C2_SCL                                | _                     |  |
| 36     | PF7             | I/O      | FC        | I2C2_SDA                                | _                     |  |
| 37     | PA14            | I/O      | FC        | USART2_TX<br>SWCLK                      | _                     |  |
| 38     | PA15            | I/O      | FC        | SPI1_NSS<br>USART2_RX                   |                       |  |
|        |                 |          |           | EVENTOUT                                | <u> </u>              |  |
| 39     | PB3             | I/O      | FC        | SPI1_SCK<br>EVENTOUT                    | _                     |  |
| 40     | PB4             | I/O      | FC        | SPI1_MISO TIM3_CH1 EVENTOUT             | _                     |  |
| 41     | PB5             | I/O      | FC        | SPI1_MOSI I2C1_SMBA TIM16_BKIN TIM3_CH2 | _                     |  |
| 42     | PB6             | I/O      | FCf       | I2C1_SCL USART1_TX TIM16_CH1N           | _                     |  |
| 43     | PB7             | I/O      | FCf       | I2C1_SDA USART1_RX TIM17_CH1N           | _                     |  |
| 44     | BOOT0           | I        | В         |                                         | Boot memory selection |  |
| 45     | PB8             | I/O      | FCf       | I2C1_SCL<br>TIM16_CH1                   |                       |  |
| 46     | PB9             | I/O      | FCf       | I2C1_SDA IR_OUT TIM17_CH1 EVENTOUT      |                       |  |
| 47     | VSS             | S        |           | Ground                                  |                       |  |
| 48     | VDD             | S        |           |                                         | Digital power supply  |  |

Table 4.2 abbreviations used in the pin definition table

| Name      | Abbreviation        | Definition                                                                      |
|-----------|---------------------|---------------------------------------------------------------------------------|
| Din nome  | Unless otherwise s  | pecified in brackets below the pin name, the pin function during and after      |
| Pin name  | reset is the same a | s the actual pin name                                                           |
|           | S                   | Supply pin                                                                      |
| Pin type  | I                   | Input-only pin                                                                  |
|           | I/O                 | Input/output pin                                                                |
|           | FC                  | Standard 5V I/O                                                                 |
| I/O       | FCf                 | Standard 5V I/O, I2C FM+ capable                                                |
| structure | В                   | Dedicated BOOT0 pin                                                             |
|           | RST                 | Bidirectional reset pin with embedded weak pull-up resistor                     |
| Notes     | Unless otherwise s  | pecified by a note, all I/Os are set as floating inputs during and after reset. |
| Pin       | AF                  | Functions selected through GPIOx_AFR registers                                  |
| functions | Add. func           | Functions directly selected/enabled through peripheral registers                |

Table 4.3 PA alternate functions

| Pin name | AF0        | AF1        | AF2       | AF3      | AF4       | AF5       | AF6       | AF7      |
|----------|------------|------------|-----------|----------|-----------|-----------|-----------|----------|
| PA0      |            | USART2_CTS |           |          |           |           |           | COMP1OUT |
| PA1      | EVENTOUT   | USART2_RTS |           |          |           |           |           |          |
| PA2      | TIM15_CH1  | USART2_TX  |           |          |           |           |           | COMP2OUT |
| PA3      | TIM15_CH2  | USART2_RX  |           |          |           |           |           |          |
| PA4      | SPI1_NSS   | USART2_CK  |           |          | TIM14_CH1 |           |           |          |
| PA5      | SPI1_SCK   | MCO        |           |          |           |           |           |          |
| PA6      | SPI1_MISO  | TIM3_CH1   | TIM1_BKIN |          |           | TIM16_CH1 | EVENTOUT  | COMP1OUT |
| PA7      | SPI1_MOSI  | TIM3_CH2   | TIM1_CH1N |          | TIM14_CH1 | TIM17_CH1 | EVENTOUT  | COMP2OUT |
| PA8      | MCO        | USART1_CK  | TIM1_CH1  | EVENTOUT | CRS_SYNC  |           | TIM1_CH2  |          |
| PA9      | TIM15_BKIN | USART1_TX  | TIM1_CH2  |          |           | MCO       | TIM1_CH3N |          |
| PA10     | TIM17_BKIN | USART1_RX  | TIM1_CH3  |          |           |           |           | COMP3OUT |
| PA11     | EVENTOUT   | USART1_CTS | TIM1_CH4  |          |           |           |           | COMP1OUT |
| PA12     | EVENTOUT   | USART1_RTS | TIM1_ETR  |          |           |           |           | COMP2OUT |
| PA13     | SWDIO      | IR_OUT     |           |          |           |           |           |          |
| PA14     | SWCLK      | USART2_TX  |           |          |           |           |           |          |
| PA15     | SPI1_NSS   | USART2_RX  |           | EVENTOUT |           |           |           |          |

Table 4.4 PB alternate functions

| Pin name | AF0       | AF1       | AF2        | AF3        | AF4      |
|----------|-----------|-----------|------------|------------|----------|
| PB0      | EVENTOUT  | TIM3_CH3  | TIM1_CH2N  |            |          |
| PB1      | TIM14_CH1 | TIM3_CH4  | TIM1_CH3N  |            |          |
| PB2      |           |           |            |            |          |
| PB3      | SPI1_SCK  | EVENTOUT  |            |            |          |
| PB4      | SPI1_MISO | TIM3_CH1  | EVENTOUT   |            |          |
| PB5      | SPI1_MOSI | TIM3_CH2  | TIM16_BKIN | I2C1_SMBA  |          |
| PB6      | USART1_TX | I2C1_SCL  | TIM16_CH1N |            |          |
| PB7      | USART1_RX | I2C1_SDA  | TIM17_CH1N |            |          |
| PB8      |           | I2C1_SCL  | TIM16_CH1  |            |          |
| PB9      | IR_OUT    | I2C1_SDA  | TIM17_CH1  | EVENTOUT   |          |
| PB10     |           | I2C2_SCL  |            |            |          |
| PB11     | EVENTOUT  | I2C2_SDA  |            |            |          |
| PB12     | SPI2_NSS  | EVENTOUT  | TIM1_BKIN  |            |          |
| PB13     | SPI2_SCK  |           | TIM1_CH1N  |            |          |
| PB14     | SPI2_MISO | TIM15_CH1 | TIM1_CH2N  |            | TIM1_CH1 |
| PB15     | SPI2_MOSI | TIM15_CH2 | TIM1_CH3N  | TIM15_CH1N |          |

Table 4.5 PF alternate functions

| Pin name | AF0      | AF1      |
|----------|----------|----------|
| PF4      | EVENTOUT | COMP3OUT |
| PF5      | EVENTOUT |          |
| PF6      | I2C2_SCL |          |
| PF7      | I2C2_SDA |          |



<sup>1</sup> Row = 2048 bits = 256 Bytes = 64 Words

Table 5.1 peripheral register boundary addresses

| BUS | Boundary addresses        | Size    | Peripheral |
|-----|---------------------------|---------|------------|
|     | 0x4800 1800 - 0x5FFF FFFF | ~384 MB | Reserved   |
| AHB | 0x4800 1400 - 0x4800 17FF | 1 KB    | GPIOF      |
|     | 0x4800 1000 - 0x4800 13FF | 1 KB    | Reserved   |

<sup>1</sup> Page = 2 Row = 128 Words

<sup>1</sup>Sector = 4 Pages = 8 Rows = 2 kbytes

| BUS  | Boundary addresses        | Size    | Peripheral      |
|------|---------------------------|---------|-----------------|
|      | 0x4800 0C00 - 0x4800 0FFF | 1 KB    | GPIOD           |
|      | 0x4800 0800 - 0x4800 0BFF | 1 KB    | GPIOC           |
|      | 0x4800 0400 - 0x4800 07FF | 1 KB    | GPIOB           |
|      | 0x4800 0000 - 0x4800 03FF |         | GPIOA           |
|      | 0x4002 4400 - 0x47FF FFFF | ~128 MB | Reserved        |
|      | 0x4002 3400 - 0x4002 43FF | 4 KB    | Reserved        |
|      | 0x4002 3000 - 0x4002 33FF | 1 KB    | CRC             |
|      | 0x4002 2400 - 0x4002 2FFF | 3 KB    | Reserved        |
|      | 0x4002 2000 - 0x4002 23FF | 1 KB    | FLASH Interface |
|      | 0x4002 1400 - 0x4002 1FFF | 3 KB    | Reserved        |
|      | 0x4002 1000 - 0x4002 13FF | 1 KB    | RCC             |
|      | 0x4002 0400 - 0x4002 0FFF | 3 KB    | Reserved        |
|      | 0x4002 0000 - 0x4002 03FF | 1 KB    | DMA             |
|      | 0x4001 8000 - 0x4001 FFFF | 32 KB   | Reserved        |
|      | 0x4001 5C00 - 0x4001 7FFF | 9 KB    | Reserved        |
|      | 0x4001 5800 - 0x4001 5BFF | 1 KB    | DBGMCU          |
|      | 0x4001 4C00 - 0x4001 57FF | 3 KB    | Reserved        |
|      | 0x4001 4800 - 0x4001 4BFF | 1 KB    | TIM17           |
|      | 0x4001 4400 - 0x4001 47FF | 1 KB    | TIM16           |
|      | 0x4001 4000 - 0x4001 43FF | 1 KB    | TIM15           |
|      | 0x4001 3C00 - 0x4001 3FFF | 1 KB    | Reserved        |
|      | 0x4001 3800 - 0x4001 3BFF | 1 KB    | USART1          |
|      | 0x4001 3400 - 0x4001 37FF | 1 KB    | Reserved        |
| 4.00 | 0x4001 3000 - 0x4001 33FF | 1 KB    | SPI1            |
| APB  | 0x4001 2C00 - 0x4001 2FFF | 1 KB    | TIM1            |
|      | 0x4001 2800 - 0x4001 2BFF | 1 KB    | Reserved        |
|      | 0x4001 2400 - 0x4001 27FF | 1 KB    | ADC             |
|      | 0x4001 0800 - 0x4001 23FF | 7 KB    | Reserved        |
|      | 0x4001 0400 - 0x4001 07FF | 1 KB    | EXTI            |
|      | 0x4001 0000 - 0x4001 03FF | 1 KB    | SYSCFG+DIV      |
|      | 0x4000 FC00 - 0x4000 FFFF | 1 KB    | LEB&FLT         |
|      | 0x4000 7400 - 0x4000 FBFF | 34 KB   | Reserved        |
|      | 0x4000 7000 - 0x4000 73FF | 1 KB    | PWR             |
|      | 0x4000 6C00 - 0x4000 6FFF | 1 KB    | CRS             |
|      | 0x4000 5C00 - 0x4000 6BFF | 4 KB    | Reserved        |
|      | 0x4000 5800 - 0x4000 5BFF | 1 KB    | I2C2            |
|      | 0x4000 5400 - 0x4000 57FF | 1 KB    | 12C1            |
| APB  | 0x4000 4800 - 0x4000 53FF | 3 KB    | Reserved        |
|      | 0x4000 4400 - 0x4000 47FF | 1 KB    | USART2          |

| BUS | Boundary addresses        | Size | Peripheral |
|-----|---------------------------|------|------------|
|     | 0x4000 3C00 - 0x4000 43FF | 2 KB | Reserved   |
|     | 0x4000 3800 - 0x4000 3BFF | 1 KB | SPI2       |
|     | 0x4000 3400 - 0x4000 37FF | 1 KB | Reserved   |
|     | 0x4000 3000 - 0x4000 33FF | 1 KB | IWDG       |
|     | 0x4000 2C00 - 0x4000 2FFF | 1 KB | WWDG       |
|     | 0x4000 2800 - 0x4000 2BFF | 1 KB | RTC        |
|     | 0x4000 2400 - 0x4000 27FF | 1 KB | Reserved   |
|     | 0x4000 2000 - 0x4000 23FF | 1 KB | TIM14      |
|     | 0x4000 1400 - 0x4000 1FFF | 3 KB | Reserved   |
|     | 0x4000 1000 - 0x4000 13FF | 1 KB | TIM6       |
|     | 0x4000 0800 - 0x4000 0FFF | 2 KB | Reserved   |
|     | 0x4000 0400 - 0x4000 07FF | 1 KB | TIM3       |
|     | 0x4000 0000 - 0x4000 03FF | 1 KB | Reserved   |

## 6. Electrical characteristics

## 6.1. Parameter conditions

Unless otherwise specified, all voltages are referenced to V<sub>SS</sub>.

#### 6.1.1. Minimum and maximum values

Unless otherwise specified, the minimum and maximum values are tested at  $T_A$  = 25 °C,  $V_{DD}$  = 3.3 V. Data based on characterization results, design simulation and/or technology characteristics are indicated in the table footnotes and are not tested in production

## 6.1.2. Typical values

Unless otherwise specified, typical data are based on  $T_A = 25$  °C,  $V_{DD} = V_{DDA} = 3.3$  V. They are given only as design guidelines and are not tested

## 6.1.3. Typical curves

Unless otherwise specified, all typical curves are given only as design guidelines and are not tested.

## 6.1.4. Loading capacitor



Figure 6.1 Pin loading conditions

## 6.1.5. Pin input voltage



Figure 6.2 Pin input voltage

## 6.1.6. Power supply scheme



Figure 6.3 Power supply scheme

Note: Each power supply pair  $(V_{DD}/V_{SS}, V_{DDA}/V_{SSA})$  must be decoupled with filtering ceramic capacitors as shown above

## 6.1.7. Current consumption measurement



Figure 6.4 Current consumption measurement scheme

## 6.2. Absolute maximum ratings

Stresses above the absolute maximum ratings may cause permanent damage to the device. These are stress ratings only and functional operation of the device at these conditions is not implied. Exposure to maximum rating conditions for extended periods may affect device reliability.

| Symbol                            | Description                                                      | Min            | Max            | Unit |
|-----------------------------------|------------------------------------------------------------------|----------------|----------------|------|
| V <sub>DD</sub> -V <sub>SS</sub>  | External main supply voltage (1)                                 | -0.3           | 6.0            | V    |
| $V_{DDA}$ - $V_{SSA}$             | External analog supply voltage (1)                               | -0.3           | 6.0            | V    |
| V <sub>DD</sub> -V <sub>DDA</sub> | Allowed voltage difference for V <sub>DD-</sub> V <sub>DDA</sub> | 0              | 0              | V    |
| V <sub>IN</sub> <sup>(2)</sup>    | Input voltage on pin                                             | $V_{SS} - 0.3$ | $V_{DD} + 0.3$ | V    |
| $ \Delta V_{DDx} $                | Voltage difference between different                             | _              | 0              | mV   |
|                                   | power supply pins                                                |                |                |      |
| V <sub>SSX</sub> -V <sub>SS</sub> | Voltage difference between different                             |                | 0              | mV   |
| VSSX-VSS                          | grounding pins                                                   | _              | 0              | IIIV |

Table 6.1 Voltage characteristics

- 1. All main power ( $V_{DD}$ ,  $V_{DDA}$ ) and ground ( $V_{SS}$ ,  $V_{SSA}$ ) pins must always be connected to the external power supply, in the permitted range.
- 2.  $V_{IN}$  maximum must always be respected. Refer to **Table 6.2**: Current characteristics for the maximum allowed injected current values  $I_{INJ(PIN)}$ .

Table 6.2 Current characteristics

| Symbol                        | Description                                                  | Max   | Unit |
|-------------------------------|--------------------------------------------------------------|-------|------|
| $\Sigma I_{VDD}$              | Total current into sum of all VDD power lines (source) (1)   | 120   |      |
| $\Sigma I_{VSS}$              | Total current out of sum of all VSS ground lines (sink) (1)  | -120  |      |
| I <sub>VDD</sub>              | Maximum current into each VDD power pin (source) (1)         | 100   |      |
| I <sub>VSS</sub>              | Maximum current out of each VSS ground pin (sink) (1)        | -100  |      |
|                               | Output current sink by any I/O and control pin               | 26    | mA   |
| I <sub>IO</sub>               | Output current source by any I/O and control pin             | -18   |      |
| (2) (3)                       | Injected current on FC and FCf pin                           | -1/+0 |      |
| I <sub>INJ(PIN)</sub> (2) (3) | Injected current on RST pin                                  | 0/+5  |      |
| $\Sigma I_{INJ(PIN)}$         | Total injected current (sum of all I/O and control pins) (4) | ±25   |      |

- 1. All main power ( $V_{DD}$ ,  $V_{DDA}$ ) and ground ( $V_{SS}$ ,  $V_{SSA}$ ) pins must always be connected to the external power supply, in the permitted range.
- 2. A positive injection is induced by  $V_{IN} > V_{DD}$  while a negative injection is induced by  $V_{IN} < V_{SS}$ .  $I_{INJ(PIN)}$  must never be exceeded.
- 3. Negative injection disturbs the analog performance of the device.
- 4. When several inputs are submitted to a current injection, the maximum  $\Sigma I_{INJ(PIN)}$  is the absolute sum of the positive and negative injected currents.

Table 6.3 Thermal characteristics

| Symbol           | Description                  | Value       | Unit |
|------------------|------------------------------|-------------|------|
| T <sub>STG</sub> | Storage temperature range    | -40 to +150 | °C   |
| $T_J$            | Maximum junction temperature | 150         | °C   |

## 6.3. Operating conditions

## 6.3.1. General operating conditions

Table 6.4 General operating conditions

| Symbol            |                          | Parameter                                                  | Conditions         | Min | Max | Unit |
|-------------------|--------------------------|------------------------------------------------------------|--------------------|-----|-----|------|
| f <sub>HCLK</sub> | Internal AF              | HB clock frequency                                         | _                  | 0   | 96  | MHz  |
| f <sub>PCLK</sub> | Internal AF              | PB clock frequency                                         | _                  | 0   | 96  | MHz  |
| $V_{DD}$          | Standard of              | perating voltage                                           | _                  | 2.0 | 5.5 | V    |
|                   | Analog                   | ADC_VREF = VDDA,<br>ADCCLK ≤ 500 kHz                       |                    | 2.0 | 5.5 | V    |
| $V_{DDA}$         | Analog operating voltage | ADC_VREF = VDDA,<br>ADCCLK ≤ 16 MHz                        | $V_{DDA} = V_{DD}$ | 2.4 | 5.5 | V    |
|                   | voltage                  | ADC_VREF = Int.2.5V,<br>ADCCLK ≤ 250 kHz                   |                    | 2.7 | 5.5 | V    |
| В                 | Dawar dias               | pination at T OF 9C (1)                                    | LQFP64             | _   | 333 | m\// |
| $P_{D}$           | rower diss               | Power dissipation at T <sub>A</sub> = 85 °C <sup>(1)</sup> |                    | _   | 370 | mW   |

| Symbol         | Parameter                  | Conditions      | Min | Max | Unit |
|----------------|----------------------------|-----------------|-----|-----|------|
|                |                            | Maximum         |     |     | ů    |
|                | Ambient temperature        | power           | -40 | 105 |      |
| T <sub>A</sub> |                            | dissipation     |     |     |      |
|                |                            | Low power       | 40  | 10- |      |
|                |                            | dissipation (2) | -40 | 125 |      |
| T <sub>J</sub> | Junction temperature range | _               | -40 | 125 | °C   |

- 1. If  $T_A$  is lower, higher  $P_D$  values are allowed as long as  $T_J$  does not exceed  $T_{Jmax}$ .
- 2. In low power dissipation state,  $T_A$  can be extended to this range as long as  $T_J$  does not exceed  $T_{Jmax}$

## 6.3.2. Operating conditions at power-up / power-down

Table 6.5 Operating conditions at power-up / power-down

| Symbol    | Parameter                      | Conditions            | Min | Max | Unit |  |
|-----------|--------------------------------|-----------------------|-----|-----|------|--|
| $T_{VDD}$ | V <sub>DD</sub> rise time rate | T 05 °C               | 0   | ∞   | 0.7  |  |
|           | V <sub>DD</sub> fall time rate | $T_A = 25  ^{\circ}C$ | 20  | 80  | µs/V |  |

## 6.3.3. Embedded reset and power control block characteristics

Table 6.6 Embedded reset and power control block characteristics

| Symbol                               | Parameter                 | Conditions   | Min  | Тур  | Max  | Unit |
|--------------------------------------|---------------------------|--------------|------|------|------|------|
| V <sub>POR/PDR</sub> <sup>(1)</sup>  | Power on/power down reset | Falling edge | 1.61 | 1.68 | 1.75 | V    |
|                                      | threshold                 | Rising edge  | 1.65 | 1.72 | 1.79 | V    |
| V <sub>PDRHYST</sub> <sup>(2)</sup>  | PDR hysteresis            | _            | _    | 40   | _    | mV   |
| t <sub>RSTTEMPO</sub> <sup>(2)</sup> | Reset temporization       | _            | _    | 2.5  |      | ms   |

- 1. The PDR detector monitors  $V_{DD}$  and also  $V_{DDA}$  (if kept enabled in the option bytes). The POR detector monitors only  $V_{DD}$ .
- 2. Data based on characterization results, not tested in production.

Table 6.7 Programmable voltage detector characteristics

| Symbol        | Parameter         | Conditions                   | Min  | Тур  | Max  | Unit |
|---------------|-------------------|------------------------------|------|------|------|------|
| W             | PVD               | PLS[3:0]=0000 (Rising edge)  | 1.71 | 1.78 | 1.85 | V    |
| $V_{PVD0}$    | threshold 0       | PLS[3:0]=0000 (Falling edge) | 1.61 | 1.68 | 1.75 | V    |
| \/            | PVD               | PLS[3:0]=0001(Rising edge)   | 1.81 | 1.88 | 1.95 | V    |
| $V_{PVD1}$    | threshold 1       | PLS[3:0]=0001 (Falling edge) | 1.71 | 1.78 | 1.85 | V    |
| \/            | PVD               | PLS[3:0]=0010 (Rising edge)  | 1.90 | 1.98 | 2.05 | V    |
| $V_{PVD2}$    | threshold 2       | PLS[3:0]=0010 (Falling edge) | 1.80 | 1.88 | 1.95 | V    |
| \/            | PVD               | PLS[3:0]=0011(Rising edge)   | 2.00 | 2.08 | 2.16 | V    |
| $V_{PVD3}$    | threshold 3       | PLS[3:0]=0011 (Falling edge) | 1.90 | 1.98 | 2.06 | V    |
| \/            | PVD               | PLS[3:0]=0100 (Rising edge)  | 2.10 | 2.18 | 2.26 | V    |
| $V_{PVD4}$    | threshold 4       | PLS[3:0]=0100 (Falling edge) | 2.00 | 2.08 | 2.16 | V    |
| \/            | PVD               | PLS[3:0]=0101(Rising edge)   | 2.19 | 2.28 | 2.37 | V    |
| $V_{PVD5}$    | threshold 5       | PLS[3:0]=0101(Falling edge)  | 2.09 | 2.18 | 2.27 | V    |
| \/            | PVD               | PLS[3:0]=0110 (Rising edge)  | 2.29 | 2.38 | 2.47 | V    |
| $V_{PVD6}$    | threshold 6       | PLS[3:0]=0110 (Falling edge) | 2.19 | 2.28 | 2.37 | V    |
| M             | PVD               | PLS[3:0]=0111 (Rising edge)  | 2.38 | 2.48 | 2.58 | V    |
| $V_{PVD7}$    | threshold 7       | PLS[3:0]=0111(Falling edge)  | 2.28 | 2.38 | 2.48 | V    |
|               | PVD               | PLS[3:0]=1000(Rising edge)   | 2.48 | 2.58 | 2.68 | V    |
| $V_{PVD8}$    | threshold 8       | PLS[3:0]=1000 (Falling edge) | 2.38 | 2.48 | 2.58 | V    |
| \/            | PVD               | PLS[3:0]=1001 (Rising edge)  | 2.58 | 2.68 | 2.78 | V    |
| $V_{PVD9}$    | threshold 9       | PLS[3:0]=1001 (Falling edge) | 2.48 | 2.58 | 2.68 | V    |
| W             | PVD               | PLS[3:0]=1010(Rising edge)   | 2.67 | 2.78 | 2.89 | V    |
| $V_{PVD10}$   | threshold 10      | PLS[3:0]=1010 (Falling edge) | 2.57 | 2.68 | 2.79 | V    |
| V             | PVD               | PLS[3:0]=1011 (Rising edge)  | 2.77 | 2.88 | 2.99 | V    |
| $V_{PVD11}$   | threshold 11      | PLS[3:0]=1011 (Falling edge) | 2.67 | 2.78 | 2.89 | V    |
| V             | PVD               | PLS[3:0]=1100 (Rising edge)  | 0.40 | 0.04 | 0.70 | V    |
| $V_{PVD12}$   | threshold 12      | PLS[3:0]=1100 (Falling edge) | 3.49 | 3.64 | 3.78 | V    |
| Symbol        | Parameter         | Conditions                   | Min  | Тур  | Max  | Unit |
| V             | PVD               | PLS[3:0]=1101 (Rising edge)  | 2.96 | 3.08 | 3.20 | V    |
| $V_{PVD13}$   | threshold 13      | PLS[3:0]=1101 (Falling edge) | 2.86 | 2.98 | 3.10 | V    |
| V             | PVD               | PLS[3:0]=1110(Rising edge)   | 2.00 | 2.07 | 4.40 | V    |
| $V_{PVD14}$   | threshold 14      | PLS[3:0]=1110 (Falling edge) | 3.80 | 3.97 | 4.13 | V    |
| $V_{PVD15}$   | PVD               | PLS[3:0]=1111 (Rising edge)  | 3.15 | 3.28 | 3.41 | V    |
| ▼ PVD15       | threshold 15      | PLS[3:0]=1111 (Falling edge) | 3.05 | 3.18 | 3.31 | V    |
| $V_{PVDhyst}$ | PVD<br>hysteresis | _                            | _    | 100  | _    | mV   |

## 6.3.4. Embedded reference voltage

The parameters given in **Table 6.8** are derived from tests performed under the ambient temperature and supply voltage conditions summarized in **Table 6.4**.

Table 6.8 Embedded internal reference voltage

| Symbol                 | Parameter                                                     | Conditions              | Min              | Тур                 | Max   | Unit   |
|------------------------|---------------------------------------------------------------|-------------------------|------------------|---------------------|-------|--------|
| V <sub>REFINT</sub>    | Internal reference voltage                                    | -40 – 105 °C            | 1.205            | 1.217               | 1.229 | V      |
| t <sub>START</sub>     | ADC_IN17 buffer startup time                                  | _                       | _                | 400 <sup>(1)</sup>  | _     | μs     |
| t <sub>S_vrefint</sub> | ADC sampling time when reading the internal reference voltage | _                       | 4 <sup>(1)</sup> | _                   | _     | μs     |
| $\Delta V_{REFINT}$    | Internal reference voltage spread over the temperature range  | V <sub>DDA</sub> = 3.0V | _                | 11 <sup>(1)</sup>   |       | mV     |
| T <sub>Coeff</sub>     | Temperature coefficient                                       | -40 – 105 °C            | _                | ±100 <sup>(1)</sup> | _     | ppm/°C |

1. Guaranteed by design, not tested in production

Table 6.9 ADC reference voltage

| Symbol              | Parameter                               | Conditions                               | Min <sup>(1)</sup> | Тур   | Max <sup>(1)</sup> | Unit |
|---------------------|-----------------------------------------|------------------------------------------|--------------------|-------|--------------------|------|
| V <sub>ADCREF</sub> | ADC internal reference voltage (0.625V) | V <sub>DDA</sub> ≥2.4V<br>(-40 – 105 °C) | 0.616              | 0.625 | 0.634              |      |
|                     | ADC internal reference voltage (1.5V)   | V <sub>DDA</sub> ≥2.4V<br>(-40 – 105 °C) | 1.476              | 1.5   | 1.524              | V    |
|                     | ADC internal reference voltage (2.5V)   | V <sub>DDA</sub> ≥2.7V<br>(-40 – 105 °C) | 2.458              | 2.5   | 2.543              |      |

1. Guaranteed by design, not tested in production

## 6.3.5. Supply current characteristics

The current consumption is a function of several parameters and factors such as the operating voltage, ambient temperature, I/O pin loading, device software configuration, operating frequencies, I/O pin switching rate, program location in memory and executed binary code.

The current consumption is measured as described in Figure 6.4.

The MCU is placed under the following conditions:

- All I/O pins are in analog input mode
- All peripherals are disabled except when explicitly mentioned
- The Flash memory access time is adjusted to the f<sub>HCLK</sub> frequency:
  - 0 wait state and Prefetch OFF from 0 to 24 MHz;
  - 1 wait state and Prefetch ON from 24 MHz to 48 MHz;
  - 2 wait state and Prefetch ON above 48 MHz.
- When the peripherals are enabled f<sub>PCLK</sub> = f<sub>HCL</sub>

Table 6.10 Typical current consumption at  $V_{DD} = 5V$ 

| Ŋ        |            |              |                   | All per | ipherals e                        | nabled | All peri | pherals d                        | lisabled |      |
|----------|------------|--------------|-------------------|---------|-----------------------------------|--------|----------|----------------------------------|----------|------|
| Symbol   | Parameter  | Conditions   | f <sub>HCLK</sub> |         | Typ@T <sub>A</sub> <sup>(1)</sup> | )      |          | Тур@Т <sub>А</sub> <sup>(1</sup> | 1)       | Unit |
| <u>o</u> |            |              |                   | 25 °C   | 85 °C                             | 105 °C | 25 °C    | 85 °C                            | 105 °C   |      |
|          |            | HSI48        | 48 MHz            | 11.45   | 11.57                             | 11.62  | 5.92     | 6.24                             | 6.18     |      |
|          |            |              | 96 MHz            | 20.00   | 20.17                             | 20.16  | 9.97     | 10.07                            | 10.14    |      |
|          |            |              | 72 MHz            | 15.18   | 15.36                             | 15.32  | 7.59     | 7.67                             | 7.76     |      |
|          |            | HSE bypass   | 48 MHz            | 11.25   | 11.40                             | 11.29  | 5.63     | 5.66                             | 5.78     |      |
|          |            | PLL ON       | 36 MHz            | 8.50    | 8.69                              | 8.68   | 4.33     | 4.39                             | 4.40     |      |
|          |            |              | 24 MHz            | 6.14    | 6.18                              | 6.25   | 3.43     | 3.51                             | 3.57     |      |
|          | Supply     |              | 16 MHz            | 3.88    | 3.97                              | 4.07   | 2.66     | 2.45                             | 2.49     |      |
|          | current in | I HSE bypass | 8 MHz             | 2.24    | 2.33                              | 2.42   | 1.41     | 1.54                             | 1.56     |      |
| $I_{DD}$ | Run mode,  |              | 1 MHz             | 0.42    | 0.45                              | 0.50   | 0.31     | 0.35                             | 0.39     | mA   |
|          | executing  |              | 96 MHz            | 20.27   | 20.82                             | 20.94  | 9.98     | 10.33                            | 10.44    |      |
|          | from Flash |              | 72 MHz            | 15.46   | 15.88                             | 15.86  | 7.69     | 7.98                             | 8.01     |      |
|          |            | HSI          | 48 MHz            | 10.77   | 11.10                             | 11.13  | 6.00     | 6.30                             | 6.37     |      |
|          |            | PLL ON       | 36 MHz            | 8.77    | 9.11                              | 9.15   | 4.52     | 4.72                             | 4.73     |      |
|          |            |              | 24 MHz            | 6.02    | 6.30                              | 6.37   | 3.64     | 3.85                             | 3.95     |      |
|          |            |              | 16 MHz            | 4.22    | 4.45                              | 4.49   | 2.58     | 2.78                             | 2.86     |      |
|          |            | HSI14        | 14 MHz            | 3.55    | 3.67                              | 3.77   | 2.26     | 2.43                             | 2.49     |      |
|          |            | HSI          | 8 MHz             | 2.43    | 2.64                              | 2.68   | 1.43     | 1.58                             | 1.60     |      |

| ဟု              |                      |            |                   | All per | ipherals e                        | nabled | All peri | pherals d                        | lisabled |      |
|-----------------|----------------------|------------|-------------------|---------|-----------------------------------|--------|----------|----------------------------------|----------|------|
| Symbol          | Parameter            | Conditions | f <sub>HCLK</sub> |         | Typ@T <sub>A</sub> <sup>(1)</sup> | )      |          | Typ@T <sub>A</sub> <sup>(1</sup> | )        | Unit |
| 으               |                      |            |                   | 25 °C   | 85 °C                             | 105 °C | 25 °C    | 85 °C                            | 105 °C   |      |
|                 |                      | HSI48      | 48 MHz            | 13.32   | 13.57                             | 13.47  | 7.41     | 7.57                             | 7.47     |      |
|                 |                      |            | 96 MHz            | 24.17   | 24.28                             | 24.12  | 14.53    | 14.44                            | 14.47    |      |
|                 |                      |            | 72 MHz            | 18.38   | 18.33                             | 18.19  | 10.96    | 10.95                            | 10.87    |      |
|                 |                      | HSE bypass | 48 MHz            | 12.39   | 12.31                             | 12.47  | 7.39     | 7.34                             | 7.30     |      |
|                 |                      | PLL ON     | 36 MHz            | 9.36    | 9.31                              | 9.34   | 5.52     | 5.52                             | 5.53     |      |
|                 |                      |            | 24 MHz            | 6.26    | 6.29                              | 6.32   | 3.68     | 3.64                             | 3.70     |      |
|                 | Supply               |            | 16 MHz            | 4.19    | 4.20                              | 4.23   | 2.60     | 2.40                             | 2.44     |      |
|                 | current in Run mode, | HSE bypass | 8 MHz             | 2.23    | 2.33                              | 2.36   | 1.33     | 1.44                             | 1.49     |      |
| I <sub>DD</sub> | code                 | PLL OFF    | 1 MHz             | 0.42    | 0.45                              | 0.49   | 0.30     | 0.34                             | 0.38     | mA   |
|                 | executing            |            | 96 MHz            | 24.61   | 24.81                             | 24.88  | 14.70    | 14.78                            | 14.93    |      |
|                 | from SRAM            |            | 72 MHz            | 18.76   | 19.02                             | 19.08  | 11.15    | 11.35                            | 11.21    |      |
|                 |                      | HSI        | 48 MHz            | 12.77   | 13.05                             | 13.10  | 7.46     | 7.64                             | 7.68     |      |
|                 |                      | PLL ON     | 36 MHz            | 9.65    | 9.85                              | 9.87   | 5.74     | 5.85                             | 5.86     |      |
|                 |                      |            | 24 MHz            | 6.59    | 6.74                              | 6.76   | 3.86     | 3.96                             | 4.03     |      |
|                 |                      |            | 16 MHz            | 4.55    | 4.71                              | 4.79   | 2.60     | 2.73                             | 2.76     |      |
|                 |                      | HSI14      | 14 MHz            | 3.81    | 3.95                              | 3.96   | 2.26     | 2.33                             | 2.36     |      |
|                 |                      | HSI        | 8 MHz             | 2.35    | 2.47                              | 2.50   | 1.39     | 1.50                             | 1.52     |      |
|                 |                      | HSI48      | 48 MHz            | 7.55    | 8.89                              | 8.84   | 2.59     | 2.71                             | 2.76     |      |
|                 |                      |            | 96 MHz            | 15.24   | 15.42                             | 15.44  | 4.93     | 4.97                             | 5.01     |      |
|                 |                      |            | 72 MHz            | 11.47   | 11.62                             | 11.70  | 3.69     | 3.68                             | 3.76     |      |
|                 |                      | HSE bypass | 48 MHz            | 7.69    | 7.77                              | 7.77   | 2.46     | 2.46                             | 2.49     |      |
|                 |                      | PLL ON     | 36 MHz            | 5.77    | 5.82                              | 5.94   | 1.83     | 1.83                             | 1.88     |      |
|                 |                      |            | 24 MHz            | 3.88    | 3.88                              | 3.95   | 1.22     | 1.33                             | 1.36     |      |
|                 |                      |            | 16 MHz            | 2.57    | 2.58                              | 2.61   |          |                                  |          |      |
|                 | Supply               | HSE bypass | 8 MHz             | 1.38    | 1.48                              | 1.54   | 0.54     | 0.57                             | 0.62     |      |
| $I_{DD}$        | current in           | PLL OFF    | 1 MHz             | 0.31    | 0.34                              | 0.39   | 0.19     | 0.22                             | 0.27     | mA   |
|                 | Sleep mode           |            | 96 MHz            | 15.49   | 15.72                             | 15.90  | 5.09     | 5.26                             | 5.33     |      |
|                 |                      |            | 72 MHz            | 11.72   | 12.03                             | 12.29  | 3.84     | 4.01                             | 4.04     |      |
|                 |                      | HSI        | 48 MHz            | 7.98    | 8.32                              | 8.37   | 2.63     | 2.76                             | 2.82     |      |
|                 |                      | PLL ON     | 36 MHz            | 6.06    | 6.31                              | 6.35   | 1.99     | 2.12                             | 2.16     |      |
|                 |                      |            | 24 MHz            | 4.16    | 4.32                              | 4.33   | 1.38     | 1.50                             | 1.53     |      |
|                 |                      |            | 16 MHz            | 2.84    | 3.04                              | 3.04   | 0.96     | 1.06                             | 1.11     |      |
|                 |                      | HSI14      | 14 MHz            | 2.36    | 2.46                              | 2.51   | 0.81     | 0.90                             | 0.93     |      |
|                 |                      | HSI        | 8 MHz             | 1.51    | 1.66                              | 1.70   | 0.57     | 0.66                             | 0.70     |      |

1. Data based on characterization results, not tested in production.

Table 6.11 Typical current consumption from the VDDA supply (1)

| S         |                 |              |                   |       | / <sub>DDA</sub> =2.0 \          |        |                                   | <sub>DDA</sub> =5.5 |        |      |
|-----------|-----------------|--------------|-------------------|-------|----------------------------------|--------|-----------------------------------|---------------------|--------|------|
| Symbol    | Parameter       | Conditions   | f <sub>HCLK</sub> | ,     | Typ@T <sub>A</sub> <sup>(2</sup> | )      | Typ@T <sub>A</sub> <sup>(2)</sup> |                     |        | Unit |
| <u>o</u>  |                 |              |                   | 25 °C | 85 °C                            | 105 °C | 25 °C                             | 85 °C               | 105 °C |      |
|           |                 | HSI48        | 48 MHz            | 343   | 360                              | 367    | 350                               | 367                 | 373    |      |
|           |                 |              | 96 MHz            | 549   | 573                              | 583    | 558                               | 583                 | 592    |      |
|           |                 |              | 72 MHz            | 467   | 487                              | 494    | 476                               | 496                 | 501    |      |
|           |                 | HSE bypass   | 48 MHz            | 377   | 392                              | 398    | 385                               | 400                 | 405    |      |
|           | Supply          | PLL ON       | 36 MHz            | 331   | 340                              | 345    | 339                               | 350                 | 353    |      |
|           | current in      |              | 24 MHz            | 285   | 295                              | 301    | 293                               | 305                 | 308    |      |
|           | Run or<br>Sleep |              | 16 MHz            | 251   | 265                              | 272    | 259                               | 274                 | 278    |      |
|           |                 | HSE bypass   | 8 MHz             | 49    | 59                               | 60     | 55                                | 65                  | 67     |      |
| $I_{DDA}$ | mode, code      | code PLL OFF | 1 MHz             | 49    | 58                               | 60     | 54                                | 64                  | 66     | μΑ   |
|           | executing       |              | 96 MHz            | 624   | 656                              | 669    | 639                               | 671                 | 683    |      |
|           | from Flash      |              | 72 MHz            | 542   | 569                              | 578    | 556                               | 583                 | 592    |      |
|           | memory or       | HSI          | 48 MHz            | 451   | 473                              | 482    | 466                               | 487                 | 496    |      |
|           | SRAM            | PLL ON       | 36 MHz            | 405   | 421                              | 428    | 420                               | 435                 | 443    |      |
|           |                 |              | 24 MHz            | 359   | 375                              | 383    | 374                               | 389                 | 397    |      |
|           |                 |              | 16 MHz            | 325   | 345                              | 353    | 339                               | 359                 | 368    |      |
|           |                 | HSI14        | 14 MHz            | 111   | 122                              | 126    | 117                               | 128                 | 132    |      |
|           |                 | HSI          | 8 MHz             | 123   | 136                              | 141    | 135                               | 149                 | 154    |      |

- 1. Current consumption from the  $V_{DDA}$  supply is independent of whether the digital peripherals are enabled or disabled, being in Run or Sleep mode or executing from Flash memory or SRAM.  $I_{DDA}$  is independent from the frequency.
- 2. Data based on characterization results, not tested in production.

Table 6.12 Typical RTC current consumption

| Cymbol Darameter                   |           | 0-             | Тур@           | <sub>A</sub> ) <sup>(1)</sup> | l lmit |       |      |
|------------------------------------|-----------|----------------|----------------|-------------------------------|--------|-------|------|
| Symbol                             | Parameter | Co             | onditions      | 2.0 V                         | 3.3 V  | 5.5 V | Unit |
|                                    |           |                | LSEDRV[1:0]=00 | 0.7                           | 0.9    | 1.7   |      |
|                                    |           | RTC & LSE ON   | LSEDRV[1:0]=01 | 0.9                           | 1.1    | 1.9   |      |
| I <sub>DD</sub>                    | RTC       |                | LSEDRV[1:0]=10 | 0.8                           | 1.0    | 1.8   | μΑ   |
| current                            |           | LSEDRV[1:0]=11 | 1.0            | 1.2                           | 2.0    |       |      |
| I <sub>DD</sub> + I <sub>DDA</sub> |           | RTC & LSI ON   |                | 1.1                           | 1.5    | 2.0   |      |

1. Data based on characterization results, not tested in production.

Table 6.13 Typical current consumption in Stop and Standby modes

| ဟု               | _                                    |                     |                                                                 |                               |                        |                                                        | Тур@  | (V <sub>DD</sub> = V   | DDA) <sup>(1)</sup> |       |                       |       |      |      |      |  |
|------------------|--------------------------------------|---------------------|-----------------------------------------------------------------|-------------------------------|------------------------|--------------------------------------------------------|-------|------------------------|---------------------|-------|-----------------------|-------|------|------|------|--|
| Symbol           | Parame-<br>ter                       | c                   | Conditions                                                      |                               | T <sub>A</sub> = 25 °C | )                                                      |       | T <sub>A</sub> = 85 °C |                     | Т     | <sub>A</sub> = 105 °C | С     | Unit |      |      |  |
| 으                | lei                                  |                     |                                                                 | 2.0 V                         | 3.3 V                  | 5.5 V                                                  | 2.0 V | 3.3 V                  | 5.5 V               | 2.0 V | 3.3 V                 | 5.5 V |      |      |      |  |
|                  | Supply current                       | run                 | gulator in<br>mode, all<br>illators OFF                         | 11.03                         | 11.69                  | 12.40                                                  | 18.82 | 19.37                  | 20.33               | 27.82 | 28.06                 | 30.29 |      |      |      |  |
| I <sub>DD</sub>  | in Stop<br>mode                      | low                 | gulator in<br>-power<br>de, all<br>iillators OFF                | 2.85                          | 3.12                   | 3.64                                                   | 8.56  | 8.82                   | 9.86                | 16.71 | 16.40                 | 18.66 |      |      |      |  |
|                  | Supply current                       |                     | ON and<br>DG ON                                                 | 0.57                          | 1.02                   | 1.81                                                   | 0.84  | 1.32                   | 2.42                | 1.18  | 1.81                  | 3.09  |      |      |      |  |
|                  | in<br>Standby<br>mode                |                     | OFF and<br>DG OFF                                               | 0.28                          | 0.55                   | 1.00                                                   | 0.55  | 0.84                   | 1.56                | 0.90  | 1.30                  | 2.23  |      |      |      |  |
|                  | Supply<br>current                    |                     | Regulator<br>in run<br>mode, all<br>oscillators<br>OFF          | 1.36                          | 1.65                   | 2.20                                                   | 1.69  | 2.03                   | 2.73                | 1.85  | 2.25                  | 3.07  |      |      |      |  |
| I <sub>DDA</sub> | in Stop<br>mode NO Multiplication NO | VDDA monitoring ON  | Regulator<br>in<br>low-power<br>mode, all<br>oscillators<br>OFF | 1.38                          | 1.64                   | 2.19                                                   | 1.70  | 2.03                   | 2.74                | 1.86  | 2.23                  | 3.04  |      |      |      |  |
|                  | Supply<br>current                    | /DD/                | LSI ON<br>and<br>IWDG ON                                        | 1.97                          | 2.27                   | 2.85                                                   | 2.30  | 2.64                   | 3.40                | 2.42  | 2.88                  | 3.71  | μΑ   |      |      |  |
|                  | in<br>Standby<br>mode                | Standby             |                                                                 | LSI OFF<br>and<br>IWDG<br>OFF | 1.27                   | 1.57                                                   | 2.09  | 1.56                   | 1.95                | 2.64  | 1.77                  | 2.13  | 2.95 |      |      |  |
|                  | Supply current in Stop mode          |                     |                                                                 |                               |                        | Regulator<br>in run<br>mode, all<br>oscillators<br>OFF | 0.88  | 0.91                   | 1.03                | 1.06  | 1.13                  | 1.32  | 1.17 | 1.28 | 1.49 |  |
| I <sub>DDA</sub> |                                      | VDDA monitoring OFF | Regulator<br>in<br>low-power<br>mode, all<br>oscillators<br>OFF | 0.88                          | 0.90                   | 1.03                                                   | 1.07  | 1.11                   | 1.31                | 1.17  | 1.28                  | 1.50  |      |      |      |  |
|                  | Supply current                       | VDDA                | LSI ON<br>and<br>IWDG ON                                        | 1.46                          | 1.53                   | 1.68                                                   | 1.66  | 1.73                   | 1.95                | 1.76  | 1.90                  | 2.15  |      |      |      |  |
|                  | in<br>Standby<br>mode                |                     | LSI OFF<br>and<br>IWDG<br>OFF                                   | 0.78                          | 0.81                   | 0.92                                                   | 0.98  | 1.01                   | 1.20                | 1.10  | 1.13                  | 1.40  |      |      |      |  |

<sup>1.</sup> Data based on characterization results, not tested in production

# **Typical current consumption**

The MCU is placed under the following conditions

- V<sub>DD</sub>=V<sub>DDA</sub>=3.3 V
- All I/O pins are in analog input configuration
- The Flash memory access time is adjusted to the f<sub>HCLK</sub> frequency:
  - 0 wait state and Prefetch OFF from 0 to 24 MHz;
  - 1 wait state and Prefetch ON from 24 MHz to 48 MHz;
  - 2 wait state and Prefetch ON above 48 MHz.
- When the peripherals are enabled f<sub>PCLK</sub> = f<sub>HCLK</sub>
- PLL is used for frequencies greater than 8 MHz
- AHB prescaler of 2, 4, 8, 16 and 64 is used for the frequencies 4 MHz, 2 MHz, 1 MHz, 500 kHz, 125kHz respectively

Table 6.14 Typical current consumption, code executing from Flash memory, running from HSE 8 MHz

|                  |             |            | Run mode (  | Гур@ 25 °C) | Sleep mode  |             |      |
|------------------|-------------|------------|-------------|-------------|-------------|-------------|------|
| Symbol           | Parameter   | $f_{HCLK}$ | Peripherals | Peripherals | Peripherals | Peripherals | Unit |
|                  |             |            | enabled     | disabled    | enabled     | disabled    |      |
|                  |             | 96 MHz     | 18.57       | 9.04        | 14.35       | 4.35        |      |
|                  |             | 72 MHz     | 14.16       | 6.83        | 10.90       | 3.39        |      |
|                  |             | 48 MHz     | 9.98        | 5.28        | 7.42        | 2.42        |      |
|                  |             | 36 MHz     | 8.18        | 3.85        | 5.69        | 1.87        |      |
|                  | Current     | 32 MHz     | 7.10        | 4.04        | 5.11        | 1.78        |      |
|                  | consumption | 24 MHz     | 5.75        | 3.56        | 3.99        | 1.40        |      |
| $I_{DD}$         | from VDD    | 16 MHz     | 4.19        | 2.26        | 2.89        | 1.18        | mA   |
|                  | supply      | 8 MHz      | 2.18        | 1.40        | 1.41        | 0.55        |      |
|                  |             | 4 MHz      | 1.17        | 0.82        | 0.78        | 0.40        |      |
|                  |             | 2 MHz      | 0.71        | 0.53        | 0.54        | 0.33        |      |
|                  |             | 1 MHz      | 0.48        | 0.39        | 0.39        | 0.29        |      |
|                  |             | 500 kHz    | 0.38        | 0.32        | 0.32        | 0.27        |      |
|                  |             | 125 kHz    | 0.28        | 0.27        | 0.27        | 0.25        |      |
|                  |             | 96 MHz     |             | 55          | 4           |             |      |
|                  |             | 72 MHz     |             | 47          | 1           |             |      |
|                  |             | 48 MHz     |             | 38          | 0           |             |      |
|                  | Current     | 36 MHz     |             | 33          | 4           |             |      |
|                  | consumption | 32 MHz     |             | 32          | 3           |             | μA   |
| I <sub>DDA</sub> | from VDDA   | 24 MHz     |             | 29          | 0           |             | μΛ   |
| ı                | supply      | 16 MHz     |             | 25          | 6           |             |      |
|                  |             | 8 MHz      |             | 50          | )           |             |      |
|                  |             | 4 MHz      |             | 50          | )           |             |      |
|                  |             | 2 MHz      |             | 50          | )           |             |      |

|  | 1 MHz   | 50 |  |
|--|---------|----|--|
|  | 500 kHz | 50 |  |
|  | 125 kHz | 50 |  |

# On-chip peripheral current consumption

The MCU is placed under the following conditions:

- All I/O pins are in analog input configuration
- All peripherals are disabled except when explicitly mentioned
- The given value is calculated by measuring the current consumption: 1.with all peripherals clocked off
   with only one peripheral clocked on
- the ambient temperature and supply voltage conditions summarized in Table 6.4 General operating conditions

Table 6.15 Peripheral current consumption

|      | Peripheral                | Typ @25 °C | Unit   |
|------|---------------------------|------------|--------|
|      | Busmatrix <sup>(1)</sup>  | 2.2        |        |
|      | CRC                       | 1.4        |        |
|      | DMA                       | 25.5       |        |
|      | FLASH interface           | 6.6        |        |
| ALID | GPIOA                     | 9.0        |        |
| AHB  | GPIOB                     | 8.9        |        |
|      | GPIOC                     | 8.8        |        |
|      | GPIOD                     | 8.1        |        |
|      | GPIOF                     | 8.3        |        |
|      | SRAM                      | 0.8        |        |
|      | APB-Bridge <sup>(2)</sup> | 2.8        |        |
|      | ADC                       | 3.0        |        |
|      | CRS                       | 2.8        |        |
|      | DBG                       | 7.7        | μA/MHz |
|      | I2C1                      | 11.4       |        |
|      | I2C2                      | 19.4       |        |
|      | SPI1                      | 3.4        |        |
|      | SPI2                      | 10.7       |        |
| APB  | PWR                       | 2.5        |        |
|      | USART1                    | 22.3       |        |
|      | USART2                    | 12.8       |        |
|      | SYSCFG                    | 2.8        |        |
|      | TIM1                      | 10.6       |        |
|      | TIM3                      | 8.5        |        |
|      | TIM6                      | 3.9        |        |
|      | TIM14                     | 3.7        |        |
|      | TIM15                     | 13.1       |        |

|     | Peripheral | Typ @25 °C | Unit   |
|-----|------------|------------|--------|
|     | TIM16      | 11.6       |        |
|     | TIM17      | 11.5       |        |
|     | WWDG       | 2.7        |        |
|     | IWDG       | 14.8       |        |
| APB | LEB        | 8.9        | μΑ/MHz |

- 1. The BusMatrix is automatically active when at least one master is ON (CPU, DMA).
- 2. The APB Bridge is automatically active when at least one peripheral is ON on the Bus.

# 6.3.6. Wakeup time from low-power mode

Table 6.16 Low-power mode wakeup timings

| Symbol                 | Parameter         | Conditions                  | Typ@ (V <sub>DD</sub> =V <sub>DDA</sub> ) | Unit  |
|------------------------|-------------------|-----------------------------|-------------------------------------------|-------|
| Symbol                 | raiametei         | Conditions                  | 3.3 V                                     | Offic |
|                        | Wakeup from Stop  | Regulator in run mode       | 10                                        |       |
| t <sub>wustop</sub>    | mode              | Regulator in low power mode | 10                                        | μs    |
| t                      | Wakeup from       |                             | 40                                        |       |
| t <sub>WUSTANDBY</sub> | Standby mode      | _                           | 40                                        |       |
| t <sub>WUSLEEP</sub>   | Wakeup from Sleep |                             | 4 SYSCLK cycles                           |       |
|                        | mode              | _                           | 4 3 I SOLK CYCles                         |       |

<sup>1.</sup> Data based on design values, not tested in production

# 6.3.7. External clock source characteristics

# High-speed external user clock generated from an external source

The given value is tested by High-speed external clock, the ambient temperature and supply voltage conditions summarized in **Table 6.4**.

Table 6.17 High-speed external user clock characteristics

| Symbol               | Parameter                   | Min                 | Тур | Max                 | Unit   |
|----------------------|-----------------------------|---------------------|-----|---------------------|--------|
| f                    | User external clock source  | 4                   | 8   | 32                  | MHz    |
| f <sub>HSE_ext</sub> | frequency                   | 4                   | 0   | 32                  | IVIITZ |
| V                    | OSC_IN input pin high level | 0.7 V <sub>DD</sub> |     | V                   |        |
| $V_{HSEH}$           | voltage                     | U.I V <sub>DD</sub> |     | $V_{DD}$            | V      |
| $V_{HSEL}$           | OSC_IN input pin low level  | V                   |     | 0.3 V <sub>DD</sub> | V      |
| V HSEL               | voltage                     | $V_{SS}$            |     | U.S V <sub>DD</sub> |        |
| $t_{w(HSEH)}$        | OSC_IN high or low time     |                     | 15  |                     |        |
| $t_{w(HSEL)}$        |                             |                     | 15  |                     | ns     |
| $t_{r(HSE)}$         | OSC_IN rise or fall time    |                     | 20  |                     | 115    |
| $t_{f(HSE)}$         |                             |                     | 20  |                     |        |



Figure 6.5 High-speed external clock source AC timing diagram

#### Low-speed external user clock generated from an external source

 $t_{f(LSE)}$ 

Symbol Parameter Min Max Unit Тур 1000  $f_{\text{LSE\_ext}}$ User external clock source frequency 32.768 kHz  $0.7~V_{DD}$  $V_{DD}$  $V_{\mathsf{LSEH}}$ OSC IN input pin high level voltage ٧  $V_{\text{SS}}$  $V_{LSEL}$ OSC\_IN input pin low level voltage  $0.3 V_{DD}$  $t_{w(LSEH)}$ OSC\_IN high or low time 450 tw(LSEL) ns  $t_{r(LSE)}$ OSC\_IN rise or fall time 50

Table 6.18 Low-speed external user clock characteristics



Figure 6.6 Low-speed external clock source AC timing diagram

# High-speed external clock generated from a crystal/ceramic resonator

The high-speed external (HSE) clock can be supplied with a 4 to 32 MHz crystal/ceramic resonator oscillator. All the information given in this paragraph are based on design simulation results. In the application, the resonator and the load capacitors have to be placed as close as possible to the oscillator pins in order to minimize output distortion and startup stabilization time.

| Symbol                   | Parameter                   | Conditions                                                     | Min <sup>(1)</sup> | Тур | Max <sup>(1)</sup> | Unit |
|--------------------------|-----------------------------|----------------------------------------------------------------|--------------------|-----|--------------------|------|
| f <sub>OSC_IN</sub>      | Oscillator frequency        | _                                                              | 4                  | 8   | 32                 | MHz  |
| R <sub>F</sub>           | Feedback resistor           | _                                                              |                    | 3.6 |                    | ΜΩ   |
|                          |                             | $V_{DD}$ =3.3 V, R <sub>M</sub> =30 Ω CL=10pF@8 MHz            | 1                  | 0.2 |                    |      |
|                          | HSE current consumption     | $V_{DD}$ =3.3 V, R <sub>M</sub> =45 Ω CL=10pF@8 MHz            | l                  | 0.2 | 1                  |      |
| I <sub>DD</sub>          |                             | $V_{DD}$ =3.3 V, $R_{M}$ =30 Ω<br>CL=5pF@32 MHz                | ı                  | 0.3 | 1                  | mA   |
|                          |                             | V <sub>DD</sub> =3.3 V, R <sub>M</sub> =30 Ω<br>CL=10pF@32 MHz | ı                  | 0.3 | 1                  |      |
|                          |                             | V <sub>DD</sub> =3.3 V, R <sub>M</sub> =30 Ω<br>CL=20pF@32 MHz |                    | 0.5 |                    |      |
| g <sub>m</sub>           | Oscillator transconductance | Startup                                                        | 10                 |     |                    | mA/V |
| t <sub>SU(HSE)</sub> (2) | Startup time                | VDD is stabilized                                              | _                  | 2   | _                  | ms   |

Table 6.19 HSE oscillator characteristics

- 1. Data based on characterization results, not tested in production
- 2. t<sub>SU(HSE)</sub> is the startup time measured from the moment it is enabled (by software) to a stabilized 8 MHz oscillation is reached. This value is measured for a standard crystal resonator and it can vary significantly with the crystal manufacturer



 $R_{\text{EXT}}$  value depends on the crystal characteristics

Figure 6.7 Typical application with an 8 MHz crystal

For CL1 and CL2, it is recommended to use high-quality external ceramic capacitors in the 5 pF to 20 pF range (Typ.), designed for high-frequency applications, and selected to match the requirements of the crystal or resonator. CL1 and CL2 are usually the same size. The crystal manufacturer typically specifies a load capacitance which is the series combination of CL1 and CL2. PCB and MCU pin capacitance must be included (10 pF can be used as a rough estimate of the combined pin and board capacitance) when sizing CL1 and CL2.

### Low-speed external clock generated from a crystal resonator

The low-speed external (LSE) clock can be supplied with a 32.768 kHz crystal resonator oscillator. All the information given in this paragraph are based on design simulation results. In the application, the resonator and the load capacitors have to be placed as close as possible to the oscillator pins in order to minimize output distortion and startup stabilization time.

| Symbol                              | Parameter        | Conditions                    | Typ@ (V <sub>DI</sub> | $_{\rm D} = V_{\rm DDA})^{(1)}$ | Unit  |  |
|-------------------------------------|------------------|-------------------------------|-----------------------|---------------------------------|-------|--|
| Syllibol                            | Farameter        | Conditions                    | 3.3V                  | 5.5V                            | Offic |  |
|                                     |                  | LSEDRV[1:0]=00                | 0.8                   | 1.5                             |       |  |
|                                     | LSE current      | LSEDRV[1:0]=01                | 1.0                   | 1.7                             |       |  |
| I <sub>DD</sub>                     | consumption      | LSEDRV[1:0]=10                | 0.9                   | 1.6                             | μΑ    |  |
|                                     |                  | LSEDRV[1:0]=11                | 1.2                   | 1.9                             |       |  |
|                                     |                  | LSEDRV[1:0]=00                | Į.                    | 5                               |       |  |
| <u> </u>                            | Oscillator       | LSEDRV[1:0]=01                | 1                     | 1                               | μΑ/V  |  |
| <b>g</b> m                          | transconductance | LSEDRV[1:0]=10                | 8                     |                                 | μΑνν  |  |
|                                     |                  | LSEDRV[1:0]=11                | 1                     |                                 |       |  |
| t <sub>SU(LSE)</sub> <sup>(2)</sup> | Startup time     | V <sub>DD</sub> is stabilized |                       | 2                               | S     |  |

Table 6.20 LSE oscillator characteristics (f<sub>LSE</sub>=32.768 kHz)

- 1. Data based on characterization results, not tested in production
- 2.  $t_{SU(HSE)}$  is the startup time measured from the moment it is enabled (by software) to a stabilized 32.768kHz LSE is reached. This value is measured for a standard crystal resonator and it can vary significantly with the crystal manufacturer



Figure 6.8 Typical application with a 32.768 kHz crystal

For CL1 and CL2, it is recommended to use high-quality external ceramic capacitors in the 5 pF to 20 pF range (Typ.), designed for low-frequency applications, and selected to match the requirements of the crystal or resonator. CL1 and CL2 are usually the same size. The crystal manufacturer typically specifies a load capacitance which is the series combination of CL1 and CL2. PCB and MCU pin capacitance must be included (10 pF can be used as a rough estimate of the combined pin and board capacitance) when sizing CL1 and CL2.

# 6.3.8. Internal clock source characteristics

# High-speed internal (HSI) RC oscillator

The given value is at the ambient temperature and supply voltage conditions summarized in Table 6.4.

Table 6.21 HSI oscillator characteristics

| Symbol                | Parameter       | Conditions   | Min <sup>(1)</sup> | Typ <sup>(1)</sup> | Max <sup>(1)</sup> | Unit |
|-----------------------|-----------------|--------------|--------------------|--------------------|--------------------|------|
| f <sub>HSI</sub>      | Frequency       | _            | _                  | 8                  | _                  | MHz  |
| TRIM                  | HSI user        | _            |                    | 0.5                |                    | %    |
| I IXIIVI              | trimming step   |              | _                  | 0.5                | _                  | 76   |
| Duty                  | Duty cycle      | _            | 45                 | _                  | 55                 | %    |
| ACC                   | Accuracy of the | -40 – 105 °C | _                  | ±3.5               | _                  | %    |
| ACC                   | HSI oscillator  | 25 °C        | _                  | ±1.0               | _                  | 76   |
| +                     | HSI oscillator  |              |                    | -                  |                    | 116  |
| t <sub>SU(HSI)</sub>  | startup time    | _            | _                  | 5                  | _                  | μs   |
|                       | HSI oscillator  |              |                    |                    |                    |      |
| I <sub>DDA(HSI)</sub> | power           | _            | _                  | 100                | _                  | μΑ   |
|                       | consumption     |              |                    |                    |                    |      |

<sup>1.</sup> Data based on characterization results, not tested in production

# High-speed internal 14 MHz (HSI14) RC oscillator

Table 6.22 HSI14 oscillator characteristics

| Symbol                  | Parameter                          | Conditions   | Min <sup>(1)</sup> | Typ <sup>(1)</sup> | Max <sup>(1)</sup> | Unit |
|-------------------------|------------------------------------|--------------|--------------------|--------------------|--------------------|------|
| f <sub>HSI14</sub>      | Frequency                          | _            | _                  | 14                 | _                  | MHz  |
| TRIM                    | HSI14 user trimming step           | _            | _                  | 0.39               | _                  | %    |
| Duty                    | Duty cycle                         | _            | 45                 | _                  | 55                 | %    |
| ACC                     | Accuracy of the                    | -40 – 105 °C | -4.2               | _                  | 5.1                | %    |
| ACC                     | HSI14 oscillator                   | 25 °C        |                    | ±1.0               | 1                  | 76   |
| t <sub>SU(HSI14)</sub>  | HSI14 oscillator startup time      | _            | _                  | 2                  | _                  | μs   |
| I <sub>DDA(HSI14)</sub> | HSI14 oscillator power consumption | _            |                    | 65                 |                    | μΑ   |

<sup>1.</sup> Data based on characterization results, not tested in production

# High-speed internal 48 MHz (HSI48) RC oscillator

Table 6.23 HSI48 oscillator characteristics

| Symbol                  | Parameter         | Conditions   | Min <sup>(1)</sup> | Typ <sup>(1)</sup> | Max <sup>(1)</sup> | Unit |
|-------------------------|-------------------|--------------|--------------------|--------------------|--------------------|------|
| f <sub>HSI48</sub>      | Frequency         | _            | _                  | 48                 | _                  | MHz  |
| TRIM                    | HSI48 user        |              |                    | 0.14               |                    | %    |
|                         | trimming step     | _            |                    | 0.14               | _                  | 76   |
| Duty                    | Duty cycle        | _            | 45                 | _                  | 55                 | %    |
| ACC                     | Accuracy of the   | -40 – 105 °C |                    | ±4.8               | _                  | %    |
| ACC                     | HSI48 oscillator  | 25 °C        |                    | ±1.0               | _                  | 76   |
| 4                       | HSI48 oscillator  |              |                    | 40                 |                    | 110  |
| t <sub>SU(HSI48)</sub>  | startup time      | _            |                    | 16                 | _                  | μs   |
| I <sub>DDA(HSI48)</sub> | HSI48 oscillator  |              |                    | 220                |                    |      |
|                         | power consumption | _            | _                  | 330                | _                  | μΑ   |

<sup>1.</sup> Data based on characterization results, not tested in production

# Low-speed internal (LSI) RC oscillator

Table 6.24 LSI oscillator characteristics

| Symbol                               | Parameter            | Min <sup>(1)</sup> | Typ <sup>(1)</sup> | Max <sup>(1)</sup> | Unit |
|--------------------------------------|----------------------|--------------------|--------------------|--------------------|------|
| f <sub>LSI</sub>                     | Frequency            | 36.4               | 40                 | 43.6               | kHz  |
| t <sub>SU(LSI)</sub> <sup>(1)</sup>  | LSI oscillator       |                    | 40                 | 40                 | 116  |
|                                      | startup time         | _                  | 19                 | 48                 | μs   |
| I <sub>DDA(LSI)</sub> <sup>(1)</sup> | LSI oscillator power |                    |                    |                    |      |
|                                      | consumption          | _                  | 0.6                | 1.1                | μΑ   |

<sup>1.</sup> Data based on characterization results, not tested in production

# 6.3.9. PLL characteristics

The given value is at the ambient temperature and supply voltage conditions summarized in Table 6.4.

Tabel 6.25 PLL characteristics

| Symbol                | Parameter                   | Min <sup>(1)</sup> | Typ <sup>(1)</sup> | Max <sup>(1)</sup> | Unit |
|-----------------------|-----------------------------|--------------------|--------------------|--------------------|------|
|                       | PLL input clock             | 0.8                | 8                  | 24                 | MHz  |
| f <sub>PLL_IN</sub>   | PLL input clock duty cycle  | 40                 | _                  | 60                 | %    |
| f <sub>PLL_OUT</sub>  | PLL multiplier output clock | 16                 | _                  | 96                 | MHz  |
| t <sub>LOCK</sub>     | PLL lock time               | _                  | _                  | 200                | μs   |
| Jitter <sub>PLL</sub> | Cycle-to-cycle jitter       |                    | _                  | 300                | ps   |

<sup>1.</sup> Data based on characterization results, not tested in production

#### 6.3.10. Memory characteristics

The characteristics are given at  $T_A = -40$  to 105 °C unless otherwise specified.

Table 6.26 Flash memory characteristics

| Symbol             | Parameter                  | Conditions                    | Min <sup>(1)</sup> | Typ <sup>(1)</sup> | Max <sup>(1)</sup> | Unit |
|--------------------|----------------------------|-------------------------------|--------------------|--------------------|--------------------|------|
| tprog              | 32bit programming time     | T <sub>A</sub> = -40 – 105 °C | ı                  | 25                 | -                  | μs   |
| t <sub>ERASE</sub> | Page(0.5 KB)<br>erase time | T <sub>A</sub> = -40 – 105 °C | _                  | 2                  | _                  | ms   |
| t <sub>ME</sub>    | Mass erase time            | T <sub>A</sub> = -40 – 105 °C | _                  | 8                  | _                  | ms   |
|                    | Supply current             | Write mode                    |                    | _                  | 10                 | mA   |
| I <sub>DD</sub>    |                            | Erase mode                    | _                  | _                  | 12                 | mA   |

<sup>1.</sup> Data based on characterization results, not tested in production

Table 6.27 Flash endurance and data retention

| Symbol           | Parameter      | Conditions                                        | Min <sup>(1)</sup> | Unit   |
|------------------|----------------|---------------------------------------------------|--------------------|--------|
| N <sub>END</sub> | Endurance      | T <sub>A</sub> = -40 – 105 °C                     | 100                | kcycle |
| t <sub>RET</sub> | Data retention | T <sub>A</sub> = 85 °C <sup>(2)</sup> , 1 kcycle  | 20                 |        |
|                  |                | T <sub>A</sub> = 105 °C <sup>(2)</sup> , 1 kcycle | 10                 | year   |

- 1. Data based on characterization results, not tested in production.
- 2. Cycling performed over the whole temperature range.

#### 6.3.11. EMC characteristics

Susceptibility tests are performed on a sample basis during device characterization.

# Functional EMS (electromagnetic susceptibility)

While a simple application is executed on the device (toggling 2 LEDs through I/O ports). the device is stressed by two electromagnetic events until a failure occurs. The failure is indicated by the LEDs:

- **Electrostatic discharge (ESD)** (positive and negative) is applied to all device pins until a functional disturbance occurs. This test is compliant with the IEC 61000-4-2 standard.
- **FTB**: A Burst of Fast Transient voltage (positive and negative) is applied to V<sub>DD</sub> and V<sub>SS</sub> as well as V<sub>DDA</sub> and V<sub>SSA</sub> through a 1μF capacitor (a total of 1μF\*4), until a functional disturbance occurs. This test is compliant with the IEC 61000-4-4 standard.

A device reset allows normal operations to be resumed.

Table 6.28 EMS characteristic

| Symbol            | Parameter                                                                                                                                                                                        | Conditions                                                                                           | Level/Class |
|-------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------|-------------|
| V <sub>FESD</sub> | Voltage limits to be applied on any I/O pin to induce a functional disturbance                                                                                                                   | V <sub>DD</sub> =5.0 V, T <sub>A</sub> =25 °C, f <sub>HCLK</sub> =96MHz, conforming to IEC 61000-4-2 | _           |
| V <sub>EFTB</sub> | Fast transient voltage burst limits to be applied through $1\mu F$ on $V_{DD}$ and $V_{SS}$ as well as $V_{DDA}$ and $V_{SSA}$ pins (a total of $1\mu F^*4$ ) to induce a functional disturbance | $V_{DD}$ =5.0 V, $T_A$ =25 °C, $f_{HCLK}$ =96MHz, conforming to IEC 61000-4-4                        | 4A          |

#### Designing hardened software to avoid noise problems

EMC characterization and optimization are performed at component level with a typical application environment and simplified MCU software. It should be noted that good EMC performance is highly dependent on the user application and the software in particular.

Therefore it is recommended that the user applies EMC software optimization and prequalification tests in relation with the EMC level requested for his application.

#### Software recommendations

The software flowchart must include the management of runaway conditions such as:

- Corrupted program counter
- Unexpected reset
- Critical Data corruption

### **Prequalification trials**

Most of the common failures (unexpected reset and program counter corruption) can be reproduced by manually forcing a low state on the NRST pin or the Oscillator pins for 1 second.

To complete these trials, ESD stress can be applied directly on the device, over the range of specification values. When unexpected behavior is detected, the software can be hardened to prevent unrecoverable errors occurring.

### **Electromagnetic Interference (EMI)**

The electromagnetic field emitted by the device are monitored while a simple application is executed (toggling 2 LEDs through the I/O ports). This emission test is compliant with SAE-J1752/3 standard which specifies the test board and the pin loading.

Table 6.29 EMI characteristics

| Symbol | Parameter  | Conditions            | Monitored      | Max(f <sub>HSE</sub> /f <sub>HCLK</sub> ) | Unit |
|--------|------------|-----------------------|----------------|-------------------------------------------|------|
|        |            |                       | frequency band | 8/48 MHz                                  |      |
|        | VDD=3.6 V  | 0.1~30 MHz            | -8             |                                           |      |
| SEMI   | Peak level | T <sub>A</sub> =25 °C | 30~130 MHz     | _                                         | dΒμV |
| SEIVII | Peak level | compliant with        | 130 MHz~1 GHz  | -6                                        |      |
|        |            | SAE-J1752/3           | EMILevel       | Class B                                   | _    |

#### 6.3.12. Electrical sensitivity characteristics

Based on three different tests (ESD, LU) using specific measurement methods, the device is stressed in order to determine its performance in terms of electrical sensitivity.

#### Electrostatic discharge (ESD)

Electrostatic discharges (a positive then a negative pulse separated by 1 second) are applied to the pins of each sample according to each pin combination. The sample size depends on the number of supply pins in the device. This test conforms to the MIL-STD-883 / JESD22-C101 standard.

Min<sup>(1)</sup> Symbol Parameter Conditions **Packages** Class Unit Electrostatic discharge  $T_A = 25$  °C, conforming to ΑII 3A V voltage  $V_{ESD(HBM)}$ 4000 MIL-STD-883 (human body model) Electrostatic discharge  $T_A = 25$  °C, conforming to ٧  $V_{ESD(CDM)}$ voltage ΑII C3 1000 JESD22-C101 (charge device model)

Table 6.30 ESD characteristics

#### Static latch-up

Two complementary static tests are required to assess the latch-up performance:

- A supply overvoltage is applied to each power supply pin
- A current injection is applied to each input, output and configurable I/O pin

These tests are compliant with EIA/JESD 78 IC latch-up standard.

Table 6.31 Electrical sensitivities

| Symbol | Parameter             | Conditions                          | Class     |
|--------|-----------------------|-------------------------------------|-----------|
| LU     | Static latch-up class | $T_A = 25$ °C, conforming to JESD78 | I level A |

#### 6.3.13. I/O current injection characteristics

As a general rule, current injection to the I/O pins, due to external voltage below VSS or above VDD (for standard, 3.3 V-capable I/O pins) should be avoided during normal product operation. However, in order to give an indication of the robustness of the microcontroller in cases when abnormal injection accidentally happens, susceptibility tests are performed on a sample basis during device characterization.

# Functional susceptibility to I/O current injection

While a simple application is executed on the device, the device is stressed by injecting current into the I/O pins programmed in floating input mode. While current is injected into the I/O pin, one at a time, the device is checked for functional failures.

The failure is indicated by an out of range parameter: ADC error above a certain limit (higher than 5 LSB TUE), out of conventional limits of induced leakage current on adjacent pins or other functional failure (for example reset occurrence or oscillator frequency deviation).

<sup>1.</sup> Data based on characterization results, not tested in production.

Table 6.32 I/Ocurrent injection susceptibility

| Symbol           |                                    | Fund      |           |      |
|------------------|------------------------------------|-----------|-----------|------|
|                  | Description                        | Negative  | Positive  | Unit |
|                  |                                    | injection | injection |      |
|                  | Injected current on BOOT0 pins     | 0         | NA        |      |
| ١.               | Injected current on PA11, PA12 pin | -5        | NA        | 4    |
| I <sub>INJ</sub> | Injected current on NRST pin       | 0         | +5        | mA   |
|                  | Injected current on all other pins | -1        | NA        |      |

# 6.3.14. I/O port characteristics

### General input/output characteristics

Unless otherwise specified, the parameters given in **Table 6.33** are derived from tests performed under the conditions summarized in **Table 6.4**. All I/Os are designed as CMOS- and TTL-compliant (except BOOT0).

Min<sup>(1)</sup> Typ<sup>(1)</sup> Max<sup>(1)</sup> Symbol Parameter Conditions Unit Low level input FC and FCf I/O  $0.3 V_{DD}$  $V_{IL}$ ٧ voltage BOOT0  $0.3 V_{DD} - 0.3$  $0.7V_{DD}$ FC and FCf I/O High level input  $V_{\text{IH}} \\$ V  $0.2V_{DD} + 0.95$ voltage BOOT0 FC and FCf I/O I/O Schmitt trigger 100 m۷  $V_{hys}$ hysteresis BOOT0 300 FC and FCf I/O Input leakage  $I_{IKg}$ in digital mode ±0.1 μΑ current (2)  $V_{SS} \leq V_{IN} \leq V_{DD}$ Weak pull-up  $V_{IN} = V_{SS}$  $R_{PU}$ equivalent resistor kΟ 40 Weak pull-down  $R_{PD}$ equivalent resistor  $V_{IN}=V_{DD}$ kΩ 40 I/O pin  $C_{10}$ pF 5 capacitance

Table 6.33 I/O static characteristics

- 1. Data based on design simulation only. Not tested in production
- 2. The leakage could be higher than the maximum value, if negative current is injected on adjacent pins.
- 3. Pull-up and pull-down resistors are designed with a true resistance in series with a switchable PMOS/NMOS. This PMOS/NMOS contribution to the series resistance is minimal (~10% order).

#### Output driving current

The GPIOs (general purpose input/outputs) can sink or source up to +/-8 mA, and sink or source up to +/- 20 mA (with a relaxed VOL/VOH). In the user application, the number of I/O pins which can drive current must

be limited to respect the absolute maximum rating specified in **Section 6.2**:

- The sum of the currents sourced by all the I/Os on VDDIOx, plus the maximum consumption of the MCU sourced on VDD, cannot exceed the absolute maximum rating I<sub>VDD</sub> (see **Table 6.2**)
- The sum of the currents sunk by all the I/Os on VSS, plus the maximum consumption of the MCU sunk on VSS, cannot exceed the absolute maximum rating I<sub>VDD</sub> (see **Table 6.2**)

#### Output voltage levels

Unless otherwise specified, the parameters given in the table below are derived from tests performed under the ambient temperature and supply voltage conditions summarized in **Table 6.4**. All I/Os are CMOS- and TTL-compliant.

| Symbol                            | Parameter                            | Conditions                                           | Min                   | Max | Unit |
|-----------------------------------|--------------------------------------|------------------------------------------------------|-----------------------|-----|------|
| V <sub>OL</sub>                   | Output low level voltage for an I/O  | - 0 m \ \/ > 2.7 \/                                  | _                     | 0.2 | V    |
| V <sub>OH</sub>                   | Output high level voltage for an I/O | $ I_{IO}  = 8 \text{ mA}, V_{DD} \ge 2.7 \text{ V}$  | V <sub>DD</sub> - 0.4 | _   | V    |
| V <sub>OL</sub> <sup>(2)</sup>    | Output low level voltage for an I/O  |                                                      | _                     | 0.8 | V    |
| V <sub>OH</sub> <sup>(2)</sup>    | Output high level voltage for an I/O | $ I_{IO}  = 20 \text{ mA}, V_{DD} \ge 2.7 \text{ V}$ | V <sub>DD</sub> - 1.1 | _   | V    |
| V <sub>OL</sub> <sup>(2)</sup>    | Output low level voltage for an I/O  | II 1 – 6 m A                                         | _                     | 0.2 | V    |
| V <sub>OH</sub> <sup>(2)</sup>    | Output high level voltage for an I/O | I <sub>IO</sub>   = 6 mA                             | V <sub>DD</sub> - 0.2 | _   | V    |
|                                   | Output low level voltage             | I <sub>IO</sub>   = 20 mA, V <sub>DD</sub> ≥ 2.7 V   | _                     | 0.7 | V    |
| V <sub>OLFm+</sub> <sup>(2)</sup> | for an FCf I/O pin in FM mode        | I <sub>IO</sub>   = 10 mA                            | _                     | 0.3 | V    |

Table 6.34 Output voltage characteristics (1)

- 1. The I<sub>IO</sub> current sourced or sunk by the device must always respect the absolute maximum rating, and the sum of the currents sourced or sunk by all the I/Os (I/O ports and control pins) must always respect the absolute maximum ratings.
- 2. Data based on characterization results. Not tested in production.

### Input/output AC characteristics

Unless otherwise specified, the parameters given are derived from tests performed under the ambient temperature and supply voltage conditions summarized in **Table 6.4**.

Table 6.35 I/O AC characteristics (1) (2)

| OSPEEDy[1:0]                 | Symbol                  | Parameter                              | Conditions                                  | Min | Max | Unit  |
|------------------------------|-------------------------|----------------------------------------|---------------------------------------------|-----|-----|-------|
| 7, -1                        | f <sub>max(IO)out</sub> | Maximum frequency (3)                  | OL 50 - 5                                   | _   | 2   | MHz   |
| x0                           | t <sub>f(IO)out</sub>   | Output fall time                       | CL = 50 pF,                                 | _   | 125 |       |
|                              | t <sub>r(IO)out</sub>   | Output rise time                       | $V_{DD} \ge 2.0 \text{ V}$                  | _   | 125 | ns    |
|                              | f <sub>max(IO)out</sub> | Maximum frequency (3)                  | 01 50 5                                     | _   | 10  | MHz   |
| 01                           | t <sub>f(IO)out</sub>   | Output fall time                       | CL = 50 pF,                                 | _   | 25  |       |
|                              | t <sub>r(IO)out</sub>   | Output rise time                       | $V_{DD} \ge 2.0 \text{ V}$                  | _   | 25  | ns    |
|                              |                         |                                        | CL = 30 pF,                                 |     | 50  |       |
|                              |                         |                                        | $V_{DD} \ge 2.7 \text{ V}$                  | _   | 50  |       |
|                              | f                       | Maximum frequency (3)                  | CL = 50 pF,                                 |     | 30  | MHz   |
|                              | f <sub>max(IO)out</sub> | Output fall time                       | $V_{DD} \ge 2.7 \text{ V}$                  | _   | 30  | IVITZ |
|                              |                         |                                        | CL = 50 pF,                                 |     | 20  |       |
|                              |                         |                                        | $2.0 \text{ V} \leq V_{DD} < 2.7 \text{ V}$ | _   |     |       |
|                              | trues .                 | Maximum frequency (3) Output fall time | CL = 30 pF,                                 |     | 5   |       |
|                              |                         |                                        | $V_{DD} \ge 2.7 \text{ V}$                  |     |     |       |
| 11                           |                         |                                        | CL = 50 pF,                                 |     | 8   | ns    |
|                              |                         |                                        | $V_{DD} \ge 2.7 \text{ V}$                  | _   |     | -     |
|                              |                         |                                        | CL = 50 pF,                                 |     | 12  |       |
|                              |                         |                                        | $2.0 \text{ V} \leq V_{DD} < 2.7 \text{ V}$ | _   |     |       |
|                              |                         |                                        | CL = 30 pF,                                 |     | 5   |       |
|                              |                         |                                        | $V_{DD} \ge 2.7 \text{ V}$                  |     | 3   |       |
|                              | <b>t</b>                | Maximum frequency (3)                  | CL = 50 pF,                                 |     | 8   | ns    |
|                              | t <sub>r(IO)out</sub>   | Maximum frequency                      | $V_{DD} \ge 2.7 \text{ V}$                  |     | · · | 113   |
|                              |                         |                                        | CL = 50 pF,                                 | _   | 12  |       |
|                              |                         |                                        | 2.0 V ≤V <sub>DD</sub> < 2.7 V              |     | 12  |       |
| Fm+                          | f <sub>max(IO)out</sub> | Maximum frequency (3)                  | CL = 50 pF,                                 | _   | 2   | MHz   |
| configuration <sup>(4)</sup> | t <sub>f(IO)out</sub>   | Output fall time                       | $V_{DD} \ge 2.0 \text{ V}$                  | _   | 12  |       |
| Johngaradon                  | t <sub>r(IO)out</sub>   | Output rise time                       | v DD <b>- 2.0 v</b>                         | _   | 34  | ns    |
|                              |                         | Pulse width of external                |                                             |     |     |       |
| _                            | t <sub>EXTIpw</sub>     | signals detected by the                | _                                           | 20  | _   | ns    |
|                              |                         | EXTI controller                        |                                             |     |     |       |

- 1. The I/O speed is configured using the SPEEDy [1:0], Refer to the reference manual for a description of GPIO Port configuration register.
- 2. Guaranteed by design, not tested in production
- 3. The maximum frequency is defined in Figure 6.9.
- 4. When Fm+ configuration is set, the I/O speed control is bypassed. Refer to the reference manual for a detailed description of Fm+ I/O configuration.



Figure 6.9 I/O AC characteristics definition

Maximum frequency is achieved if  $(t_r + t_f) \le \frac{2}{3} T$  and if the duty cycle is (45 ~ 55%) when loaded by 50 pF

# 6.3.15. NRST pin characteristics

The NRST pin input driver uses the CMOS technology. It is connected to a permanent pull-up resistor, RPU. Unless otherwise specified, the parameters given in the table below are derived from tests performed under the ambient temperature and supply voltage conditions summarized in **Table 6.4**.

| Symbol                 | Parameter                               | Conditions | Min <sup>(1)</sup>  | Typ <sup>(1)</sup> | Max <sup>(1)</sup>  | Unit |
|------------------------|-----------------------------------------|------------|---------------------|--------------------|---------------------|------|
| V <sub>IL(NRST)</sub>  | NRST input low level voltage            | _          | _                   | _                  | 0.3 V <sub>DD</sub> |      |
| V <sub>IH(NRST)</sub>  | NRST input high level voltage           | _          | 0.7 V <sub>DD</sub> | _                  | _                   | V    |
| V <sub>hys(NRST)</sub> | NRST Schmitt trigger voltage hysteresis | _          | _                   | 200                | _                   | mV   |
| R <sub>PU</sub>        | Weak pull-up equivalent resistor        | _          | _                   | 4.3                | _                   | kΩ   |
| $V_{F(NRST)}$          | NRST input filtered pulse               | _          | _                   | 160                | _                   |      |
| $V_{NF(NRST)}$         | NRS Tinput not filtered pulse           | _          | 500                 | _                  | _                   | ns   |

Table 6.36 NRST pin characteristics

1. Data based on design simulation only. Not tested in production.



Figure 6.10 Recommended NRST pin protection

- 1. The external capacitor protects the device against parasitic resets.
- 2. The user must ensure that the level on the NRST pin can go below the  $V_{\text{IL}(NRST)}$  max level specified in Table 6.36. Otherwise the reset will not be taken into account by the device.

# 6.3.16. 12-bit ADC characteristics

Unless otherwise specified, the parameters given in **Table 6.37** are derived from tests performed under the conditions summarized in **Table 6.4**.

Note: It is recommended to perform a calibration after each power-up.

Table 6.37 ADC characteristics

| Symbol                             | Parameter                                 | Conditions                                     | Min                              | Тур | Max               | Unit                |
|------------------------------------|-------------------------------------------|------------------------------------------------|----------------------------------|-----|-------------------|---------------------|
|                                    |                                           | ADC_VREF = VDDA,<br>ADCCLK ≤ 500 kHz           | 2.0                              | _   | 5.5               | V                   |
| $V_{DDA}$                          | Analog supply voltage for ADC ON          | ADC_VREF = VDDA,<br>ADCCLK ≤ 16 MHz            | 2.4                              | _   | 5.5               | \<br>\              |
|                                    |                                           | ADC_VREF = Int.2.5 V,<br>ADCCLK ≤ 250 kHz      | 2.7                              | _   | 5.5               | V                   |
| I <sub>DDA(ADC)</sub>              | Current consumption of the ADC (1)        | $V_{DD} = V_{DDA} = 3.3 \text{ V}$             |                                  | 0.8 | _                 | mA                  |
| f <sub>ADC</sub>                   | ADC clock frequency                       | ADC_VREF = Internal reference voltage          | 1                                | _   | 250               | kHz                 |
|                                    |                                           | _                                              | _                                | 14  | _                 | MHz                 |
| f <sub>S</sub> <sup>(2)</sup>      | Sampling rate                             | _                                              | _                                | 1   | _                 | MHz                 |
| f <sub>TRIG</sub> <sup>(2)</sup>   | External trigger                          | f <sub>ADC</sub> = 14 MHz                      |                                  | _   | 823               | kHz                 |
| T <sub>TRIG</sub> ` ′              | frequency                                 | _                                              | _                                | _   | 17                | 1/f <sub>ADC</sub>  |
| V <sub>AIN</sub>                   | Conversion voltage range                  | _                                              | 0                                | _   | V <sub>REF+</sub> | V                   |
| R <sub>AIN</sub> <sup>(2)</sup>    | External input impedance                  | _                                              | _                                | _   | 50                | kΩ                  |
| R <sub>ADC</sub> <sup>(2)</sup>    | Sampling switch resistance                | _                                              | _                                | 1   | _                 | kΩ                  |
| C <sub>ADC</sub> <sup>(2)</sup>    | Internal sample and hold capacitor        | _                                              | _                                | 3   | _                 | pF                  |
| , (2)(3)                           | Oalth and a class                         | f <sub>ADC</sub> = 14 MHz                      |                                  | 8.4 | •                 | μs                  |
| t <sub>CAL</sub> <sup>(2)(3)</sup> | Calibration time                          | _                                              | 117                              |     |                   | 1/f <sub>ADC</sub>  |
| W <sub>LATENCY</sub> (2)(4)        | ADC_DR register ready latency             | _                                              | 2                                | _   | 3                 | 1/f <sub>PCLK</sub> |
| t <sub>latr</sub> <sup>(2)</sup>   | Trigger conversion latency                | _                                              | 2                                | _   | 3                 | 1/f <sub>ADC</sub>  |
| Jitter <sub>ADC</sub>              | ADC jitter on trigger conversion          | _                                              | _                                | 1   | _                 | 1/f <sub>ADC</sub>  |
| t <sub>S</sub> <sup>(2)</sup>      | Compling time                             | f <sub>ADC</sub> = 14 MHz                      | 0.107                            | _   | 17.1              | μs                  |
| ls` ´                              | Sampling time                             | _                                              | 1.5                              | _   | 239.5             | 1/f <sub>ADC</sub>  |
| t <sub>STAB</sub> <sup>(2)</sup>   | Stabilization time                        | _                                              | 20                               |     |                   | 1/f <sub>ADC</sub>  |
| t <sub>CONV</sub> <sup>(2)</sup>   | Total conversion time (including sampling | f <sub>ADC</sub> = 14 MHz<br>12-bit resolution | 1                                | _   | 18                | μs                  |
|                                    | time)                                     | 12-bit resolution                              | 14 to 252 (t <sub>S</sub> +12.5) |     |                   | 1/f <sub>ADC</sub>  |

- 1. During conversion of the sampled value (12.5 x ADC clock period), an additional consumption of 100  $\mu$ A on IDDA and 60  $\mu$ A on IDD should be taken into account
- 2. Guaranteed by design, not tested in production
- 3. Specified value includes only ADC timing. It does not include the latency of the register access
- 4. This parameter specify latency for transfer of the conversion result to the ADC\_DR register. EOC flag is set at this time.

#### Equation 1: R<sub>AIN</sub> max formula

$$R_{AIN} < \frac{T_S}{f_{ADC} \times C_{ADC} \times In(2^{N+2})} - R_{ADC}$$

The formula above (Equation 1) is used to determine the maximum external impedance allowed for an error below 1/4 of LSB. Here N = 12 (from 12-bit resolution).

| All All All             |                     |                                 |  |  |  |  |
|-------------------------|---------------------|---------------------------------|--|--|--|--|
| T <sub>S</sub> (cycles) | t <sub>S</sub> (μs) | $R_{AIN}$ max $(k\Omega)^{(1)}$ |  |  |  |  |
| 1.5                     | 0.11                | 2.7                             |  |  |  |  |
| 7.5                     | 0.54                | 17.4                            |  |  |  |  |
| 13.5                    | 0.96                | 32.1                            |  |  |  |  |
| 28.5                    | 2.04                | NA                              |  |  |  |  |
| 41.5                    | 2.96                | NA                              |  |  |  |  |
| 55.5                    | 3.96                | NA                              |  |  |  |  |
| 71.5                    | 5.11                | NA                              |  |  |  |  |
| 239.5                   | 17.1                | NA                              |  |  |  |  |

Table 6.38  $R_{AIN}$  max for  $f_{ADC} = 14$  MHz

# 1. Guaranteed by design, not tested in production

Table 6.39 ADC accuracy (1)(2)(3)

| Symbol | Parameter                    | Tes                                                             | Test conditions                                                                       |    | Max <sup>(4)</sup> | Unit |
|--------|------------------------------|-----------------------------------------------------------------|---------------------------------------------------------------------------------------|----|--------------------|------|
| ET     | Total unadjusted error       |                                                                 |                                                                                       | ±4 | _                  |      |
| EO     | Offset error                 | $F_{HCLK} = 8 \text{ MHz}$ $V_{DD} = V_{DDA} = 5 \text{ V}, A$  | $V_{DD} = V_{DDA} = 5 \text{ V, ADC\_VREF=}V_{DDA}$<br>$R_{AIN} < 10 \text{ k}\Omega$ |    | _                  |      |
| EG     | Gain error                   | $R_{AIN} < 10 \text{ k}\Omega$<br>$T_A = 25 \text{ °C}$         |                                                                                       |    |                    |      |
| ED     | Differential linearity error |                                                                 | ADCVref = V <sub>DDA</sub>                                                            | ±1 | _                  |      |
| EL     | Integral linearity error     | F <sub>HCLK</sub> = 8 MHz,                                      | f <sub>ADC</sub> = 14 MHz                                                             | ±1 | _                  | LSB  |
| ED     | Differential linearity error | $V_{DD} = V_{DDA} = 5 \text{ V}$ $R_{AIN} < 10 \text{ k}\Omega$ | ADCVref = Int 2.5V                                                                    | ±1 | _                  |      |
| EL     | Integral linearity error     | T <sub>A</sub> = 25 °C                                          | $f_{ADC} = 250 \text{ kHz}$                                                           | ±2 | _                  |      |
| ED     | Differential linearity error |                                                                 | ADCVref = Int 1.5V<br>f <sub>ADC</sub> = 250 kHz                                      | ±1 | _                  |      |

| Symbol | Parameter                    | Tes | Test conditions             |    | Max <sup>(4)</sup> | Unit |
|--------|------------------------------|-----|-----------------------------|----|--------------------|------|
| EL     | Integral linearity error     |     |                             | ±2 | _                  |      |
| ED     | Differential linearity error |     | ADCVref = Int 0.625V        | ±2 | _                  |      |
| EL     | Integral linearity error     |     | $f_{ADC} = 250 \text{ kHz}$ | ±3 | _                  |      |

- 1. ADC DC accuracy values are measured after internal calibration.
- 2. ADC Accuracy vs. Negative Injection Current: Injecting negative current on any of the standard (non-robust) analog input pins should be avoided as this significantly reduces the accuracy of the conversion being performed on another analog input. It is recommended to add a Schottky diode (pin to ground) to standard analog pins which may potentially inject negative current. Any positive injection current within the limits specified for I<sub>INJ(PIN)</sub> andΣI<sub>INJ(PIN)</sub> in Section 6.3.14 does not affect the ADC accuracy.
- 3. Better performance may be achieved in restricted VDDA, frequency and temperature ranges.
- 4. Data based on characterization results, not tested in production.



Figure 6.11 ADC accuracy characteristics



Figure 6.12 Typical connection diagram using the ADC

- 1. Refer to Table 6.37: ADC characteristics for the values of  $R_{AIN}$ ,  $R_{ADC}$  and  $C_{ADC}$ .
- Cparasitic represents the capacitance of the PCB (dependent on soldering and PCB layout quality) plus
  the pad capacitance (roughly 7 pF). A high Cparasitic value will downgrade conversion accuracy. To
  remedy this, f<sub>ADC</sub> should be reduced.

### General PCB design guidelines

Power supply decoupling should be performed as shown in **Figure 6.3**: Power supply scheme. The 10 nF capacitor should be ceramic (good quality) and it should be placed as close as possible to the chip.

# 6.3.17. Temperature sensor(V<sub>TS</sub>) characteristics

Symbol Parameter Unit Min Typ Max V<sub>TS</sub> linearity with temperature °C ±1.4 ±2 Avg Slope(1) mV/°C Average slope 4.3  $V_{25}$ Voltage at 25 °C (± 5 °C) (2) ٧ 1.50  $t_{\text{START}}^{(1)}$ ADC\_IN16 buffer startup time 10 μs ADC sampling time when reading the  $t_{\text{S\_temp}}^{\phantom{\text{(1)}}}$ 4 μs temperature

Table 6.40 TS characteristics

- 1. Guaranteed by design, not tested in production.
- 2. Measured at  $V_{DDA} = 3.3 \text{ V} \pm 10 \text{ mV}$ . The  $V_{25}$  ADC conversion result is stored in the TS\_CAL1 byte. Refer to **Table 3.2**: Temperature sensor calibration values.

# 6.3.18. I/O Sample and hold circuit characteristics

Table 6.41 IOSH characteristics

| Symbol                                  | Parameter                                            |      | Тур  | Max                    | Unit |
|-----------------------------------------|------------------------------------------------------|------|------|------------------------|------|
| t <sub>S_iosh</sub> <sup>(1)</sup>      | ADC sampling time when reading the V <sub>IOSH</sub> | _    | 4    | _                      | μs   |
| +                                       | I/O input sampling time                              | _    | 3.32 | _                      | 116  |
| T <sub>IOSH_SAMP</sub>                  | (refer to formula 1 and Table 6.42)                  |      |      |                        | μs   |
| <b>,</b> (1)                            | I/O voltage output hold time (after disabling        | _    | 1    | _                      | mc   |
| t <sub>IOSH_HOLD</sub> (1)              | sample)                                              |      |      |                        | ms   |
| V <sub>IOSH_AIN</sub> <sup>(1)</sup>    | I/O input voltage range                              | 0.5V | _    | V <sub>DDA</sub> -1.5V | V    |
| V <sub>IOSH_OFFSET</sub> <sup>(1)</sup> | IOSH Offset voltage                                  | -5   | _    | 5                      | mV   |

1. Guaranteed by design, not tested in production.

#### Formula1:

$$t_{IOSH\_SAMP} > [0.04 \times R + 2.84] (\mu s)$$

Table 6.42 Minimum value of  $t_{\text{IOSH\_SAMP}}$  at different external series resistor

| Res(kΩ) | t <sub>IOSH_SAMP</sub> (μs) <sup>(1)</sup> |
|---------|--------------------------------------------|
| > 50    | (Not recommended)                          |
| 50      | 4.84                                       |
| 25      | 3.84                                       |
| 12      | 3.32                                       |
| < 12    | 3.32                                       |

1. Guaranteed by design, not tested in production.

# 6.3.19. Operational amplifier characteristics

Table 6.43 Operational amplifier characteristics

| Symbol                                | Parameter                                                                   | Min             | Тур   | Max                    | Unit |
|---------------------------------------|-----------------------------------------------------------------------------|-----------------|-------|------------------------|------|
| t <sub>S_op</sub> <sup>(1)</sup>      | ADC sampling time when reading the output of OPAMP                          | _               | 4     | _                      | μs   |
| t <sub>OP_SAMP</sub> <sup>(1)</sup>   | Internal time between I/O sample and output stable                          | _               | 300   | _                      | μs   |
| $V_{OP\_AIN}^{(1)}$                   | IO input voltage range, V <sub>DD</sub> =5V                                 | V <sub>SS</sub> | _     | V <sub>DDA</sub> – 1.5 | V    |
| V <sub>OP_OFFSET</sub> <sup>(1)</sup> | Offset voltage                                                              | _               | ±0.75 | _                      | mV   |
| GBW <sup>(1)</sup>                    | Gain bandwidth                                                              | _               | 2.49  | _                      | MHz  |
| PSRR <sup>(1)</sup>                   | Power supply rejection ratio, V <sub>DD</sub> =5V                           | _               | 100   | _                      | dB   |
| CMRR <sup>(1)</sup>                   | common mode rejection ratio,<br>VCM=V <sub>DD</sub> /2, V <sub>DD</sub> =5V | _               | 100   | _                      | dB   |
| GAIN <sup>(1)</sup>                   | Voltage gain                                                                | _               | 135   | _                      | dB   |

1. Guaranteed by design, not tested in production.

# 6.3.20. Comparator

Table 6.44 Comparator Characteristics

| Symbol                | Parameter                   |       | Min | Тур | Max                   | Unit |
|-----------------------|-----------------------------|-------|-----|-----|-----------------------|------|
| $V_{DDA}$             | Analog supply voltage       |       | 2.0 | _   | 5.5                   | ٧    |
|                       | Comparator input voltage    | COMP1 | 1.0 | _   | V <sub>DDA</sub> -0.5 |      |
| $V_{IN}$              |                             | COMP2 | 0.5 | _   | V <sub>DDA</sub> -1.5 | V    |
|                       | range <sup>(1)</sup>        | COMP3 | 0.5 | _   | V <sub>DDA</sub> -1.5 |      |
|                       |                             | COMP1 | _   | ±6  | _                     |      |
| V <sub>offset</sub> C | Offset error <sup>(2)</sup> | COMP2 |     | ±4  | _                     | mV   |
|                       | COMP3                       |       | _   | ±5  | _                     |      |
| I <sub>DD(comp)</sub> | power dissipation           |       | _   | 60  | _                     | μΑ   |

<sup>1.</sup> -40 - 85 °C,  $V_{DD} = 2.0 - 5.5$  V;

# 6.3.21. Timer characteristics

Refer to **Section 6.3.14**: I/O port characteristics for details on the input/output alternate function characteristics (output compare, input capture, external clock, PWM output).

Table 6.45 TIMx characteristics

| Symbol                 | Parameter               | Conditions                    | Min <sup>(1)</sup> | Max <sup>(1)</sup>      | Unit                 |
|------------------------|-------------------------|-------------------------------|--------------------|-------------------------|----------------------|
| + /TIM)                | Timer resolution time   | _                             |                    | _                       | t <sub>TIMXCLK</sub> |
| t <sub>res</sub> (TIM) | Timer resolution time   | f <sub>TIMXCLK</sub> = 96 MHz | 10.4               | _                       | ns                   |
| f <sub>EXT</sub>       | Timer external clock    |                               |                    | f <sub>TIMXCLK</sub> /2 | MHz                  |
| IEXT                   | frequency on CH1 to CH4 | f <sub>TIMXCLK</sub> = 96 MHz | 0                  | 48 MHz                  | MHz                  |
| +                      | 16-bit timer period     | _                             |                    | 65536                   | t <sub>TIMXCLK</sub> |
| <sup>t</sup> COUNTER   |                         | f <sub>TIMXCLK</sub> = 96 MHz | 0.0104             | 683                     | μs                   |
| t <sub>MAX COUNT</sub> | maximum count           | _                             |                    | 65536*65536             | t <sub>TIMXCLK</sub> |
|                        |                         | f <sub>TIMXCLK</sub> = 96 MHz | _                  | 44.74                   | s                    |

<sup>1.</sup> Guaranteed by design, not tested in production.

Table 6.46 IWDG min/max timeout period at 40 kHz (LSI) (1)

| Prescaler | PR[2:0] | Min timeout<br>RL[1:0]=0x000 | Max timeout<br>RL[1:0]=0xFFF | Unit |
|-----------|---------|------------------------------|------------------------------|------|
| /4        | 0       | 0.1                          | 409.6                        |      |
| /8        | 1       | 0.2                          | 819.2                        |      |
| /16       | 2       | 0.4                          | 1638.4                       |      |
| /32       | 3       | 0.8                          | 3276.8                       | ms   |
| /64       | 4       | 1.6                          | 6553.6                       |      |
| /128      | 5       | 3.2                          | 13107.2                      |      |
| /256      | 6/7     | 6.4                          | 26214.4                      |      |

<sup>2.</sup> -40 - 85 °C, Vin =  $V_{DD}/2$ ,  $V_{DD} = 2.0 - 5.5$  V.

 These timings are given for a 40 kHz clock but the microcontroller internal RC frequency can vary from 30 to 60 kHz. Moreover, given an exact RC oscillator frequency, the exact timings still depend on the phasing of the APB interface clock versus the LSI clock so that there is always a full RC period of uncertainty.

Table 6.47 WWDG min/max timeout value at 96 MHz

| Prescaler | WDGTB | Min timeout value | Max timeout value | Unit    |
|-----------|-------|-------------------|-------------------|---------|
| 1         | 0     | 0.0427            | 2.7307            |         |
| 2         | 1     | 0.1138            | 7.2818            | <b></b> |
| 4         | 2     | 0.1707            | 10.9227           | ms      |
| 8         | 3     | 0.3413            | 21.8453           |         |

#### 6.3.22. Communication interfaces

#### **SPI** characteristics

Unless otherwise specified, the parameters given in **Table 6.48** are derived from tests performed under the conditions summarized in **Table 6.4**.

Refer to **Section 6.3.14**: I/O port characteristics for details on the input/output alternate function characteristics (NSS, SCK, MOSI, MISO).

Table 6.48 SPI characteristics (1)

| Symbol                               | Parameter                    | Conditions                                               | Min                     | Max                    | Unit |
|--------------------------------------|------------------------------|----------------------------------------------------------|-------------------------|------------------------|------|
| f <sub>SCK</sub>                     | SDI alook froguency          | Master mode                                              | _                       | 36                     | MUZ  |
| 1/t <sub>C(SCK)</sub>                | SPI clock frequency          | Slave mode                                               | _                       | 18                     | MHz  |
| $t_{r(SCK)}$ $t_{f(SCK)}$            | SPI clock rise and fall time | Capacitive load: C = 15 pF                               |                         | 6                      | ns   |
| t <sub>su(NSS)</sub> <sup>(2)</sup>  | NSS setup time               | Slave mode                                               | 4T <sub>PCLK</sub>      | _                      |      |
| t <sub>su(NSS)</sub> (2)             | NSSB hold time               | Slave mode                                               | 2T <sub>PCLK</sub> + 10 | _                      | ns   |
| t <sub>W(SCKH)</sub>                 | SCK high and low time        | Master mode,<br>f <sub>PCLK</sub> = 36 MHz prescaler = 4 | T <sub>PCLK</sub> /2-2  | T <sub>PCLK</sub> /2+1 |      |
| t <sub>su(MI)</sub>                  | Data input actus time        | Master mode                                              | 4                       | _                      |      |
| $t_{su(SI)}$                         | Data input setup time        | Slave mode                                               | 5                       | _                      |      |
| t <sub>h(MI)</sub>                   | Data input hald time         | Master mode                                              | 4                       | _                      |      |
| $t_{h(SI)}$                          | Data input hold time         | Slave mode                                               | 5                       | _                      |      |
| t <sub>a(SO)</sub> <sup>(2)(3)</sup> | Data output access time      | Slave mode,<br>f <sub>PCLK</sub> = 24 MHz                | 0                       | 4 T <sub>PCLK</sub>    | ns   |
| t <sub>dis(SO)</sub> <sup>(3)</sup>  | Data output disable time     | Slave mode                                               | 0                       | 18                     |      |
| t <sub>v(SO)</sub>                   | Data output valid time       | Slave mode<br>(after enable edge)                        | _                       | 22.5                   |      |
| t <sub>v(MO)</sub>                   | Data output valid time       | Master mode<br>(after enable edge)                       |                         | 6                      |      |
| t <sub>h(SO)</sub>                   | Data output hold time        | Slave mode                                               | 11.5                    | _                      |      |

|                    |                                  | (after enable edge)             |    |    |   |
|--------------------|----------------------------------|---------------------------------|----|----|---|
| t <sub>h(MO)</sub> |                                  | Master mode (after enable edge) | 2  | _  |   |
| Duty(SCK)          | SPI slave input clock duty cycle | Slave mode                      | 25 | 75 | % |

- 1. Data based on characterization results, not tested in production
- 2. Min time is for the minimum time to drive the output and the max time is for the maximum time to validate the data.
- 3. Min time is for the minimum time to invalidate the output and the max time is for the maximum time to put the data in Hi-Z







Figure 6.13 SPI timing diagram – slave mode and CPHA=0

Figure 6.14 SPI timing diagram - slave mode and CPHA=1



Figure 6.15 SPI timing diagram - master mode

# 7. Package information

The device is available in LQFP48 packages. The specific package size information is shown below:



| Symbol | Millimeters |       |       | Inches   |       |       |
|--------|-------------|-------|-------|----------|-------|-------|
|        | Min         | Тур   | Max   | Min      | Тур   | Max   |
| А      | _           | _     | 1.600 | _        | _     | 0.063 |
| A1     | 0.050       | _     | 0.150 | 0.002    | _     | 0.006 |
| A2     | 1.350       | 1.400 | 1.450 | 0.053    | 0.055 | 0.057 |
| А3     | 0.590       | 0.640 | 0.690 | 0.023    | 0.025 | 0.027 |
| b      | 0.180       | _     | 0.260 | 0.007    | _     | 0.010 |
| b1     | 0.170       | 0.200 | 0.230 | 0.007    | 0.008 | 0.009 |
| С      | 0.130       | _     | 0.170 | 0.005    | _     | 0.007 |
| c1     | 0.120       | 0.130 | 0.140 | 0.005    | 0.005 | 0.006 |
| D      | 8.800       | 9.000 | 9.200 | 0.346    | 0.354 | 0.362 |
| D1     | 6.900       | 7.000 | 7.100 | 0.272    | 0.276 | 0.280 |
| E      | 8.800       | 9.000 | 9.200 | 0.346    | 0.354 | 0.362 |
| E1     | 6.900       | 7.000 | 7.100 | 0.272    | 0.276 | 0.280 |
| eB     | 8.100       | _     | 8.250 | 0.319    | _     | 0.325 |
| е      | 0.500BSC    |       |       | 0.020BSC |       |       |
| L      | 0.450       | _     | 0.750 | 0.018    |       | 0.030 |
| L1     | 1.000REF    |       |       | 0.039REF |       |       |
| θ      | 0°          | _     | 7°    | 0°       | _     | 7°    |