Table 1. STM32L0x3 memory density

| Memory density | Category 3                     | Category 5                     |
|----------------|--------------------------------|--------------------------------|
| 16 Kbytes      | -                              | -                              |
| 32 Kbytes      | STM32L053x<br>STM32L063x (AES) | -                              |
| 64 Kbytes      | STM32L053x<br>STM32L063x (AES) | STM32L073x<br>STM32L083x (AES) |
| 128 Kbytes     | -                              | STM32L073x<br>STM32L083x (AES) |
| 192 Kbytes     | -                              | STM32L073x<br>STM32L083x (AES) |

Table 2. Overview of features per category

| Feature                                        | Category 3                    | Category 5    |
|------------------------------------------------|-------------------------------|---------------|
| MPU                                            | full-featured                 | full-featured |
| NVM                                            | full-featured,<br>single bank | full-featured |
| Cyclic redundancy check calculation unit (CRC) | full-featured                 | full-featured |
| Firewall (FW)                                  | full-featured                 | full-featured |
| Power control (PWR)                            | full-featured                 | full-featured |
| Reset and clock control (RCC)                  | full-featured                 | full-featured |
| Clock recovery system (CRS)                    | full-featured                 | full-featured |
| GPIOA                                          | full-featured                 | full-featured |
| GPIOB                                          | full-featured                 | full-featured |
| GPIOC                                          | full-featured                 | full-featured |
| GPIOD                                          | [2]                           | full-featured |
| GPIOE                                          | -                             | full-featured |
| GPIOH                                          | [0:1]                         | [0:1][9:10]   |
| System configuration controller (SYSCFG)       | full-featured                 | full-featured |
| Direct memory access controller (DMA1)         | full-featured                 | full-featured |
| Nested vectored interrupt controller (NVIC)    | full-featured                 | full-featured |
| Extended interrupt and event controller (EXTI) | full-featured                 | full-featured |
| Analog-to-digital converter (ADC1)             | full-featured                 | full-featured |
| Digital-to-analog converter (DAC1)             | full-featured                 | full-featured |
| Digital-to-analog converter (DAC2)             | -                             | full-featured |
| Comparator (COMP1)                             | full-featured                 | full-featured |
| Comparator (COMP2)                             | full-featured                 | full-featured |

54/1040 RM0367 Rev 8



### 3 Flash program memory and data EEPROM (FLASH)

#### 3.1 Introduction

The non-volatile memory (NVM) is composed of:

- Up to 192 Kbytes of Flash program memory. This area is used to store the application code.
- Up to 6 Kbytes of data EEPROM
- An information block:
  - Up to 8 Kbytes of System memory
  - Up to 8x4 bytes of user Option bytes
  - Up to 96 bytes of factory Option bytes

### 3.2 **NVM** main features

The NVM interface features:

- Read interface organized by word, half-word or byte in every area
- Programming in the Flash memory performed by word or half-page
- Programming in the Option bytes area performed by word
- Programming in the data EEPROM performed by word, half-word or byte (granularity of the data EEPROM is one word, erase/write endurance cycles are linked to one word
- Erase operation performed by page (in Flash memory, data EEPROM and Option bytes)
- Option byte Loader
- ECC (Error Correction Code): 6 bits stored for every word to recognize and correct just one error
- Mass erase operation
- Read / Write protection
- PCROP protection
- Low-power mode
- Category 5 devices only:
  - Dual-bank memory with read-while-write
  - Dual-bank boot capability allowing to boot either from Bank 1 or Bank 2 at startup
  - Bank swapping capability.

66/1040 RM0367 Rev 8



# 3.3 NVM functional description

## 3.3.1 NVM organization

The NVM is organized as 32-bit memory cells that can be used to store code, data, boot code or Option bytes.

The memory array is divided into pages. A page is composed of 32 words (or 128 bytes) in Flash program memory and System memory, and 1 single word (or 4 bytes) in data EEPROM and Option bytes areas (user and factory). The erase/write endurance cycles are linked to one page granularity for Flash program memory and one single word granularity for data EEPROM.

A Flash sector is made of 32 pages (or 4 Kbytes). The sector is the granularity of the write protection.

Table 5. NVM organization (category 3 devices)

| l I                   | rabio o. ittiii organize  | <u> </u>        | , ,      |                   |
|-----------------------|---------------------------|-----------------|----------|-------------------|
| NVM                   | NVM addresses             | Size<br>(bytes) | Name     | Description       |
|                       | 0x0800 0000 - 0x0800 007F | 128 bytes       | Page 0   |                   |
|                       | 0x0800 0080 - 0x0800 00FF | 128 bytes       | Page 1   | sector 0          |
|                       | -                         | -               | -        | Sector 0          |
|                       | 0x0800 0F80 - 0x0800 0FFF | 128 bytes       | Page 31  |                   |
|                       |                           |                 |          |                   |
|                       | 0x0800 7000 - 0x0800 707F | 128 bytes       | Page 224 |                   |
| Flash program         | 0x0800 7080 - 0x0800 70FF | 128 bytes       | Page 225 | <del> </del>      |
| memory <sup>(1)</sup> | -                         | -               | -        | sector 7          |
|                       | 0x0800 7F80 - 0x0800 7FFF | 128 bytes       | Page 255 |                   |
|                       | :                         |                 |          |                   |
|                       | 0x0800 F000 - 0x0800 F07F | 128 bytes       | Page 480 |                   |
|                       | 0x0800 F080 - 0x0800 F0FF | 128 bytes       | Page 481 | sector 15         |
|                       | -                         | -               | -        | Sector 15         |
|                       | 0x0800 FF80 - 0x0800 FFFF | 128 bytes       | Page 511 |                   |
| Data EEPROM           | 0x0808 0000 - 0x0808 07FF | 2 Kbytes        | -        | Data EEPROM       |
|                       | 0x1FF0 0000 - 0x1FF0 0FFF | 4 Kbytes        | -        | System memory     |
| Information block     | 0x1FF8 0020 - 0x1FF8 007F | 96 bytes        | -        | Factory Options   |
|                       | 0x1FF8 0000 - 0x1FF8 001F | 32 bytes        | -        | User Option bytes |

<sup>1.</sup> For 32 Kbyte category 3 devices, the Flash program memory is divided into 256 pages of 128 bytes each.



Table 6. NVM organization for UFB = 0 (192 Kbyte category 5 devices)

| NVM                  | NVM addresses              | Size<br>(bytes) | Name      | Descrip          | otion    |
|----------------------|----------------------------|-----------------|-----------|------------------|----------|
|                      | 0x0800 0000 - 0x0800 007F  | 128 bytes       | Page 0    |                  |          |
|                      | 0x0800 0080 - 0x0800 00FF  | 128 bytes       | Page 1    |                  |          |
|                      | -                          | -               | -         | sector 0         |          |
|                      | 0x0800 0F80 - 0x0800 0FFF  | 128 bytes       | Page 31   |                  |          |
|                      |                            |                 |           |                  |          |
|                      | ·                          | -               | •         |                  |          |
| _                    | 0x0800 7000 - 0x0800 707F  | 128 bytes       | Page 224  | <u>'</u>         |          |
|                      | 0x0800 7080 - 0x0800 70FF  | 128 bytes       | Page 225  |                  | Bank 1   |
| <u> </u>             | 0x0000 7000 - 0x0000 701 1 | -               | - age 223 | sector 7         |          |
| _                    | -                          |                 |           | _                |          |
| Elach program        | 0x0800 7F80 - 0x0800 7FFF  | 128 bytes       | Page 255  |                  | 1        |
| Flash program memory | •                          | -               |           |                  |          |
|                      | •                          |                 |           |                  |          |
|                      | -                          | -               | -         |                  |          |
|                      | 0x0801 7F80- 0x0801 7FFF   | 128 bytes       | Page 767  | sector 23        |          |
|                      | 0x0801 8000 - 0x0801 807F  | 128 bytes       | Page 768  | sector 24        |          |
|                      |                            |                 |           |                  |          |
|                      | •                          |                 |           |                  |          |
|                      | 0x0802 F000 - 0x0802 F07F  | 128 bytes       | Page 1504 |                  | Bank 2   |
|                      | 0x0802 F080 - 0x0802 F0FF  | 128 bytes       | Page 1505 |                  |          |
|                      | -                          | -               | <u> </u>  | sector 47        |          |
|                      | 0x0802 FF80 - 0x0802 FFFF  | 128 bytes       | Page 1535 |                  |          |
| D / FEDDOM           | 0x0808 0000 - 0x0808 0BFF  | 0.14            | -         | Data EEPRO       | M Bank 1 |
| Data EEPROM —        | 0x0808 0C00 - 0x0808 17FF  | 6 Kbytes        | -         | Data EEPROM Bank |          |
|                      | 0x1FF0 0000 - 0x1FF0 1FFF  | 8 Kbytes        | -         | System n         | nemory   |
| Information block    | 0x1FF8 0020 - 0x1FF8 007F  | 96 bytes        | -         | Factory C        | Options  |
|                      | 0x1FF8 0000 - 0x1FF8 001F  | 32 bytes        | -         | - User Option    |          |



Table 7. Flash memory and data EEPROM remapping (192 Kbyte category 5 devices)

|               |               | NVM addresses                            |                                          | Remapped addresses                       |                                          |
|---------------|---------------|------------------------------------------|------------------------------------------|------------------------------------------|------------------------------------------|
| NVM           | Description   | MEM_MODE = 0,<br>BOOT0= 0 and<br>UFB = 0 | MEM_MODE = 0,<br>BOOT0= 0 and<br>UFB = 1 | MEM_MODE = 0,<br>BOOT0= 0 and<br>UFB = 0 | MEM_MODE = 0,<br>BOOT0= 0 and<br>UFB = 1 |
| Flash         | Bank 1        | 0x0800 0000 -<br>0x0801 7FFF             | 0x0801 8000 -<br>0x0802 FFFF             | 0x0000 0000 -<br>0x0001 7FFF             | 0x0001 8000 -<br>0x0002 FFFF             |
| memory        | memory Bank 2 | 0x0801 8000 -<br>0x0802 FFFF             | 0x08000 0000 -<br>0x0801 7FFF            | 0x0001 8000 -<br>0x0002 FFFF             | 0x0000 0000 -<br>0x0001 7FFF             |
| Data          | Bank 1        | 0x0808 0000 -<br>0x0808 0BFF             | 0x0808 0C00 -<br>0x0808 17FF             | 0x0008 0000 -<br>0x0008 0BFF             | 0x0008 0C00 -<br>0x0008 17FF             |
| EEPROM Bank 2 | Bank 2        | 0x0808 0C00 -<br>0x0808 17FF             | 0x0808 0000 -<br>0x0008 0BFF             | 0x0008 0C00 -<br>0x0008 17FF             | 0x0008 0000 -<br>0x0008 0BFF             |

Table 8. NVM organization for UFB = 0 (128 Kbyte category 5 devices)

| NVM           | NVM addresses             | Size (bytes) | Name      | Descr              | iption    |  |
|---------------|---------------------------|--------------|-----------|--------------------|-----------|--|
|               | 0x0800 0000 - 0x0800 007F | 128 bytes    | Page 0    |                    |           |  |
|               | 0x0800 0080 - 0x0800 00FF | 128 bytes    | Page 1    | sector 0           |           |  |
|               | -                         | -            | -         | Sector 0           |           |  |
|               | 0x0800 0F80 - 0x0800 0FFF | 128 bytes    | Page 31   |                    |           |  |
|               |                           | -            |           |                    |           |  |
|               |                           |              |           |                    |           |  |
|               | 0x0800 7000 - 0x0800 707F | 128 bytes    | Page 224  |                    | Bank 1    |  |
|               | 0x0800 7080 - 0x0800 70FF | 128 bytes    | Page 225  | · _                |           |  |
|               | -                         | -            | -         | sector 7           |           |  |
| Flash program | 0x0800 7F80 - 0x0800 7FFF | 128 bytes    | Page 255  |                    |           |  |
| memory        |                           |              |           |                    |           |  |
|               |                           |              |           |                    |           |  |
|               | 0x0800 FF80- 0x0800 FFFF  | 128 bytes    | Page 511  | sector 15          |           |  |
|               | 0x0801 0000 - 0x0801 007F | 128 bytes    | Page 512  | sector 16          |           |  |
|               |                           |              |           |                    |           |  |
|               | •                         |              |           |                    |           |  |
|               | 0x0801 F000 - 0x0801 F07F |              | Page 992  |                    | Bank 2    |  |
|               |                           |              |           |                    |           |  |
|               | -                         | -            | -         | sector 31          |           |  |
|               | 0x0801 FF80 - 0x0801 FFFF | 128 bytes    | Page 1023 | 1                  |           |  |
| D / EEDDOM    | 0x0808 0000 - 0x0808 0BFF | 0.141.1      | -         | Data EEPR          | OM Bank 1 |  |
| Data EEPROM   | 0x0808 0C00 - 0x0808 17FF | 6 Kbytes     | -         | Data EEPROM Bank 2 |           |  |



RM0367 Rev 8 69/1040

Table 8. NVM organization for UFB = 0 (128 Kbyte category 5 devices) (continued)

| NVM               | NVM addresses             | Size (bytes) | Name | Description       |
|-------------------|---------------------------|--------------|------|-------------------|
|                   | 0x1FF0 0000 - 0x1FF0 1FFF | 8 Kbytes     | -    | System memory     |
| Information block | 0x1FF8 0020 - 0x1FF8 007F | 96 bytes     | -    | Factory Options   |
|                   | 0x1FF8 0000 - 0x1FF8 001F | 32 bytes     |      | User Option bytes |

Table 9. Flash memory and data EEPROM remapping (128 Kbyte category 5 devices)

|               |             | NVM addresses                            |                                          | Remapped addresses                       |                                          |
|---------------|-------------|------------------------------------------|------------------------------------------|------------------------------------------|------------------------------------------|
| NVM           | Description | MEM_MODE = 0,<br>BOOT0= 0 and<br>UFB = 0 | MEM_MODE = 0,<br>BOOT0= 0 and<br>UFB = 1 | MEM_MODE = 0,<br>BOOT0= 0 and<br>UFB = 0 | MEM_MODE = 0,<br>BOOT0= 0 and<br>UFB = 1 |
| Flash program | Bank 1      | 0x0800 0000 -<br>0x0800 FFFF             | 0x0801 0000 -<br>0x0801 FFFF             | 0x0000 0000 -<br>0x0000 FFFF             | 0x0001 0000 -<br>0x0001 FFFF             |
| memory        | Bank 2      | 0x0801 0000 -<br>0x0801 FFFF             | 0x0800 0000 -<br>0x0800 FFFF             | 0x0001 0000 -<br>0x0001 FFFF             | 0x0000 0000 -<br>0x0000 FFFF             |
| Data FEDDOM   | Bank 1      | 0x0808 0000 -<br>0x0808 0BFF             | 0x0808 0C00 -<br>0x0808 17FF             | 0x0008 0000 -<br>0x0008 0BFF             | 0x0008 0C00 -<br>0x0008 17FF             |
| Data EEPROM   | Bank 2      | 0x0808 0C00 -<br>0x0808 17FF             | 0x0808 0000 -<br>0x0808 0BFF             | 0x0008 0C00 -<br>0x0008 17FF             | 0x0008 0000 -<br>0x0008 0BFF             |

Table 10. NVM organization for UFB = 0 (64 Kbyte category 5 devices)<sup>(1)</sup>

| NVM               | NVM addresses             | Size (bytes) | Name     | Desci           | ription    |  |
|-------------------|---------------------------|--------------|----------|-----------------|------------|--|
|                   | 0x0800 0000 - 0x0800 007F | 128 bytes    | Page 0   |                 |            |  |
|                   | 0x0800 0080 - 0x0800 00FF | 128 bytes    | Page 1   |                 |            |  |
|                   | -                         | -            | -        | sector 0        |            |  |
|                   | 0x0800 0F80 - 0x0800 0FFF | 128 bytes    | Page 31  |                 |            |  |
| Flash program     |                           | -            |          |                 | David 4    |  |
| memory            | ·<br>·                    |              |          |                 | Bank 1     |  |
|                   | 0x0800 F000 - 0x0800 F07F | 128 bytes    | Page 480 |                 |            |  |
|                   | -                         | -            | -        | j , ,,          |            |  |
|                   | -                         | -            | -        | sector 15       |            |  |
|                   | 0x0800 FF80 - 0x0800 FFFF | 128 bytes    | Page 511 |                 |            |  |
| Data EEPROM       | 0x0808 0C00 - 0x0808 17FF | 3 Kbytes     | -        | Data EEPR       | OM Bank 2  |  |
|                   | 0x1FF0 0000 - 0x1FF0 1FFF | 8 Kbytes     | -        | System          | memory     |  |
| Information block | 0x1FF8 0020 - 0x1FF8 007F | 96 bytes     | -        | Factory Options |            |  |
|                   | 0x1FF8 0000 - 0x1FF8 001F | 32 bytes     |          | User Opt        | tion bytes |  |

<sup>1.</sup> Flash memory and data EEPROM remapping is not possible on 64 Kbyte category 5 devices.

70/1040 RM0367 Rev 8



## 3.3.2 Dual-bank boot capability

Category 5 devices have two Flash memory banks: Bank 1 and Bank 2. They feature an additional boot mechanism which allows booting either from Bank 2 or from Bank 1 depending on BFB2 bit status (bit 23 in FLASH OPTR register).

- When the BFB2 bit is set and the boot pins are configured to boot from Flash memory (BOOT0 = 0 and BOOT1 = x), the device maps the System memory at address 0. It boots from the System memory after reset and Standby and executes (during approximately 440 µs) the embedded bootloader code which implements the dual-bank boot mechanism:
  - a) The System memory code first checks Bank 2. If it contains a valid code (see note below), it sets the UFB bit in SYSCFG\_CFGR1 register to map Bank 2 at address 0x0800 0000, jumps to the application code located in Bank 2, and leaves the bootloader.
  - b) If the code located in Bank 2 is not valid, the System memory code checks Bank 1 code. If it is valid (see note below), it jumps to the application located in Bank 1 (UFB is kept at '0' so that Bank 1 remains mapped at address 0x0800 0000).
  - c) If both Bank 2 and Bank 1 do not contain valid code (see note below), the normal bootloader operations are executed when the protection level2 is disabled. Otherwise, the System memory code jumps to Bank 1 regardless of its validity. Refer to *Table 11* for more details.
- When BFB2 bit is reset (default state), the dual-bank boot mechanism is not performed.

Note:

The code is considered as valid when the first data located at the bank start address (which should be the stack pointer) points to a valid address (stack top address).

For category 5 devices, the Flash memory Bank 1 and Bank 2, System memory or SRAM can be selected as the boot area, as shown in *Table 11* below.

| Protection | BFB2 | Boot mode selection     |              |                   |                                                                                                                                        |
|------------|------|-------------------------|--------------|-------------------|----------------------------------------------------------------------------------------------------------------------------------------|
| level      | bit  | nBOOT1<br>option<br>bit | BOOT0<br>pin | Boot mode         | Aliasing                                                                                                                               |
|            |      | Х                       | 0            | User Flash memory | User Flash memory Bank1 is selected as the boot area.                                                                                  |
|            | 0    | 1                       | 1            | System memory     | Boot on System memory to execute bootloader.                                                                                           |
|            |      | 0                       | 1            | Embedded SRAM     | Boot on Embedded SRAM                                                                                                                  |
| 0 or 1     | 1    | Х                       | 0            | System memory     | Boot on System memory to execute dual bank boot mechanism. If Bank 2 and Bank 1are not valid, bootloader is executed for Flash update. |
|            |      | 1                       | 1            | System memory     | Boot on System memory to execute bootloader.                                                                                           |
|            |      | 0                       | 1            | Embedded SRAM     | Boot on Embedded SRAM.                                                                                                                 |

Table 11. Boot pin and BFB2 bit configuration



RM0367 Rev 8 71/1040