

# SRAM-Based Programmable Counter

EE316: Computer Engineering Junior Lab Olaoluwayimika Olugbenle and Art Nguyen Spring 2024

## 1. Introduction

In this design, the author's were tasked with the development of an SRAM-Based Programmable Counter [1]. The designed system is expected to read and write data to and from the DE2-115 [2]

#### 3. Results

Project Demo



#### 4. Conclusion

The system functions as expected, but the reset button's reliability could be improved. This can be accomplished by observing the signals in Signal Tap Logic Analyzer.

### 2. Methods



Figure 1: Functional Block Diagram of System

#### 5. References

- [1] https://github.com/olaoluwaolu/SRAM\_Based\_Counter
- [2] "All FPGA boards cyclone IV altera DE2-115 development and Education Board," Terasic, <a href="https://www.terasic.com.tw/cgi-bin/page/archive.pl?Language=English&No=502">https://www.terasic.com.tw/cgi-bin/page/archive.pl?Language=English&No=502</a> (accessed Feb. 10, 2024).