



# TDI-CCD area image sensor

S8658-01/01F

# Image sensor with a long, narrow photosensitive area for X-ray imaging

The S8658-01 is an front-illuminated FFT-CCD image sensor developed for X-ray imaging. A FOS (Fiber Optic plate with Scintillator) sensitive to X-rays is directly coupled to the CCD chips, allowing X-ray imaging with high precision. Three CCD chips are arranged in close proximity to configure a long photosensitive area (approx. 220 mm).

The S8658-01 CCD image sensor features TDI operation that allows capturing clear, sharp X-ray images of objects moving on a belt conveyor, making it ideal for non-destructive X-ray inspection. FOP type not coated with scintillator material is also provided (S8658-01F).

### Features

- **→** 1536 × 128 pixel (× 3 chips)
- Pixel size: 48 × 48 μm
- Slit-like image of 220 mm long by aligning 3 CCD chips together
- TDI (time delay integration) operation
- **100% fill factor**
- **■** Wide dynamic range
- **■** Low dark current
- **■** MPP operation

# - Applications

- General X-ray imaging
- Non-destructive inspection
- Dental panorama, cephalo

### Specifications

| Parameter                                 | S8658-01 S8658-01F                                                   |                               |  |  |  |
|-------------------------------------------|----------------------------------------------------------------------|-------------------------------|--|--|--|
| CCD structure                             | Full frame transfer or TDI                                           |                               |  |  |  |
| Window                                    | FOS (fiber optic plate with scintillator)  FOP (fiber optic plate)*1 |                               |  |  |  |
| Photosensitive area (H × V)               | 73.728 × 6.144                                                       | mm (× 3 chips)                |  |  |  |
| X-ray photosensitive area                 | 220 × 6 mm                                                           | -                             |  |  |  |
| Pixel size (H × V)                        | 48 × -                                                               | 48 μm                         |  |  |  |
| Number of total pixels (H × V)            | 1536 × 128 pixel (× 3 chips)                                         |                               |  |  |  |
| Number of effective pixels $(H \times V)$ | 1536 × 128 (× 3 chips)                                               |                               |  |  |  |
| Fill factor                               | 10                                                                   | 0%                            |  |  |  |
| Vertical clock phase                      | 2 phases a                                                           | and 2 lines                   |  |  |  |
| Horizontal clock phase                    | 2 phases a                                                           | and 2 lines                   |  |  |  |
| Output circuit                            | Two-stage MOSFET source                                              | follower with load resistance |  |  |  |
| X-ray resolution                          | 4 to 6 Lp/mm at 60 kVp, 20 μGy                                       | -                             |  |  |  |
| Total dose irradiation                    | 50 Gy max.                                                           | -                             |  |  |  |
| Package                                   | 60-pin ceramic                                                       |                               |  |  |  |
| Cooling                                   | Non-cooled                                                           |                               |  |  |  |

<sup>\*1:</sup> When using this product for X-ray detection, the user must affix a phosphor sheet to the photosensitive area.

# **→** Absolute maximum ratings (Ta=25 °C)

| Parameter                | Symbol                       | Min. | Тур. | Max. | Unit |
|--------------------------|------------------------------|------|------|------|------|
| Storage temperature      | Tstg                         | -20  | -    | +70  | °C   |
| Operating temperature    | Topr                         | 0    | -    | +40  | °C   |
| OD voltage               | Vod                          | -0.5 | -    | +20  | V    |
| RD voltage               | VRD                          | -0.5 | -    | +18  | V    |
| ISV voltage              | VISV                         | -0.5 | -    | +18  | V    |
| IGV voltage              | VIGV                         | -15  | -    | +15  | V    |
| IGH voltage              | VIGH                         | -15  | -    | +15  | V    |
| SG voltage               | Vsg                          | -15  | -    | +15  | V    |
| OG voltage               | Vog                          | -15  | -    | +15  | V    |
| RG voltage               | VRG                          | -15  | -    | +15  | V    |
| TG voltage               | VTG                          | -15  | -    | +15  | V    |
| Vertical clock voltage   | VP1AV, VP2AV<br>VP1BV, VP2BV | -15  | -    | +15  | V    |
| Horizontal clock voltage | VP1AH, VP2AH<br>VP1BH, VP2BH | -15  | -    | +15  | V    |

Note: Exceeding the absolute maximum ratings even momentarily may cause a drop in product quality. Always be sure to use the product within the absolute maximum ratings.

# **□** Operating conditions (MPP mode, Ta=25 °C)

| . D-                                    | *******        |          | Cumbal                           | Min  | Tim  | May  | Linit    |  |
|-----------------------------------------|----------------|----------|----------------------------------|------|------|------|----------|--|
|                                         | rameter        |          | Symbol                           | Min. | Тур. | Max. | Unit     |  |
| Output transistor drain voltage         |                |          | Vod                              | 12   | 15   | 18   | V        |  |
| Reset drain voltage                     |                |          | VRD                              | 12   | 13   | 14   | V        |  |
| Output gate voltage                     |                |          | Vog                              | -0.5 | 2    | 5    | V        |  |
| Output transistor ground                | nd voltage     |          | VSSA                             | -    | 0    | -    | V        |  |
| Substrate voltage                       |                |          | Vssd                             | -5   | 0    | -    | V        |  |
|                                         | Vertical input | source   | VISV                             | -    | VRD  | -    |          |  |
| Test point                              | Vertical input | gate     | VIGV                             | -8   | 0    | -    | V        |  |
|                                         | Horizontal in  | put gate | VIGH                             | -8   | 0    | -    |          |  |
| Vertical shift register c               | lock voltago   | High     | VP1AVH, VP2AVH<br>VP1BVH, VP2BVH | 0    | 3    | 6    | V        |  |
| vertical stillt register c              | lock voltage   | Low      | VP1AVL, VP2AVL<br>VP1BVL, VP2BVL | -9   | -8   | -7   | <b>V</b> |  |
| Horizontal shift register clock voltage |                | High     | VP1AHH, VP2AHH<br>VP1BHH, VP2BHH | 0    | 3    | 6    | V        |  |
|                                         |                | Low      | VP1AHL, VP2AHL<br>VP1BHL, VP2BHL | -9   | -8   | -7   | V        |  |
| Summing gate voltage                    |                | High     | Vsgh                             | 0    | 3    | 6    | V        |  |
|                                         |                | Low      | Vsgl                             | -9   | -8   | -7   | ]        |  |
| Deach acts waltage                      |                | High     | VRGH                             | 0    | 3    | 6    | V        |  |
| Reset gate voltage                      |                | Low      | VRGL                             | -9   | -8   | -7   | ] V      |  |
| Transfer gate voltage                   |                | High     | VTGH                             | 0    | 3    | 6    | V        |  |
|                                         |                | Low      | VTGL                             | -9   | -8   | -7   | - V      |  |

# **■** Electrical characteristics (Ta=25 °C)

| Parameter                             | Symbol                       | Remark | Min.    | Тур.    | Max. | Unit |
|---------------------------------------|------------------------------|--------|---------|---------|------|------|
| Signal output frequency               | fc                           |        | -       | 2       | 4    | MHz  |
| Reset clock frequency                 | frg                          |        | -       | 2       | 4    | MHz  |
| Vertical shift register capacitance   | CP1AV, CP2AV<br>CP1BV, CP2BV |        | -       | 15000   | -    | pF   |
| Horizontal shift register capacitance | Ср1ан, Ср2ан<br>Ср1вн, Ср2вн |        | -       | 500     | -    | pF   |
| Summing gate capacitance              | Csg                          |        | -       | 15      | -    | pF   |
| Reset gate capacitance                | Crg                          |        | -       | 10      | -    | pF   |
| Transfer gate capacitance             | Стб                          |        | -       | 500     | -    | pF   |
| Transfer efficiency                   | CTE                          | *2     | 0.99995 | 0.99999 | -    |      |
| DC output level                       | Vout                         | *3     | 5       | 8       | 11   | V    |
| Output impedance                      | Zo                           | *3     | -       | 500     | -    | Ω    |
| Power dissipation                     | Р                            | *3 *4  | -       | 60      | -    | mW   |

<sup>\*2:</sup> Measured at half of the full well capacity. CTE is defined per pixel.

<sup>\*4:</sup> Power dissipation of the on-chip amplifier (each chip)



<sup>\*3:</sup> Vop=15 V

### **■** Electrical and optical characteristics (Ta=25 °C unless otherwise noted)

| Parameter                              |                     | Symbol      | Remark   | Min. | Тур.    | Max.  | Unit |                    |
|----------------------------------------|---------------------|-------------|----------|------|---------|-------|------|--------------------|
| Saturation output voltage              |                     | Vsat        |          | -    | Fw × Sv | -     | V    |                    |
|                                        |                     | Vertical    |          |      | 600     | 1200  | -    |                    |
| Full well capac                        | city                | Horizontal  | Fw       |      | 600     | 1200  | -    | ke⁻                |
|                                        |                     | Summing     |          |      | 600     | 1200  | -    |                    |
| CCD node sen                           | sitivity            |             | Sv       | *5   | 0.45    | 0.6   | -    | μV/e <sup>-</sup>  |
| Dark current (                         | MPP mode)           |             | DS       | *6   | -       | 8     | 24   | ke-/pixel/s        |
| Doodout poice                          |                     | Ta=25 °C    | Nr       | *7   | -       | 90    | -    | 0-4000             |
| Readout noise                          | :                   | Ta=-40 °C   |          | ,    | -       | 60    | 120  | e <sup>-</sup> rms |
| Dynamic rang                           | e                   |             | DR       | *8   | 5000    | 20000 | -    |                    |
| X-ray response                         | e nonuniformity (S  | 8658-01)    | XRNU     | *9   |         | ±10   | ±30  | %                  |
| Photo respons                          | se nonuniformity (9 | S8658-01F)  | PRNU     | *10  | -       | ±10   | ±30  | 90                 |
|                                        | Point defects*11    | White spots |          |      | -       | -     | 10   |                    |
| Blemish Cluster defects Column defects |                     | Black spots |          |      | -       | -     | 10   |                    |
|                                        |                     |             | <u> </u> | *12  | -       | -     | 0    | 1 -                |
|                                        |                     |             | 1        | *13  | -       | -     | 0    | 1                  |
| X-ray resolution                       | on (S8658-01)       |             | ΔR       |      | 4       | 6     | -    | Lp/mm              |

<sup>\*5:</sup> VOD=15 V

XRNU [%] = 
$$\frac{\text{Fixed pattern noise (peak to peak)}}{\text{Signal}} \times 100$$

\*10: Measured at one-half of the saturation output (full well capacity) using LED light (peak emission wavelength: 565 nm)

PRNU [%] = 
$$\frac{\text{Fixed pattern noise (peak to peak)}}{\text{Signal}} \times 100$$

Black spots > 50% reduction in response relative to adjacent pixels, measured at half of the full well capacity

- \*12: continuous 2 to 9 point defects
- \*13: continuous >10 point defects

### **Resolution (S8658-01)**

# (X-ray source: 60 kVp) 0.9 0.8 0.7 0.6 0.3 0.2 0.1 0 1 2 3 4 5 6 7 8 9 10 Spatial frequency (Line pair/mm)

### Output voltage vs. X-ray exposure (\$8658-01)



<sup>\*6:</sup> Dark current doubles for every 5 to 7 °C.

<sup>\*7:</sup> Operating frequency=2 MHz

<sup>\*8:</sup> Dynamic range = Full well capacity / Readout noise

<sup>\*9:</sup> X-ray irradiation of 60kVp, measured at half of the full well capacity Measuring region that is within 146.0 mm (H)  $\times$  6.0 mm (V) (refer to dimensional outline)

<sup>\*11:</sup> White spots > 20 times of typ. dark signal (8 ke-/pixel/s)

### - Device structure



### Pixel format

|       |               | ← Left l  | Horizontal Direction | → Right   |               |       |
|-------|---------------|-----------|----------------------|-----------|---------------|-------|
| Blank | Optical black | Isolation | Effective            | Isolation | Optical black | Blank |
| 0     | 0             | 0         | 1536                 | 0         | 0             | 0     |

| Top ← H   | Horizontal Direction | → Right   |
|-----------|----------------------|-----------|
| Isolation | Effective            | Isolation |
| 0         | 128                  | 0         |

# Timing chart (TDI operation)



HAMAMATSU PHOTON IS OUR BUSINESS

# Timing chart (TDI operation, 2 × 2 pixel binning)



| Para                       | Parameter           |            | Remark  | Min. | Тур. | Max. | Unit |
|----------------------------|---------------------|------------|---------|------|------|------|------|
| P1AV, P1BV, P2AV, P2BV, TG | Pulse width         | tpwv       | *16 *17 | 30   | 60   | -    | μs   |
| PIAV, PIDV, PZAV, PZDV, TG | Rise and fall times | tprv, tpfv | ] 10 17 | 200  | -    | -    | ns   |
|                            | Pulse width         | tpwh       |         | 125  | 250  | -    | ns   |
| P1AH, P1BH, P2AH, P2BH     | Rise and fall times | tprh, tpfh | *17     | 10   | -    | -    | ns   |
|                            | Duty ratio          | -          |         | -    | 50   | -    | %    |
|                            | Pulse width         | tpws       |         | 125  | 250  | -    | ns   |
| SG                         | Rise and fall times | tprs, tpfs |         | 10   | -    | -    | ns   |
|                            | Duty ratio          | -          |         | -    | 50   | -    | %    |
| RG                         | Pulse width         | tpwr       |         | 10   | 50   | -    | ns   |
| KG                         | Rise and fall times | tprr, tpfr |         | 5    | -    | -    | ns   |
| TG-P1AH, P1BH              | Overlap time        | tovr       |         | 10   | 20   | -    | μs   |

<sup>\*16:</sup> TG terminal can be short-circuited to P2AV terminal.

 $<sup>^{*}17</sup>$ : Symmetrical clock pulses should be overlapped at 50% of maximum pulse amplitude.

## Dimensional outline (unit: mm)

### S8658-01 X-ray photosensitive area 220.0 (H) $\times$ 6.0 (V) 5.6 FOP 228.0 ± 0.3 FOP $223.0 \pm 0.5$ 3.0 FOP 7.2 ± 0.2 $60.96 \pm 0.2$ $60.96 \pm 0.2$ 1.6 15.24 ± 0.2 A20 ← B20 B14 C20 ← C14 $28.0 \pm 0.3$ TDI direction 25. Right chip Left chip Center chip A1 |B1 $C1 \rightarrow C13$ A13 B13 30.48 ± 0.2 3.4 45.72 ± 0.2 45.72 ± 0.2 Scintillator 11111111111111 .... $\phi$ 0.45 ± 0.1 $2.54 \pm 0.1$

\*1 details \*2 details





Tolerance (unless otherwise noted)

 $<1 \text{ mm}: \pm 0.2 \text{ mm}$   $1 \le \text{ to } <5 \text{ mm}: \pm 0.5 \text{ mm}$  $5 \text{mm} \le : \pm 1.0 \text{ mm}$ 

KMPDA0149F





Tolerance (unless otherwise noted)

<1 mm: ±0.2 mm 1≤ to <5 mm: ±0.5 mm 5 mm ≤ : ±1.0 mm

KMPDA0288EC

# S8658-01/-01F

# **₽** Pin connections

| Pin no.  | Symbol | Description                                                      | Remark              |
|----------|--------|------------------------------------------------------------------|---------------------|
| A1, B1   | RG     | Reset gate                                                       |                     |
| A2, B2   | RD     | Reset drain                                                      |                     |
| A3, B3   | SSA    | Analog ground                                                    |                     |
| A4, B4   | OS     | Output transistor source                                         |                     |
| A5, B5   | OD     | Output transistor drain                                          |                     |
| A6, B6   | OG     | Output gate                                                      |                     |
| A7, B7   | SG     | Summing gate                                                     |                     |
| A8, B8   | P2AH   | CCD horizontal register clock A-2                                |                     |
| A9, B9   | P1AH   | CCD horizontal register clock A-1                                |                     |
| A10, B10 | SSD    | Digital ground                                                   |                     |
| A11, B11 | P2BH   | CCD horizontal register clock B-2                                | Same timing as P2AH |
| A12, B12 | P1BH   | CCD horizontal register clock B-1                                | Same timing as P1AH |
| A13, B13 | IGH    | Test point (horizontal input gate)                               |                     |
| A14, B14 | ISV    | Test point (vertical input source)                               | Shorted to RD       |
| A15, B15 | IGV    | Test point (vertical input gate)                                 |                     |
| A16, B16 | P1BV   | CCD vertical register clock B-1                                  | Same timing as P1AV |
| A17, B17 | P2BV   | CCD vertical register clock B-2                                  | Same timing as P2AV |
| A18, B18 | P1AV   | CCD vertical register clock A-1                                  | j i i               |
| A19, B19 | P2AV   | CCD vertical register clock A-2                                  |                     |
| A20, B20 | TG     | Transfer gate                                                    |                     |
| C1       | IGH    | Test point (horizontal input gate)                               |                     |
| C2       | P1BH   | CCD horizontal register clock B-1                                | Same timing as P1AH |
| C3       | P2BH   | CCD horizontal register clock B-2                                | Same timing as P2AH |
| C4       | SSD    | Digital ground                                                   |                     |
| C5       | P1AH   | CCD horizontal register clock A-1                                |                     |
| C6       | P2AH   | CCD horizontal register clock A-2                                |                     |
| C7       | SG     | Summing gate                                                     |                     |
| C8       | OG     | Output gate                                                      |                     |
| C9       | OD     | Output transistor drain                                          |                     |
| C10      | OS     | Output transistor source                                         |                     |
| C11      | SSA    | Analog ground                                                    |                     |
| C12      | RD     | Reset drain                                                      |                     |
| C13      | RG     | Reset gate                                                       |                     |
| C14      | TG     | Transfer gate                                                    |                     |
| C15      | P2AV   | CCD vertical register clock A-2                                  |                     |
| C16      | P1AV   | CCD vertical register clock A-2                                  |                     |
| C17      | P2BV   | CCD vertical register clock A-1  CCD vertical register clock B-2 | Same timing as P2AV |
| C17      | P1BV   | CCD vertical register clock B-2  CCD vertical register clock B-1 | Same timing as P1AV |
| C19      | IGV    | Test point (vertical input gate)                                 | Jame uning as r IAV |
| C20      | ISV    | Test Point (vertical input gate)                                 | Shorted to RD       |
| CZU      | 121    | rest romit (vertical imput source)                               | טווטונפט נט אט      |



S8658-01/-01F

### Precautions (electrostatic countermeasures)

- · Handle these sensors with bare hands or wearing cotton gloves. In addition, wear anti-static clothing or use an anti-static wrist band, in order to prevent electrostatic damage due to electrical charges from friction.
- · Avoid directly placing these sensors on a work-desk or work-bench that may carry an electrostatic charge.
- · Provide ground lines or ground connection with the work-floor, work-desk and work-bench to allow static electricity to discharge.
- · Ground the tools used to handle these sensors, such as tweezers and soldering irons.

It is not always necessary to provide all the electrostatic measures stated above. Take these measures as needed to prevent electrostatic damage to the sensor.

Information described in this material is current as of December, 2013.

Product specifications are subject to change without prior notice due to improvements or other reasons. This document has been carefully prepared and the information contained is believed to be accurate. In rare cases, however, there may be inaccuracies such as text errors. Before using these products, always contact us for the delivery specification sheet to check the latest specifications.

The product warranty is valid for one year after delivery and is limited to product repair or replacement for defects discovered and reported to us within that one year period. However, even if within the warranty period we accept absolutely no liability for any loss caused by natural disasters or improper product use.

Copying or reprinting the contents described in this material in whole or in part is prohibited without our prior permission.

# **HAMAMATSU**

www.hamamatsu.com

HAMAMATSU PHOTONICS K.K., Solid State Division

1126-1 Ichino-cho, Higashi-ku, Hamamatsu City, 435-8558 Japan, Telephone: (81) 53-434-3311, Fax: (81) 53-434-5184

U.S.A.: Hamamatsu Corporation: 360 Foothill Road, P.O.Box 6910, Bridgewater, N.J. 08807-0910, U.S.A., Telephone: (1) 908-231-0960, Fax: (1) 908-231-1218

Germany: Hamamatsu Photonics Deutschland GmbH: Arzbergerstr. 10, D-82211 Herrsching am Ammersee, Germany, Telephone: (49) 8152-375-7, Fax: (49) 8152-265-8

France: Hamamatsu Photonics France S.A.R.L.: 19, Rue du Saule Trapu, Parc du Moulin de Massy, 91882 Massy Cedex, France, Telephone: 33-1 (1) 69 53 71 00, Fax: 33-(1) 69 53