

# Multi-Channel PMIC for TFT-LCD TV Panels

## **General Description**

The RT6971 is a programmable multi-functional power solution with integrated 19-CH of level shifter for TFT-LCD panel. It contains three Buck converters (VCC1, VCC2 & HAVDD), one Boost converter (VGH), one Buck-Boost converter (VGL2), VCOM1, VGH and VGL2 all have the temperature compensation function. A negative OP regulator (VGL1), 14-CH gamma buffers and 3-CH VCOM and 19-CH level shifter. All channel output level and sequence (Delay time) can be programmable by I2C interface.

With its high current capabilities, the device is ideal for large screen monitor panels and LCD TV applications with widely supply voltage range. The RT6971 is available in a VQFN-76L 8x8 package.

## **Ordering and Marking Information**

| Part No. | Marking<br>Information | Package Type             |
|----------|------------------------|--------------------------|
| RT6971   | RT6971                 | VQFN-76L 8x8<br>(V-Type) |

#### **Features**

- 8.6V to 15.9V Input Supply Voltage
- Async. Boost Controller by 0.25/0.4V Over-Current Protection for AVDD with 13.8V to 20.0V **Programmable Output**
- 1.5/3.2A Async. / Sync. Buck Converter for VCC1 with 0.8V to 2.36V Programmable Output
- 1.2A Async. / Sync. Buck Converter for VCC2 with 0.8V to 3.7V Programmable Output
- 2.0A Sync. Buck Converter for HAVDD with **Programmable Output**
- 280mA Negative OP Regulator for VGL1 with -1.8V to -15V Programmable Output
- 1.6A Async. Buck-Boost Converter for VGL2 with -4.5 to -20V Programmable Output
- 1.6A Async. Boost Converter or Controller by 0.25V Over-Current Protection for VGH with 20 to **45V Programmable Output**
- 14-CH Gamma Buffers
- 3-CH VCOM with Temp. Compensation (VCOM1)
- 19-CH of Level Shifter Support 12 CLK's, STVOUT1, STVOUT2, STVOUT3, LCOUT2, DISCH1, DISCH2
- Programmable Level Shifter OCP Level and **Detection Time**
- Suitable for 4/6/8/10/12-Phase Level Shifter **Applications**
- Over-Temperature Protection
- I<sup>2</sup>C Compatible Interface for Register Control

# **Applications**

- TFT-LCD TV Panels
- TFT-LCD Monitor Panels



# **Typical Application Circuit**

VGH Async. Converter





#### **VGH Async. Controller**



August 2022

LEPM22-00

**RT6971** Preliminary



## **Pin Configuration**

(TOP VIEW)



VQFN-76L 8x8



# **Timing Diagram**

### **Power On/Off Timing Diagram**



Case 1. EN\_Type = 00





Case 2. EN\_Type = 01



Case 3. EN\_Type = 10 or 11



# **Functional Pin Description**

| Pin No. | Pin Name   | Pin Function                                               |
|---------|------------|------------------------------------------------------------|
| 1       | XAO        | Source driver / panel discharge signal.                    |
| 2       | VCC1       | Output sensing for VCC1 buck converter.                    |
| 3       | VCC1_SW    | VCC1 buck converter switch pin.                            |
| 4       | VIN1/2     | Input supply pin (8.6V to 15.9V) for VCC1/2 output.        |
| 5       | VCC2_SW    | VCC2 buck converter switch pin.                            |
| 6       | VCC2       | Output sensing for VCC2 buck converter.                    |
| 7       | VL         | Internal regulator output pin.                             |
| 8       | TCOMP      | Temperature compensation input pin for VGH & VGL2 & VCOM1. |
| 9       | EN         | Enable signal input.                                       |
| 10      | SDA        | I2C DATA pin.                                              |
| 11      | SCL        | I2C CLOCK pin.                                             |
| 12      | CPV1       | Level shifter input signal.                                |
| 13      | CPV2       | Level shifter input signal.                                |
| 14      | STV1       | Level shifter input signal.                                |
| 15      | STV2       | Level shifter input signal.                                |
| 16      | LCIN1      | Level shifter input signal.                                |
| 17      | LCIN2/CPV3 | Level shifter input signal.                                |
| 18      | BLANK/CPV4 | Level shifter input signal.                                |
| 19      | STV3       | Level shifter input signal.                                |
| 20      | CLKOUT1    | Level shifter CLKOUT1 output.                              |
| 21      | CLKOUT2    | Level shifter CLKOUT2 output.                              |
| 22      | CLKOUT3    | Level shifter CLKOUT3 output.                              |
| 23      | CLKOUT4    | Level shifter CLKOUT4 output.                              |
| 24      | CLKOUT5    | Level shifter CLKOUT5 output.                              |
| 25      | CLKOUT6    | Level shifter CLKOUT6 output.                              |
| 26      | NC         | No internal connection.                                    |
| 27      | CLKOUT7    | Level shifter CLKOUT7 output.                              |
| 28      | CLKOUT8    | Level shifter CLKOUT8 output.                              |
| 29      | CLKOUT9    | Level shifter CLKOUT9 output.                              |
| 30      | CLKOUT10   | Level shifter CLKOUT10 output.                             |
| 31      | CLKOUT11   | Level shifter CLKOUT11 output.                             |
| 32      | CLKOUT12   | Level shifter CLKOUT12 output.                             |
| 33      | LCOUT1     | Level shifter LCOUT1 output.                               |
| 34      | LCOUT2     | Level shifter LCOUT2 output.                               |
| 35      | STVOUT1    | Level shifter STVOUT1 output.                              |
| 36      | STVOUT2    | Level shifter STVOUT2 output.                              |



| Pin No.                     | Pin Name  | Pin Function                                                                                                                                                                                                                                  |
|-----------------------------|-----------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 37                          | STVOUT3   | Level shifter STVOUT3 output.                                                                                                                                                                                                                 |
| 38                          | DISCH1    | Power Off Discharge output following VGL1.                                                                                                                                                                                                    |
| 39                          | DISCH2    | Power Off Discharge output following VGL2.                                                                                                                                                                                                    |
| 40                          | VGH2      | Positive voltage input for level shifter output terminal.                                                                                                                                                                                     |
| 41                          | VGH       | Output sensing for VGH boost converter and level shifter supply.                                                                                                                                                                              |
| 42, 44, 77<br>(Exposed Pad) | GND       | Power ground, the exposed pad must be soldered to a large PCB and connected to PGND for maximum power dissipation.                                                                                                                            |
| 43                          | VGH_Gate  | Gate driver output for VGH boost converter. This pin is the output pin to driver and external N-MOSFET of VGH Boost Converter in case of using external switch.                                                                               |
| 45                          | VGH_SW/CS | Switching node or switch current sensing input of VGH boost converter. The pin is the drain of internal N-MOSFET in case of using internal switch and input of current sensing block of VGH Boost Converter in case of using external switch. |
| 46                          | AGND      | Analog ground.                                                                                                                                                                                                                                |
| 47                          | VGL1      | VGL1 output pin.                                                                                                                                                                                                                              |
| 48                          | VGL2      | Output sensing for VGL2 buck-boost converter. Input for level shift.                                                                                                                                                                          |
| 49                          | VGL2_SW   | VGL2 buck-boost switching pin.                                                                                                                                                                                                                |
| 50                          | VIN_VGL2  | Input supply pin (8.6V to 15.9V) for VGL2 output.                                                                                                                                                                                             |
| 51                          | GMA14     | P-gamma out CH14.                                                                                                                                                                                                                             |
| 52                          | GMA13     | P-gamma out CH13.                                                                                                                                                                                                                             |
| 53                          | GMA12     | P-gamma out CH12.                                                                                                                                                                                                                             |
| 54                          | GMA11     | P-gamma out CH11.                                                                                                                                                                                                                             |
| 55                          | GMA10     | P-gamma out CH10.                                                                                                                                                                                                                             |
| 56                          | GMA9      | P-gamma out CH9.                                                                                                                                                                                                                              |
| 57                          | GMA8      | P-gamma out CH8.                                                                                                                                                                                                                              |
| 58                          | GMA7      | P-gamma out CH7.                                                                                                                                                                                                                              |
| 59                          | GMA6      | P-gamma out CH6.                                                                                                                                                                                                                              |
| 60                          | GMA5      | P-gamma out CH5.                                                                                                                                                                                                                              |
| 61                          | GMA4      | P-gamma out CH4.                                                                                                                                                                                                                              |
| 62                          | GMA3      | P-gamma out CH3.                                                                                                                                                                                                                              |
| 63                          | GMA2      | P-gamma out CH2.                                                                                                                                                                                                                              |
| 64                          | GMA1      | P-gamma out CH1.                                                                                                                                                                                                                              |
| 65                          | VCOM3     | Output of VCOM amplifier 3.                                                                                                                                                                                                                   |
| 66                          | VCOM2     | Output of VCOM amplifier 2.                                                                                                                                                                                                                   |
| 67                          | VCOM1     | Output of VCOM amplifier 1.                                                                                                                                                                                                                   |
| 68                          | HAVDD_VIN | HAVDD input supply (VIN or AVDD).                                                                                                                                                                                                             |
| 69                          | HAVDD_SW  | HAVDD buck converter switch pin.                                                                                                                                                                                                              |
| 70                          | HAVDD     | Output sensing for HAVDD buck converter.                                                                                                                                                                                                      |

# **RT6971**



| Pin No. | Pin Name  | Pin Function                                    |
|---------|-----------|-------------------------------------------------|
| 71      | AVDD      | Output sensing for AVDD boost converter.        |
| 72      | SWG       | Gate input of the external Isolation MOSFET.    |
| 73      | SWI       | Input of the Isolation MOSFET.                  |
| 74      | CS        | AVDD boost converter current sense.             |
| 75      | AVDD_Gate | AVDD boost converter external NMOS gate driver. |
| 76      | СОМРА     | AVDD boost compensation pin.                    |



# **Functional Block Diagram**





| Absolute Maximum Ratings (Note1)                                    |                                 |
|---------------------------------------------------------------------|---------------------------------|
| • VIN1/2 , VIN_VGL2, HAVDD to GND                                   | 0.3V to 21V                     |
| HAVDD_IN, VCOM_IN, AVDD, SWI, SWG, AVDD_CS to GND                   |                                 |
| • EN, VL, TCOMP, VGL2_COMP, COMPA, SDA, SCL, AVDD_Gate, VGH_Gate, V | CC1, VCC2, XAO, STV1, STV2,     |
| STV3, CPV1, CPV2, LCIN1, LCIN2/CPV3, BLANK/CPV4 to GND              |                                 |
| VCC1_SW, VCC2_SW to GND                                             | 0.3V to (VIN1/2 + 0.3V)         |
| HAVDD_SW to GND                                                     | 0.3V to (HAVDD_IN + 0.3V)       |
| VGH, VGH_SW/CS to GND                                               |                                 |
| VGL2_SW to VIN_VGL2                                                 |                                 |
| • GMA1, 2, 3, 4, 5, 6, 7, 8, 9, 10, 11, 12, 13, 14 to GND           |                                 |
| • VCOM1, VCOM2, VCOM3 to GND                                        |                                 |
| VGL1 to GND                                                         |                                 |
| VGL2 to GND                                                         | –24V to 0.3V                    |
| VGH to VGL2                                                         |                                 |
| VGH to VGL1                                                         |                                 |
| • (CLKOUT1 to CLK1OUT2), STVOUT1, STVOUT2, STVOUT3, DISCH2 to GND - | (VGL2 – 0.3V) to (VGH + 0.3V)   |
| DISCH1 to GND                                                       | (VGL1 $-$ 0.3V) to (VGH + 0.3V) |
| • LCOUT1, LCOUT2 to GND                                             | 0.3V to (VGH + 0.3V)            |
| <ul> <li>Power Dissipation, PD @ TA = 25°C</li> </ul>               |                                 |
| VQFN-76L 8x8                                                        | 4.01W                           |
| Package Thermal Resistance (Note 2)                                 |                                 |
| VQFN-76L 8x8, $\theta$ JA                                           | 24.9°C/W                        |
| VQFN-76L 8x8, θJC                                                   | 3.3°C/W                         |
| Lead Temperature (Soldering, 10 sec.)                               | 260°C                           |
| Junction Temperature                                                | 150°C                           |
| Storage Temperature Range                                           | −65°C to 150°C                  |
| ESD Susceptibility (Note 3)                                         |                                 |

#### **Recommended Operating Conditions** (Note 4)

| • | Ambient        | remperat | lure Kange |         |    | -40°C 10 | 00°C  |
|---|----------------|----------|------------|---------|----|----------|-------|
| • | Junction       | Temperat | ture Range |         |    | –40°C to | 125°C |
|   | ~ <del>-</del> |          | _          | <b></b> | -\ | 4000     |       |

HBM (Human Body Model) ----- 2kV



## **Electrical Characteristics**

 $(V_{IN}=12.7V,\ V_{AVDD}=16V,\ V_{CC1}=1.8V,\ V_{CC2}=3.3V,\ V_{HAVDD}=8V,\ V_{GH}=28V,\ V_{GL1}=-5V,\ V_{GL2}=-10.1V,\ T_{A}=25^{\circ}C,\ unless=1.8V,\ V_{CC2}=1.8V,\ V_{C$ otherwise specified)

| Parai                                    | meter               | Symbol           | Test Conditions             | Min                       | Тур       | Max   | Unit |
|------------------------------------------|---------------------|------------------|-----------------------------|---------------------------|-----------|-------|------|
| Supply Cur                               | rent                |                  |                             |                           |           |       | •    |
| Input Voltag                             | e Range             | VIN              |                             | 8.6                       |           | 15.9  | V    |
| VIN Quiesce                              | ent Current         |                  | All SW pins not switching   |                           | 3.5       | 6.5   | mA   |
| VIN Under-\                              | /oltage             |                  | Hysteresis                  |                           | 0.8       |       |      |
| Lockout Threshold                        |                     | VIN_UVLO         | VIN rising                  | <mark>6.5</mark>          |           | 8     | V    |
| VL Output V                              | ′oltage             | VL               | No Load                     | 4.8                       | 5         | 5.2   | V    |
| VL Under-Vo                              |                     | VL_UVLO          | V <sub>IN</sub> falling     |                           | 3         |       | V    |
| Fault Detec                              | tion                | 1                |                             |                           |           |       |      |
| Fault Trigge                             | r Duration          |                  |                             | 40                        | 50        | 60    | ms   |
| Thermal Shu<br>Threshold                 | utdown              |                  | Temperature rising          | 135                       | 150       | 165   | °C   |
| Thermal Shu<br>Hysteresis                | utdown              |                  |                             | 13.5                      | 15        | 16.5  | °C   |
| Logic Input                              | s (EN, SDA,         | SCL, STV1, STV2, | STV3, CPV1, CPV2, LCIN2/CPV | 3, BLANK                  | C/CPV4, L | CIN1) | •    |
| Input                                    | Logic-High          | Vih              |                             | 1.3                       |           |       | V    |
| Voltage                                  | Logic-Low           | VIL              |                             |                           |           | 0.8   | ] V  |
| EN Pull Low                              | Resistance          | Ren              |                             |                           | 400       |       | kΩ   |
| SDA, SCL Ir<br>Leakage Cu                | rrent               | IIH, IIL         | V <sub>IN</sub> = 0 or 3.3V | -1                        | 0.01      | 1     | μА   |
| SDA, SCL Ir<br>Capacitance               |                     |                  |                             |                           | 5         |       | pF   |
| SDA Output<br>Voltage                    | Low                 | VoL              | ISINK = 6mA                 |                           | 0.3       | 0.45  | V    |
| I <sup>2</sup> C Timing                  | Characterist        | ics              |                             |                           |           |       |      |
| Serial-Clock                             | Frequency           | fscL             |                             | 1                         |           | 400   | kHz  |
| Bus Free Tir<br>STOP and S<br>Conditions | ne Between<br>START | tBUF             |                             | 1.3                       |           |       | μS   |
| Hold Time (F                             |                     | thd,sta          |                             | 0.6                       |           |       | μS   |
| SCL Pulse-V                              | Vidth Low           | tLOW             |                             | 1.3                       |           |       | μS   |
| SCL Pulse-V                              | Width High          | thigh            |                             | 0.6                       |           |       | μS   |
| Setup Time<br>Repeated S<br>Condition    |                     | tsu,sta          |                             | 0.6                       |           |       | μЅ   |
| Data Hold T                              | ime                 | thd,dat          |                             | 0                         |           | 800   | ns   |
| Data Setup                               | Time                | tsu,dat          |                             | 100                       |           |       | ns   |
| SDA and SC<br>Rising Time                | L Receiving         | tr               |                             | 20 +<br>0.1C <sub>B</sub> |           | 300   | ns   |



| Parameter                          | Symbol                | Test Conditions                                                                        | Min                       | Тур                      | Max              | Unit |
|------------------------------------|-----------------------|----------------------------------------------------------------------------------------|---------------------------|--------------------------|------------------|------|
| SDA and SCL Receiving Falling Time | tF                    |                                                                                        | 20 +<br>0.1Св             |                          | 300              | ns   |
| SDA Transmitting Fall Time         | tF                    |                                                                                        | 20 +<br>0.1C <sub>B</sub> | 1                        | 250              | ns   |
| Setup Time for STOP<br>Condition   | tsu_stop              |                                                                                        | 0.6                       | -                        |                  | μS   |
| Bus Capacitance                    | Св                    |                                                                                        |                           | 1                        | 400              | pF   |
| Pulse Width of<br>Suppressed Spike | tsp                   |                                                                                        |                           | 85                       |                  | ns   |
| FAULT Indicator                    |                       |                                                                                        |                           |                          |                  |      |
| FAULT Output Low<br>Voltage        | VOL_FAULT             | IFAULT = 2mA                                                                           | _                         | V <sub>L</sub><br>x 0.12 |                  | V    |
| Boost Controller (AVDD             | )                     |                                                                                        |                           |                          |                  |      |
| Output Voltage Range               | VAVDD                 | AVDD > VIN + 2V                                                                        | 13.8                      |                          | 20               | V    |
| Maximum Duty Cycle                 | D <sub>MAX_AVDD</sub> |                                                                                        |                           | 90                       |                  | %    |
| Output Voltage<br>Accuracy         | Vavdd_acc             | AVDD=16V, No load                                                                      | <del>-</del> 1.5          |                          | <mark>1.5</mark> | %    |
| On another English                 | fsw_avdd              | 2Ah[4]=1h                                                                              | 450<br>(-10%)             | 500                      | 550<br>(+10%)    | kHz  |
| Operating Frequency                |                       | 2Ah[4]=0h                                                                              | 675<br>(–10%)             | 750                      | 825<br>(+10%)    | kHz  |
| Load Regulation                    | ΔVAVDD_LOAD           | AVDD = 16V,<br>0A < I <sub>LOAD</sub> < 1A                                             |                           | 0.2                      |                  | %/A  |
| Line Regulation                    | ΔVAVDD_LINE           | VIN = 8.6V to 15.9V<br>(ILOAD = 1mA)                                                   |                           | 0.1                      |                  | %/V  |
| Output Resolution                  | Res                   | 100mV/Step                                                                             |                           | 0.1                      |                  | ٧    |
| A_CS Threshold<br>Voltage          | VCSA                  | AVDD_CS Resistor = $0.05\Omega$                                                        |                           | 5                        |                  | А    |
|                                    |                       |                                                                                        |                           | 8                        |                  |      |
| AVDD_Gate Output Voltage           | VGATE                 |                                                                                        | 0                         | -1                       | VL               | V    |
| Soft Start Period                  | tss_avdd              | Programmable Soft-Start Time,<br>tss_AVDD 2Ah[6:5],<br>5m/10m/15m/20ms,<br>Default=00h | 5                         | -1                       | 20               | ms   |
| Fault Trip Level                   |                       | AVDD falling                                                                           |                           | AVDD<br>x 80%            |                  | V    |
| Short Circuit Level                | Vsc_avdd              | AVDD falling                                                                           |                           | 4                        |                  | V    |
| OVP Level                          |                       | AVDD rising                                                                            | 20                        | 21                       | 22               | ٧    |
| OVP Hysteresis                     |                       |                                                                                        |                           | 1.5                      |                  | ٧    |



| Parameter                                          | Symbol                | Test Conditions                                                                                         | Min           | Тур              | Max           | Unit |
|----------------------------------------------------|-----------------------|---------------------------------------------------------------------------------------------------------|---------------|------------------|---------------|------|
| Power Off Discharge<br>Resistance                  | RDISCHG_AVDD          |                                                                                                         |               | 0.8              |               | kΩ   |
| Isolation Switch (GD)                              |                       |                                                                                                         |               |                  |               |      |
| GD Pull Down Voltage                               | V <sub>GD</sub>       | Vswi - Vswg                                                                                             | 5             | 6                | 7             | V    |
| SWG to SWI Pull Up<br>Resistance                   | Rup_gd                |                                                                                                         | 8             | 12               | 16            | kΩ   |
| SWG Sink Current                                   | Isnk_swg              |                                                                                                         | 10            | 20               | 30            | μА   |
| Sync./Async. Buck Con                              | verter (VCC1)         | _                                                                                                       |               |                  |               |      |
| Output Voltage Range                               | V <sub>CC1</sub>      | Register address: "01h" 6bits,<br>V <sub>CC1</sub> = (0.8V to 2.36V)<br>[00h to 4Eh], Resolution: 0.02V | 0.8           |                  | 2.36          | V    |
| Output Accuracy                                    |                       | No load, default output                                                                                 | -2            |                  | 2             | %    |
| Operating Frequency                                | four voor             | 27h[3]=0h                                                                                               | 675<br>(–10%) | 750              | 825<br>(+10%) | kHz  |
| Operating Frequency                                | fsw_vcc1              | 27h[3]=1h                                                                                               | 450<br>(-10%) | 500              | 550<br>(+10%) | KMZ  |
| Maximum Duty Cycle                                 | D <sub>MAX_VCC1</sub> |                                                                                                         |               | 90               |               | %    |
| VIN_VCC1 to<br>VCC1_SW P-MOSFET<br>On-Resistance   | RDSON_HS_VCC1         | Ivcc1_sw = 500mA                                                                                        |               | <mark>300</mark> |               | mΩ   |
| VCC1_SW to GND<br>N-MOSFET On-<br>Resistance       | RDSON_LS_VCC1         | Ivcc1_sw = 500mA                                                                                        |               | 400              |               | mΩ   |
| VCC1 SW Positive                                   | ILIM_VCC1             | 0x40h[7]=0                                                                                              | 1.5           |                  |               | Α    |
| Current Limit                                      |                       | 0x40h[7]=1                                                                                              | 3.2           |                  |               | Α    |
| VIN_VCC1 to<br>VCC1_SW P-MOSFET<br>Leakage Current | ILK_VCC1_SW           | Vvcc1_sw = 0V                                                                                           |               | 1                | 10            | μΑ   |
| Soft-Start Time                                    | <b>t</b>              | 01h[7]=0                                                                                                |               | 1                |               | ms   |
| Soit-Start Time                                    | tss_vcc1              | 01h[7]=1                                                                                                |               | 3                |               | ms   |
| Fault Trip Level                                   |                       | Vcc1 falling                                                                                            |               | VCC1<br>x 65%    |               | V    |
| Short Circuit Level                                | Vsc_vcc1              | Vcc1 falling                                                                                            |               | VCC1<br>x 20%    |               | V    |
| OVP Level                                          |                       | Vcc1 rising, hysteresis=0.11V                                                                           |               | VCC1 x<br>120%   |               | V    |
| Line Regulation                                    |                       | 8.6V ≤ V <sub>IN</sub> ≤ 15.9V, lout_VCC1 = 1mA                                                         |               | 0.1              |               | %/V  |
| Load Regulation                                    |                       | $50mA \le lout\_VCC1 \le 500mA$                                                                         |               | 0.2              |               | %    |
| Power Off Discharge<br>Resistance                  | Rdischg_vcc1          |                                                                                                         |               | 0.3              |               | kΩ   |



| Parameter                                          | Symbol        | Test Conditions                                                                           | Min            | Тур                     | Max            | Unit |
|----------------------------------------------------|---------------|-------------------------------------------------------------------------------------------|----------------|-------------------------|----------------|------|
| Sync./Async. Buck Cor                              | verter (VCC2) | 1                                                                                         |                |                         |                |      |
| Output Voltage Range                               | Vcc2          | Register address: "02h" 5bits,<br>VCC2 = (0.8V to 3.7V)<br>[00h to 0Fh], Resolution: 0.1V | 0.8            |                         | 3.7            | V    |
| Output Accuracy                                    |               | No load, default output                                                                   | -2             |                         | 2              | %    |
| Operating Frequency                                | fsw vcc2      | 27h[3]=0h                                                                                 | 675<br>(–10%)  | 750                     | 825<br>(+10%)  | kHz  |
| 3 1 7                                              | J             | 27h[3]=1h                                                                                 | 450<br>(–10%)  | 500                     | 550<br>(+10%)  |      |
| Maximum Duty Cycle                                 | DMAX_VCC2     |                                                                                           |                | 90                      |                | %    |
| VIN_VCC2 to<br>VCC2_SW P-MOSFET<br>On-Resistance   | RDSON_HS_VCC2 | Ivcc2_sw = 200mA                                                                          |                | 300                     |                | mΩ   |
| VCC2_SW to GND<br>N-MOSFET On-<br>Resistance       | RDSON_LS_VCC2 | Ivcc2_sw = 200mA                                                                          |                | 400                     |                | mΩ   |
| VCC2_SW Positive<br>Current Limit                  | ILIM_VCC2     |                                                                                           | 1.2            |                         |                | Α    |
| VIN_VCC2 to<br>VCC2_SW P-MOSFET<br>Leakage Current | ILK_VCC2_SW   | Vvcc2_sw = 0V                                                                             |                | 1                       | 10             | μΑ   |
| 0.000.00                                           | tss_vcc2      | 02h[7]=0                                                                                  |                | 1                       |                | ms   |
| Soft-Start Time                                    |               | 02h[7]=1                                                                                  |                | 3                       |                | ms   |
| Fault Trip Level                                   |               | VCC2 falling                                                                              |                | VCC2<br>x 65%           |                | V    |
| Short Circuit Level                                | Vsc_vcc2      | Vcc2 falling                                                                              |                | VCC2<br>x 20%           |                | V    |
| OVP Level                                          |               | VCC2 rising, hysteresis=0.11V                                                             |                | VCC2 x<br>120%          |                | V    |
| Line Regulation                                    |               | $8.6V \le VIN \le 15.9V$ , $lout\_VCC2 = 1mA$                                             |                | 0.1                     |                | %/V  |
| Load Regulation                                    |               | $50mA \le I_{out\_VCC2} \le 500mA$                                                        |                | 0.2                     |                | %    |
| Power Off Discharge<br>Resistance                  | RDISCHG_VCC2  |                                                                                           |                | 0.3                     |                | kΩ   |
| Sync. Buck Converter (                             | HAVDD)        |                                                                                           |                |                         |                |      |
| Adjustable Output<br>Voltage Range                 | VHAVDD        |                                                                                           |                | GLDO[4:0]<br>DD[9:0]+1) |                | V    |
| Recommended Output<br>Voltage Range                | VHAVDD_RANGE  | Note 8                                                                                    | 4              |                         | 12             | V    |
| Output Accuracy                                    |               | No load, default output, tracking with AVDD                                               | -1.5%          | 1/2 x<br>AVDD           | 1.5%           | V    |
|                                                    |               | 0x2A[4]=0h, 0x2A[3]=0h                                                                    | 675<br>(–10%)  | 750                     | 825<br>(+10%)  | kHz  |
| Operating Frequency                                | fsw_havdd     | 0x2A[4]=0h, 0x2A[3]=1h                                                                    | 1350<br>(-10%) | 1500                    | 1650<br>(+10%) | kHz  |
|                                                    |               | 0x2A[4]=1h, 0x2A[3]=0h                                                                    | 450<br>(–10%)  | 500                     | 550<br>(+10%)  | kHz  |



| Parameter                                                          | Symbol               | Test Conditions                                                                                                          | Min           | Тур             | Max            | Unit |
|--------------------------------------------------------------------|----------------------|--------------------------------------------------------------------------------------------------------------------------|---------------|-----------------|----------------|------|
|                                                                    |                      | 0x2A[4]=1h, 0x2A[3]=1h                                                                                                   | 900<br>(–10%) | 1000            | 1100<br>(+10%) | kHz  |
| HAVDD_VIN to<br>HAVDD_SW P-<br>MOSFET On-<br>Resistance            | RDSON_HS_HAVDD       | IHAVDD_SW = 100mA                                                                                                        |               | 270             |                | mΩ   |
| HAVDD_SW Positive Current Limit                                    | ILIM_P_HAVDD         |                                                                                                                          | 2.0           |                 | -              | Α    |
| HVADD_VIN to<br>HAVDD_SW P-<br>MOSFET Switch                       | ILEAK_P_HAVDD_<br>SW | Vsw = 0V                                                                                                                 | -             | 1               | 1              | μΑ   |
| Leakage Current  HAVDD_SW to  HAVDD_PGND N-  MOSFET On- Resistance | RDSON_LS_HAVDD       |                                                                                                                          |               | 250             |                | mΩ   |
| SW Negative Current<br>Limit                                       | ILIM_N_HAVDD         |                                                                                                                          | 2.0           |                 |                | Α    |
| HAVDD_SW to<br>HAVDD_PGND N-<br>MOSFET Switch<br>Leakage Current   | ILEAK_N_HAVDD_<br>SW | Vsw = 0V                                                                                                                 |               | 1               |                | μА   |
| Soft-Start Time                                                    | tss_havdd            | Tracking with AVDD                                                                                                       |               | 1.5             |                | ms   |
| Fault Trip Level                                                   |                      | HAVDD falling                                                                                                            |               | VHAVDD<br>x 65% |                | V    |
| Short Circuit Level                                                | Vsc1_HAVDD           | HAVDD_SW switching frequency reduced to fosc_HAVDD / 2                                                                   |               | 4.8             |                | V    |
|                                                                    | VSC2_HAVDD           | HAVDD_SW stop switching                                                                                                  |               | 2.4             |                |      |
| Over-Voltage Level                                                 |                      | HAVDD rising                                                                                                             |               | VHVDD<br>x 120% |                | V    |
| Power Off Discharge<br>Resistance                                  | RDISCHG_HVDD         |                                                                                                                          |               | 0.5             |                | kΩ   |
| Line Regulation                                                    |                      | 8.6V ≤ VIN ≤ 15.9V, IOUT_HAVDD<br>= 1mA                                                                                  |               | 0.1             |                | %/V  |
| Load Regulation                                                    |                      | 1mA ≤ IOUT_HVDD ≤ 500mA                                                                                                  |               | 0.2             |                | %    |
| Power Off Discharge<br>Resistance                                  | RDISCHG_HAVDD        |                                                                                                                          |               | 0.5             |                | kΩ   |
| Negative OP Regulator                                              | (VGL1)               |                                                                                                                          |               |                 |                |      |
| Adjustable Room<br>Temperature Output<br>Voltage Range             | VGL1                 | Register address = "05h",<br>7 bits/128 steps,<br>V <sub>GL</sub> = (-1.8V to -15.0V)<br>[00h to 42h], Resolution = 0.2V | -15           |                 | -1.8           | V    |
| Output Accuracy                                                    |                      | Default code                                                                                                             | -3            |                 | 3              | %    |
| Output short source current                                        | lo_sc_нs             |                                                                                                                          | 0.21          | 0.28            | 0.35           | Α    |
| Output short sink current                                          | lo_sc_ts             |                                                                                                                          | 0.21          | 0.28            | 0.35           | Α    |
| Soft-Start Time                                                    | tss_vgL1             |                                                                                                                          | -             | 1.5             |                | ms   |



| Parameter                                                           | Symbol                   | Test Conditions                                                                                                    | Min           | Тур           | Max           | Unit |
|---------------------------------------------------------------------|--------------------------|--------------------------------------------------------------------------------------------------------------------|---------------|---------------|---------------|------|
| VGL1 Fault Trip Level                                               |                          | V <sub>GL1</sub> rising                                                                                            |               | VGL1<br>+ 1.8 |               | V    |
| VGL1 Short Circuit<br>Level                                         | Vsc_vgL1                 | V <sub>GL1</sub> rising                                                                                            |               | -1.3          |               | V    |
| Power Off Discharge<br>Resistance                                   | RDISCHG_VGL1             |                                                                                                                    |               | 0.2           |               | kΩ   |
| Load Regulation                                                     |                          | 10mA< I <sub>LOAD</sub> < 30mA                                                                                     |               | 0.2           |               | %    |
| Power Off Discharge<br>Resistance                                   | Rdischg_vgl1             |                                                                                                                    |               | 0.2           |               | kΩ   |
| Async. Buck-Boost Cor                                               | verter (VGL2)            |                                                                                                                    |               |               |               |      |
| Adjustable Room<br>Temperature Output<br>Voltage Range<br>(VGL2_LT) | VGL2_LT                  | Register address = "06h", 7<br>bits/128 steps,<br>[00h to 4Dh] Resolution = 0.2V<br>[4Dh to 4Eh] Resolution = 0.1V | -20           |               | -4.5          | V    |
| Adjustable High<br>Temperature Output<br>Voltage Range<br>(VGL2_HT) | VGL2_HT                  | Register address = "07h", 7<br>bits/128 steps,<br>[00h to 4Dh] Resolution = 0.2V<br>[4Dh to 4Eh] Resolution = 0.1V | -20           | 1             | -4.5          | V    |
| Output Accuracy                                                     |                          | Default code                                                                                                       | -2%           |               | 2%            | V    |
| Operating Frequency                                                 | fsw_vgl2                 | 0x2A[1]=0h                                                                                                         | 675<br>(–10%) | 750           | 825<br>(+10%) | kHz  |
| Operating Frequency                                                 |                          | 0x2A[1]=1h                                                                                                         | 450<br>(–10%) | 500           | 550<br>(+10%) | kHz  |
| High-side On-<br>Resistance                                         |                          |                                                                                                                    |               | 500           |               | mΩ   |
| Maximum Duty Cycle                                                  |                          |                                                                                                                    | 80            | 90            |               | %    |
| Minimum On-time                                                     |                          |                                                                                                                    |               | 100           |               | ns   |
| VGL2_SW Positive<br>Current Limit                                   | ILIM_VGL2                |                                                                                                                    | 1.6           |               |               | Α    |
| Switch Leakage Current                                              | Ileak_VGL2               | VGL2_SW = VIN or VGL2                                                                                              |               | 5             |               | μΑ   |
| Soft Start Time                                                     | tss_vgl2                 |                                                                                                                    |               | 3             |               | ms   |
| VGL2 Fault Trip Level                                               |                          | V <sub>GL2</sub> rising                                                                                            |               | VGL2<br>x 75% |               | %    |
| VGL2 Short Circuit<br>Level                                         | Vsc_vgl2                 | V <sub>GL2</sub> rising                                                                                            |               | -2.5          |               | V    |
| VGL2 OVP level                                                      |                          | V <sub>GL2</sub> falling, hysteresis=0.5V                                                                          |               | -22.5         |               | V    |
| Line Regulation                                                     |                          | 8.6V ≤ V <sub>IN</sub> ≤ 15.9V,<br>I <sub>OUT_VGL2</sub> = 0.1A                                                    |               | 0.1           |               | %/V  |
| Load Regulation                                                     |                          | $0mA \leq I_{OUT\_VGL2} \leq 150mA$                                                                                |               | 0.2           |               | %    |
| Power Off Discharge<br>Resistance                                   | R <sub>DISCHG_VGL2</sub> |                                                                                                                    |               | 0.2           |               | kΩ   |
| Async. Boost Converte                                               | r (VGH)                  |                                                                                                                    |               |               |               |      |
| Adjustable Low<br>Temperature Output<br>Voltage Range<br>(VGH_LT)   | VGH_LT                   | Register Address = "03h",<br>7 bits, V <sub>GH_LT</sub> = (21V to 45V)<br>[00h to 78h], Resolution = 0.2V          | 21            |               | 45            | V    |



| Parameter                                                          | Symbol                  | Test Conditions                                                                                          | Min            | Тур                     | Max            | Unit     |
|--------------------------------------------------------------------|-------------------------|----------------------------------------------------------------------------------------------------------|----------------|-------------------------|----------------|----------|
| Adjustable Room<br>Temperature Output<br>Voltage Range<br>(VGH_HT) | Vgн_нт                  | Register Address = "04h",<br>7bits, V <sub>GH_HT</sub> = (20V to 44V)<br>[00h to 78h], Resolution = 0.2V | 20             | 1                       | 44             | <b>V</b> |
| Output Accuracy                                                    |                         |                                                                                                          | -3             |                         | 3              | %        |
|                                                                    |                         | 0x2A[4]=0h, 0x2A[3]=0h                                                                                   | 675<br>(–10%)  | 750                     | 825<br>(+10%)  | kHz      |
| Operating Frequency                                                | fsw_vgh                 | 0x2A[4]=0h, 0x2A[3]=1h                                                                                   | 1350<br>(–10%) | 1500                    | 1650<br>(+10%) | kHz      |
| operating requestoy                                                | 1300_0011               | 0x2A[4]=1h, 0x2A[3]=0h                                                                                   | 450<br>(–10%)  | 500                     | 550<br>(+10%)  | kHz      |
|                                                                    |                         | 0x2A[4]=1h, 0x2A[3]=1h                                                                                   | 900<br>(–10%)  | 1000                    | 1100<br>(+10%) | kHz      |
| VGH_SW to GND<br>N-MOSFET On-<br>Resistance                        | RDSON_LS_VGH            |                                                                                                          |                | 350                     |                | mΩ       |
| Soft-Start Time                                                    | tss_vgh                 | Programmable Soft-Start Time,<br>tss_vgH 2Ah[7], 3m/6ms,<br>Default=0h                                   | 3              | 1                       | 6              | ms       |
| VGH Fault Trip Level                                               |                         | V <sub>G</sub> H falling                                                                                 |                | VGH<br>x 70%            |                | V        |
| VGH Short Circuit Level                                            |                         | V <sub>G</sub> H falling                                                                                 |                | VGH<br>x 20%            |                | V        |
| VGH Over Voltage<br>Level                                          | VGH_OVP                 | V <sub>GH</sub> Rising, hysteresis=1V                                                                    |                | 47.5                    |                | V        |
| VGH_SW Leakage<br>Current                                          |                         | VGH_SW = 44V                                                                                             |                | 1                       |                | μА       |
| VGH_SW Current Limit                                               | ILIM                    |                                                                                                          | 1.6            |                         |                | Α        |
| Power Off Discharge<br>Resistance                                  | Rdischg_vgh             |                                                                                                          |                | 1.5                     |                | kΩ       |
| Line Regulation                                                    |                         | VAVDD = 14V to 18V,<br>(IOUT_VGH =100mA)                                                                 |                | 0.1                     |                | %/V      |
| Load Regulation                                                    |                         | 10mA < IOUT_VGH < 100mA                                                                                  |                | 0.2                     |                | %        |
| Power Off Discharge<br>Resistance                                  | RDISCHG_VGH             |                                                                                                          |                | 1.5                     |                | kΩ       |
| External N-MOSFET Ga                                               | te Driver (VGH_Ga       | te)                                                                                                      |                |                         |                |          |
| Gate High Voltage                                                  | DGate_OH                |                                                                                                          | 4.5            | 5                       | 5.5            | ٧        |
| Gate Low Voltage                                                   | DGate_OL                |                                                                                                          |                |                         | 0.3            | V        |
| External NMOS Switch<br>Current Limit                              | V <sub>G</sub> H_CS_OCP | R <sub>cs</sub> =100mΩ                                                                                   | 0.2            | 0.25                    | 0.3            | V        |
| GAMMA Outputs (GMA                                                 | 1 to GMA14)             |                                                                                                          |                |                         |                |          |
| Output Voltage Range                                               | VGMA                    |                                                                                                          |                | SLDO[4:0]<br>A[9:0]+1)/ |                | V        |
| VCOM Resolution                                                    | Res                     |                                                                                                          |                | 10                      |                | bits     |
| Soft-Start Time                                                    | tss_gma                 |                                                                                                          |                | 3                       |                | ms       |
| Integral Nonlinearity                                              | INL_GMA                 |                                                                                                          | -1             |                         | 1              | LSB      |

DS6971



| Parameter                       | Symbol          | Test Conditions                                                             | Min | Тур                      | Max           | Unit      |
|---------------------------------|-----------------|-----------------------------------------------------------------------------|-----|--------------------------|---------------|-----------|
| Integral Nonlinearity<br>Margin | INL_margin_GMA  |                                                                             | -4  |                          | 4             | LSB       |
| Differential Nonlinearity       | DNL_GMA         |                                                                             | -1  |                          | 1             | LSB       |
| Continuous Current              | ICON_GMA        | VOUT drop 0.5V                                                              |     | 30                       |               | mA        |
| Short-Circuit Current           | ISC_GMA         | Outputs to VAVDD or GND                                                     |     | ±200                     |               | mA        |
| Output Impedance                | Zo_gma          | Output resistance when output is disabled                                   |     | 300                      |               | kΩ        |
| Program to Output<br>Delay      | td_gma          | From ACK falling edge to start-<br>up point of programming<br>gamma voltage | -   | 0.5                      | -             | μS        |
| Load Regulation                 | LR_GMA          | □12mA & 12mA, Code = 256                                                    |     | ±0.5                     | -             | mV/<br>mA |
| VCOM (VCOM1, VCOM2              | 2 and VCOM3)    |                                                                             |     |                          |               |           |
| VCOM Output Range               | VCOM1~3         |                                                                             |     | SLDO[4:0]<br>[9:0]+1)/10 |               | V         |
| VCOM Resolution                 | Res             |                                                                             |     | 10                       |               | bits      |
| Soft-Start Time                 | tss_vcom        |                                                                             |     | 3                        |               | ms        |
| Integral Nonlinearity           | INL_vcom        |                                                                             | -1  |                          | 1             | LSB       |
| Integral Nonlinearity<br>Margin | INL_margin_VCOM |                                                                             | -4  |                          | 4             | LSB       |
| Differential Nonlinearity       | DNL_vcom        |                                                                             | -1  |                          | 1             | LSB       |
| Program to Output<br>Delay      | tD_VCOM         | From ACK falling edge to start-<br>up point of programming<br>VCOM voltage  |     | 0.5                      | -             | μS        |
| Input Offset Voltage            | Vos             | OP-Amp Outx = V <sub>AVDD</sub> / 2                                         |     | 2                        | 25            | mV        |
| Input Bias Current              | Ів              | OP-Amp Outx = VAVDD / 2                                                     |     | 2                        | 100           | nA        |
| Land Danielation                | AV/             | Sink current,<br>I <sub>LOAD</sub> = 0 to -80mA                             |     | 0.1                      |               | mV/<br>mA |
| Load Regulation                 | ΔVLOAD          | Source current,<br>ILOAD = 0 to +80mA                                       |     | 0.1                      |               | mV/<br>mA |
| Common Mode Input<br>Range      | CMIR            | OP-Amp Outx = V <sub>AVDD</sub> / 2                                         | 0.5 |                          | VAVDD<br>-0.5 | V         |
| Common Mode<br>Rejection Ratio  | CMRR            | 0.5V ≤ OP-Amp Outx ≤VAVDD-<br>0.5V                                          |     | 95                       |               | dB        |
| Open Loop Gain                  | AVOL            | 0.5V ≤ OP-Amp Outx ≤ VAVDD-<br>0.5V                                         |     | 80                       |               | dB        |



| Para                            | meter               | Symbol               | Test Conditions                                                                     | Min           | Тур           | Max  | Unit       |
|---------------------------------|---------------------|----------------------|-------------------------------------------------------------------------------------|---------------|---------------|------|------------|
| Power Sup<br>Ratio              | ply Rejection       | PSRR                 | OP-Amp Outx = V <sub>AVDD</sub> / 2                                                 |               | 96            |      | dB         |
| Output Swi                      | ng Low              | VoL                  | ILOAD = -50mA                                                                       |               | 0.6           | 1.5  | V          |
| Output Swi                      | ng High             | Voн                  | ILOAD = +50mA                                                                       | VAVDD<br>-1.5 | VAVDD<br>-0.6 |      | V          |
| Short-Circu                     | it Current          | Isc_vcom             | Outputs to VAVDD or PGND                                                            |               | ±400          |      | mA         |
| Slew Rate                       |                     | SR                   | OP-Amp Outx = 4V step, 20%<br>to 80%, AV = 1,<br>RL = 10kΩ, CL = 100pF              |               | 35            |      | V/µs       |
| Gain-Band                       | width Product       | GBWP                 | $R_L = 10k\Omega$ , $C_L = 10pF$                                                    |               | 12            |      | MHz        |
| Phase Mar                       | gin                 | PM                   | R <sub>L</sub> = 10kΩ, C <sub>L</sub> = 10pF                                        |               | 50            |      | deg<br>ree |
| Level Shift                     | er                  |                      |                                                                                     |               |               |      |            |
|                                 |                     | VGH, GH2             |                                                                                     | 20            |               | 45   |            |
| Power Sup                       | nlios               | VGL2                 |                                                                                     | -20           |               | -4.5 | V          |
| rowei Sup                       | piles               | VGL1                 |                                                                                     | -15           |               | -1.8 | _ v        |
|                                 |                     | VGH, GH2 - VGL       |                                                                                     |               |               | 57   |            |
| Positive (Vo<br>Supply Cur      |                     | lvgн                 |                                                                                     |               | TBD           |      | mA         |
| Positive (Vo<br>Supply Cur      | GH2) Power<br>rent  | IVGH2                |                                                                                     |               | TBD           |      | mA         |
| Negative (\<br>Supply Cur       | /GL1) Power<br>rent | IvgL1                |                                                                                     |               | 0.05          |      | mA         |
| Negative (\<br>Supply Cur       | /GL2) Power<br>rent | IVGL2                |                                                                                     |               | 0.2           |      | mA         |
| \(\(\)(\)(\)                    | ) Throohold         | M. n. n. o v. o. v.  | VGH rising                                                                          |               | 19            |      | W          |
| VGH UVLC                        | rnresnoid           | Vuvlo_vgh            | VGH falling                                                                         |               | 3.8           |      | V          |
| Input                           | Logic-High          | VIH_LVSFT            | Input rising for STV1, STV2,<br>STV3, CPV1, CPV2, LCIN1,<br>LCIN2/CPV3, BLANK/CPV4  | 1.3           |               |      | .,         |
| Voltage                         | Logic-Low           | VIL_LVSFT            | Input falling for STV1, STV2,<br>STV3, CPV1, CPV2, LCIN1,<br>LCIN2/CPV3, BLANK/CPV4 |               |               | 0.8  | V          |
|                                 |                     |                      | STV1, STV2, STV3, CPV1,<br>CPV2, LCIN1, LCIN2/CPV3,<br>BLANK/CPV4 = 0V              | -100          |               | 100  | nA         |
| Input Curre                     | nt                  | lin_lvsft            | STV1, STV2, STV3, CPV1,<br>CPV2, LCIN1, LCIN2/CPV3,<br>BLANK/CPV4 = 3.3V            | 4             |               | 10   | μА         |
| CLKOUT1<br>CLKOUT12<br>P-MOSFET |                     | R <sub>dson_P1</sub> | I <sub>OUT</sub> = 10mA, sourcing                                                   |               | 5             |      | Ω          |



| Parameter                                                                                   | Symbol                | Test Conditions                                               | Min | Тур  | Max | Unit |
|---------------------------------------------------------------------------------------------|-----------------------|---------------------------------------------------------------|-----|------|-----|------|
| CLKOUT1 to<br>CLKOUT12<br>N-MOSFET Resistance                                               | R <sub>dson_N1</sub>  | IOUT = 10mA, sinking                                          |     | 4    |     | Ω    |
| High side resistance of<br>STVOUT1, STVOUT2,<br>STVOUT3<br>LCOUT1, LCOUT2<br>DISCH1, DISCH2 | R <sub>dson_</sub> P3 | I <sub>OUT</sub> = 10mA, sourcing                             | 12  | 20   | 50  | Ω    |
| Low side resistance of<br>STVOUT1, STVOUT2,<br>STVOUT3<br>LCOUT1, LCOUT2<br>DISCH1, DISCH2  | R <sub>dson_N3</sub>  | I <sub>OUT</sub> = 10mA, sinking                              | 7   | 10   | 30  | Ω    |
|                                                                                             |                       |                                                               |     | 1000 |     |      |
|                                                                                             |                       | VGH = 28V, VGL1 = -5V,                                        |     | 700  |     |      |
|                                                                                             | t <sub>R</sub>        | VGL2 = -15.1V, $R_L = 51\Omega$ , $C_L = 4.7 nF$ , 20% to 80% |     | 400  |     |      |
| CLKOUT1 to<br>CLKOUT12 Rising /                                                             |                       |                                                               |     | 100  |     |      |
| Falling Slew Rate (Note 6)                                                                  |                       |                                                               |     | 1000 |     | V/us |
|                                                                                             |                       | VGH = 28V, VGL1 = -5V,                                        |     | 700  |     |      |
|                                                                                             | t <sub>F</sub>        | VGL2 = -15.1V, $R_L = 51\Omega$ , $C_L = 4.7 nF$ , 80% to 20% |     | 400  |     |      |
|                                                                                             |                       |                                                               |     | 100  |     |      |
| Rising Propagation<br>Delay (Note 7)                                                        | tPHG1                 | No Load                                                       |     | 50   | 70  | ns   |
| Falling Propagation<br>Delay2 (Note 7)                                                      | tPHG2                 | No Load                                                       |     | 50   | 70  | ns   |
| High side current limit of CLKOUT1~CLKOUT12                                                 | IGOCP_P               | Tolerance : ±10%                                              | 20  |      | 270 | mA   |
| Low side current limit of CLKOUT1~CLKOUT12                                                  | IGOCP_N               | Tolerance : ±10%                                              | 20  |      | 270 | mA   |
| High side current limit of STVOUT1, STVOUT2, STVOUT3                                        | ISOCP_P               | Tolerance : 50mA@±10%, others ±30%                            | 20  |      | 135 | mA   |
| Low side current limit of STVOUT1, STVOUT2, STVOUT3                                         | ISOCP_N               | Tolerance : 50mA@±10%, others ±30%                            | 20  |      | 135 | mA   |
| High side current limit of LCOUT1, LCOUT2                                                   | IEOCP_P               | Tolerance : 30mA@±10%, others ±30%                            | 10  |      | 135 | mA   |
| Low side current limit of LCOUT1, LCOUT2                                                    | IEOCP_N               | Tolerance : 30mA@±10%, others ±30%                            | 10  |      | 135 | mA   |



| Parameter                                                   | Symbol  | Test Conditions                    | Min | Тур | Max | Unit |
|-------------------------------------------------------------|---------|------------------------------------|-----|-----|-----|------|
| Low side current limit of DISCH1, DISCH2                    | IEOCP_N | Tolerance : 50mA@±10%, others ±30% | 40  |     | 135 | mA   |
| High side OCP sensing time of CLKOUT1~CLKOUT12              | GOCP_P  | Tolerance : ±10%                   | 1   |     | 8.5 | μS   |
| Low side OCP sensing time of CLKOUT1~CLKOUT12               | GOCP_N  | Tolerance : ±10%                   | 1   |     | 8.5 | μS   |
| High side OCP sensing time of STVOUT1, STVOUT2, STVOUT3     | GOCP_P  | Tolerance : 2μs@±20%, others ±30%  | 1   |     | 8.5 | μS   |
| Low side OCP sensing time of STVOUT1, STVOUT2, STVOUT3      | GOCP_N  | Tolerance : 2μs@±20%, others ±30%  | 1   |     | 8.5 | μS   |
| High side OCP sensing time of LCOUT1, LCOUT2                | EOCP_P  | Tolerance : 80μs@±20%, others ±30% | 10  |     | 160 | μs   |
| Low side OCP sensing time of LCOUT1, LCOUT2, DISCH1, DISCH2 | EOCP_N  | Tolerance : 80μs@±20%, others ±30% | 10  |     | 160 | μS   |

- Note 1. Stresses beyond those listed under "Absolute Maximum Ratings" September cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated in the operational sections of the specifications is not implied. Exposure to absolute maximum rating conditions September affect device reliability.
- Note 2.  $\theta_{JA}$  is measured under natural convection (still air) at  $T_A = 25$ °C with the component mounted on a high effective-thermalconductivity four-layer test board on a JEDEC 51-7 thermal measurement standard. θ<sub>JC</sub> is measured at the exposed pad of the package.
- Note 3. Devices are ESD sensitive. Handling precaution is recommended.
- **Note 4.** The device is not guaranteed to function outside its operating conditions.
- Note 5. Case temperature is measured on the high effective thermal conductivity four layers thermal test board of JEDEC 51-7 thermal measurement standard. The case temperature point is on the expose pad.
- Note 6. Rising/Falling time measure point is before RC.



- Note 7. Pulse less than 10ns will be filter.
- Note 8. The minimum duty of the converter needs to be considered.



## **I2C Command**

#### **Slave Address**

| Bit7 | Bit6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 = LSB |
|------|------|-------|-------|-------|-------|-------|-------------|
| 0    | 1    | 0     | 0     | 0     | 0     | 1     | R/ <b>W</b> |

#### **Write Command**

#### (a) Write single byte of data to Register

|       |   |   | SI | ave A | ddres | SS |   |     |             |   |   | Reg | gister | Addre | ess |    |                 |    |    | Da | ta Fro | m Ma | aster |    |                   |
|-------|---|---|----|-------|-------|----|---|-----|-------------|---|---|-----|--------|-------|-----|----|-----------------|----|----|----|--------|------|-------|----|-------------------|
| Start | 0 | 1 | 0  | 0     | 0     | 0  | 1 | 0 / | lave<br>ACK | 0 | 0 | 0   | R4     | R3    | R2  | R1 | R0 Slave<br>ACK | D7 | D6 | D5 | D4     | D3   | D2    | D1 | D0 Slave ACK Stop |

#### (b) Write multiple bytes of data to Registers



#### (c) Write All Registers into EEPROM

|       |   |   | SI | ave A | Addre | SS |   |   |              |   |   | Re | gister | Addr | ess |   |   |              |   |   | Da | ta Fr  | om M | aster |   |   |                   |
|-------|---|---|----|-------|-------|----|---|---|--------------|---|---|----|--------|------|-----|---|---|--------------|---|---|----|--------|------|-------|---|---|-------------------|
| Start | 0 | 1 | 0  | 0     | 0     | 0  | 1 | 0 | Slave<br>ACK | 1 | 1 | 1  | 1      | 1    | 1   | 1 | 1 | Slave<br>ACK | 0 | 0 | 0  | 0      | 0    | 0     | 0 | 0 | Slave<br>ACK Stop |
|       |   |   | S  | ave A | Addre | SS |   |   |              |   |   | Re | gister | Addr | ess |   |   |              |   |   | Da | ıta Fr | om M | aster |   |   |                   |
| Start | 0 | 1 | 0  | 0     | 0     | 0  | 1 | 0 | Slave<br>ACK | 1 | 1 | 1  | 1      | 1    | 1   | 1 | 1 | Slave<br>ACK | 1 | 0 | 0  | 0      | 0    | 0     | 0 | 0 | Slave<br>ACK Stop |

#### (d) Write VCOM data Registers into EEPROM

|       |   |   | SI | ave A | Addre  | SS |   |   |              |   |   | Re | gister | Addr | ess |   |   |              |   |   | Da | ta Fr  | om M | aster |   |   |                   |
|-------|---|---|----|-------|--------|----|---|---|--------------|---|---|----|--------|------|-----|---|---|--------------|---|---|----|--------|------|-------|---|---|-------------------|
| Start | 0 | 1 | 0  | 0     | 0      | 0  | 1 | 0 | Slave<br>ACK | 1 | 1 | 1  | 1      | 1    | 1   | 1 | 1 | Slave<br>ACK | 0 | 0 | 0  | 0      | 0    | 0     | 0 | 0 | Slave<br>ACK Stop |
|       |   |   | 0  |       |        |    |   |   |              |   |   | р. |        |      |     |   |   |              |   |   | ъ- | 4- F-  | 14   |       |   |   |                   |
|       |   |   | 5  | ave A | Addre: | SS |   |   |              |   |   | Re | gister | Addr | ess |   |   |              |   |   | Da | ita Fr | om M | aster |   |   |                   |



#### **Read Command**

### (a) Read single byte of data from Register

|                                                                                                                                                                                                      |   |                                | S | lave A | Addre | ss |   |   |              |    | С  | ontro | Regi   | ister A | Addre | ss |    |                |      |   | Da | ta Fr | om M | aster |   |   |              |      |
|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---|--------------------------------|---|--------|-------|----|---|---|--------------|----|----|-------|--------|---------|-------|----|----|----------------|------|---|----|-------|------|-------|---|---|--------------|------|
| Start                                                                                                                                                                                                | 0 | 1                              | 0 | 0      | 0     | 0  | 1 | 0 | Slave<br>ACK | 1  | 1  | 1     | 1      | 1       | 1     | 1  | 1  | Slave<br>ACK   | 0    | 0 | 0  | 0     | 0    | 0     | 0 | 0 | Slave<br>ACK | Stop |
|                                                                                                                                                                                                      |   | Slave Address Register Address |   |        |       |    |   |   |              |    |    |       |        |         |       |    |    | •              | •    | • | •  |       |      |       |   |   |              |      |
| Start         0         1         0         0         0         1         0         Slave ACK         0         0         0         R4         R3         R2         R1         R0         Slave ACK |   |                                |   |        |       |    |   |   |              |    |    |       |        |         |       |    |    |                |      |   |    |       |      |       |   |   |              |      |
|                                                                                                                                                                                                      |   |                                | S | lave A | Addre | ss |   |   |              |    |    | Data  | a Fror | n RT    | 6971  |    |    |                |      |   |    |       |      |       |   |   |              |      |
| Re-<br>start                                                                                                                                                                                         | 0 | 1                              | 0 | 0      | 0     | 0  | 1 | 1 | Slave<br>ACK | D7 | D6 | D5    | D4     | D3      | D2    | D1 | D0 | Master<br>NACK | Stop |   |    |       |      |       |   |   |              |      |

#### (b) Read multiple bytes of data from Registers

|              |                                |   | SI | ave A | Addre | SS |   |   |              |    | С  | ontro              | l Regi | ster A | Addre | ss |              |               |   |   | Data | Fro | m Ma | ster   |      |       |                |     |                |      |
|--------------|--------------------------------|---|----|-------|-------|----|---|---|--------------|----|----|--------------------|--------|--------|-------|----|--------------|---------------|---|---|------|-----|------|--------|------|-------|----------------|-----|----------------|------|
| Start        | 0                              | 1 | 0  | 0     | 0     | 0  | 1 | 0 | Slave<br>ACK | 1  | 1  | 1                  | 1      | 1      | 1     | 1  | 1            | Slave<br>ACK  | 0 | 0 | 0    | 0   | 0    | 0      | 0    | 0     | Slave<br>ACK S | top |                |      |
|              | Slave Address Register Address |   |    |       |       |    |   |   |              |    |    |                    |        |        |       |    |              |               |   |   |      |     |      |        |      |       |                |     |                |      |
|              |                                |   |    |       |       |    |   |   |              |    |    |                    | R3     | R2     | R1    | R0 | Slave<br>ACK |               |   |   |      |     |      |        |      |       |                |     |                |      |
|              |                                |   | SI | ave A | Addre | ss |   |   |              |    |    | n <sub>th</sub> Da | ıta Fr | om R   | T697  | 1  |              |               |   |   |      |     | Last | Data I | Fron | n RT6 | 971            |     |                |      |
| Re-<br>start | 0                              | 1 | 0  | 0     | 0     | 0  | 1 | 1 | Slave<br>ACK | D7 | D6 | D5                 | D4     | D3     | D2    | D1 | D0           | Master<br>ACK |   |   | D7   | De  | 5 D5 | D4     | D    | 03 D2 | 2 D1           | D0  | Master<br>NACK | Stop |

#### (c) Read data from EEPROM

|              |                                |   | S | lave A | Addres | ss |   |   |              |    | С  | ontro | Reg    | ister / | Addre | SS |    |                |      |   | Da | ata Fr | om M | aster |   |   |              |      |
|--------------|--------------------------------|---|---|--------|--------|----|---|---|--------------|----|----|-------|--------|---------|-------|----|----|----------------|------|---|----|--------|------|-------|---|---|--------------|------|
| Start        | 0                              | 1 | 0 | 0      | 0      | 0  | 1 | 0 | Slave<br>ACK | 1  | 1  | 1     | 1      | 1       | 1     | 1  | 1  | Slave<br>ACK   | 0    | 0 | 0  | 0      | 0    | 0     | 0 | 1 | Slave<br>ACK | Stop |
|              | Slave Address Register Address |   |   |        |        |    |   |   |              |    |    |       |        |         |       |    |    |                |      |   |    |        |      |       |   |   |              |      |
| Start        | Stave                          |   |   |        |        |    |   |   |              |    |    |       |        |         |       |    |    |                |      |   |    |        |      |       |   |   |              |      |
|              |                                |   | S | lave A | Addres | ss |   |   |              |    |    | Data  | a Fror | n RT6   | 6971  |    |    |                |      |   |    |        |      |       |   |   |              |      |
| Re-<br>start | 0                              | 1 | 0 | 0      | 0      | 0  | 1 | 1 | Slave<br>ACK | D7 | D6 | D5    | D4     | D3      | D2    | D1 | D0 | Master<br>NACK | Stop |   |    |        |      |       |   |   |              |      |

### (d) Read multiple bytes of data from EEPROM

|              |   |   | S | ave A | Addre | ss |   |   |              |    | С  | ontro              | Regi   | ster A | Addre | ss |    |               |   |   | Data | a Fro | m Mas  | ster   |     |      |              |    |                |      |
|--------------|---|---|---|-------|-------|----|---|---|--------------|----|----|--------------------|--------|--------|-------|----|----|---------------|---|---|------|-------|--------|--------|-----|------|--------------|----|----------------|------|
| Start        | 0 | 1 | 0 | 0     | 0     | 0  | 1 | 0 | Slave<br>ACK | 1  | 1  | 1                  | 1      | 1      | 1     | 1  | 1  | Slave<br>ACK  | 0 | 0 | 0    | 0     | 0      | 0      | 0   | 1 SI | ave<br>CK St | ор |                |      |
|              |   |   | S | ave A | Addre | ss |   |   |              |    |    | Re                 | gister | Addr   | ess   |    |    |               |   |   |      |       |        |        |     |      |              | _  |                |      |
| Start        | 0 | 1 | 0 | 0     | 0     | 0  | 1 | 0 | Slave<br>ACK | 0  | 0  | 0                  | R4     | R3     | R2    | R1 | R0 | Slave<br>ACK  |   |   |      |       |        |        |     |      |              |    |                |      |
|              |   |   | S | ave A | Addre | ss |   |   |              |    |    | n <sub>th</sub> Da | ıta Fr | om R   | T697  | 1  |    |               |   |   |      |       | Last [ | Data F | rom | RT69 | 71           |    |                |      |
| Re-<br>start | 0 | 1 | 0 | 0     | 0     | 0  | 1 | 1 | Slave<br>ACK | D7 | D6 | D5                 | D4     | D3     | D2    | D1 | D0 | Master<br>ACK |   |   | D7   | De    | D5     | D4     | D3  | D2   | D1           | D0 | Master<br>NACK | Stop |



**Register Map** 

|       | г Мар |     |       |     |                                 |                                                                | 1               | I     |             |        |      |         |
|-------|-------|-----|-------|-----|---------------------------------|----------------------------------------------------------------|-----------------|-------|-------------|--------|------|---------|
| Block | ADDR  | DEC | HEX   | DEC | 7                               | 6                                                              | 5               | 4     | 3           | 2      | 1    | 0       |
| AVDD  | 0x00  | 0   | 0x17h |     |                                 |                                                                |                 |       | AVDI        | D<5:0> |      |         |
| VCC1  | 0x01  | 1   | 0x32h |     | VCC1_SS                         |                                                                |                 | Γ     | VCC1<6:0>   |        |      |         |
| VCC2  | 0x02  | 2   | 0x19h |     | VCC2_SS                         | _SS VCC2<4:0>                                                  |                 |       |             |        |      |         |
| VGH   | 0x03  | 3   | 0x2Dh |     |                                 | VGH_LT<6:0>                                                    |                 |       |             |        |      |         |
| VGH   | 0x04  | 4   | 0x28h |     |                                 |                                                                |                 |       | VGH_HT<6:0: | >      |      |         |
| VGL1  | 0x05  | 5   | 0x10h |     |                                 |                                                                |                 |       | VGL1<6:0>   |        |      |         |
| VGL2  | 0x06  | 6   | 0x35h |     |                                 |                                                                |                 | ,     | VGL2_LT<6:0 | >      |      |         |
| VGL2  | 0x07  | 7   | 0x1Ch |     |                                 |                                                                |                 | ,     | VGL2_HT<6:0 | >      |      |         |
| DLY   | 0x08  | 8   | 0x15h |     | DL                              | /0<1:0>                                                        | DLY1            | <1:0> | DLY2<       | :1:0>  | DLY  | ′3<1:0> |
| OP    | 0x09  | 9   | 0x52  |     |                                 |                                                                | GLDO<4:0>       |       |             |        | HAVI | D<9:8>  |
| OP    | 0x0A  | 10  | 0x21  |     |                                 |                                                                |                 | HAV   | DD<7:0>     |        |      |         |
| OP    | 0x0B  | 11  | 0x03  |     |                                 |                                                                |                 |       |             |        | GMA  | 1<9:8>  |
| OP    | 0x0C  | 12  | 0x99  |     |                                 |                                                                |                 | GMA   | 1<7:0>      |        |      |         |
| OP    | 0x0D  | 13  | 0x03  |     |                                 |                                                                |                 |       |             |        | GMA  | 2<9:8>  |
| OP    | 0x0E  | 14  | 0x88  |     |                                 |                                                                | •               | GMA   | 2<7:0>      |        |      |         |
| OP    | 0x0F  | 15  | 0x03  |     |                                 |                                                                |                 |       |             |        | GMA  | 3<9:8>  |
| OP    | 0x10  | 16  | 0x0D  |     |                                 |                                                                |                 | GMA   | 3<7:0>      |        |      |         |
| OP    | 0x11  | 17  | 0x02  |     |                                 | GMA4<9:8>                                                      |                 |       |             |        |      |         |
| OP    | 0x12  | 18  | 0xCA  |     |                                 | GMA4<7:0>                                                      |                 |       |             |        |      |         |
| OP    | 0x13  | 19  | 0x02  |     |                                 |                                                                |                 |       |             |        | GMA  | 5<9:8>  |
| OP    | 0x14  | 20  | 0xA1  |     |                                 |                                                                |                 | GMA   | 5<7:0>      |        |      |         |
| OP    | 0x15  | 21  | 0x02  |     |                                 |                                                                |                 |       |             |        | GMA  | 6<9:8>  |
| OP    | 0x16  | 22  | 0x30  |     |                                 |                                                                |                 | GMA   | 6<7:0>      |        |      |         |
| OP    | 0x17  | 23  | 0x02  |     |                                 |                                                                |                 |       |             |        | GMA  | 7<9:8>  |
| OP    | 0x18  | 24  | 0x17  |     |                                 |                                                                |                 | GMA   | 7<7:0>      |        |      |         |
| OP    | 0x19  | 25  | 0x01  |     |                                 |                                                                |                 |       |             |        | GMA  | 8<9:8>  |
| OP    | 0x1A  | 26  | 0xC3  |     |                                 |                                                                |                 | GMA   | 8<7:0>      |        |      |         |
| OP    | 0x1B  | 27  | 0x01  |     |                                 |                                                                |                 |       |             |        | GMA  | 9<9:8>  |
| OP    | 0x1C  | 28  | 0xAA  |     |                                 |                                                                |                 | GMA   | 9<7:0>      |        |      |         |
| тсом  | 0x1D  | 29  | 0x00h |     | VGH_<br>TC_EN                   | VCOM_<br>TC_EN                                                 | VGH_TC_<br>Type |       |             |        |      |         |
| MISC  | 0x1E  | 30  | 0x07h |     |                                 | VGH_TCOM_MODE         VGX_<br>PRT_<br>OFF         VCOM_TC<3:0> |                 |       |             |        |      |         |
| LS    | 0x1F  | 31  | 0xFFh |     | EOCP_TIME<3:0> GOCP_TIME<3:0>   |                                                                |                 |       |             |        |      |         |
| LS    | 0x20  | 32  | 0x7Fh |     | EOCP_LEVEL<2:0> GOCP_LEVEL<3:0> |                                                                |                 |       |             |        |      |         |
| LS    | 0x21  | 33  | 0xFFh |     | SOCP_TIME<3:0> SOCP_LEVEL<3:0>  |                                                                |                 |       |             |        |      |         |
| LS    | 0x22  | 34  | 0x20h |     | SCLK_<br>PSK_RST                |                                                                |                 |       |             |        |      |         |



| Block    | ADDR         | DEC      | HEX            | DEC | 7                                                        | 6                   | 5                   | 4                     | 3                   | 2                   | 1                   | 0                   |  |
|----------|--------------|----------|----------------|-----|----------------------------------------------------------|---------------------|---------------------|-----------------------|---------------------|---------------------|---------------------|---------------------|--|
| LS       | 0x23         | 35       | 0x00h          |     |                                                          | -                   | Dummy<br>CLK        | EN_120Hz              | REVERSE             | DOUBLE              | -                   |                     |  |
| MISC     | 0x24         | 36       | 0x00h          |     | AVDD_<br>DIS                                             | HAVDD_ DIS          | VGH_DIS             | VGL1_DIS              | VCC1_DIS            | VCOM3_<br>DIS       | VCOM2_<br>DIS       | VCOM1_DIS           |  |
| MISC     | 0x25         | 37       | 0x00h          |     |                                                          |                     | VCC2_DIS            | VGL2_DIS              |                     |                     | EXT_DRV<br>1:0>     | VGH_EXT_<br>INT     |  |
| MISC     | 0x26         | 38       | 0x00h          |     | VCOM1_<br>EN                                             | VCOM2_EN            | VCOM3_<br>EN        |                       |                     | •                   |                     |                     |  |
| OP       | 0x27         | 39       | 0x10h          |     |                                                          | VCC1<br>Syn./Asyn.  | VCC2<br>Syn./Asyn.  | VCC2_EN               | FRE_<br>VCC1/2      | FT_VCC2             |                     |                     |  |
| OP       | 0x28         | 40       | 0x01h          |     |                                                          |                     |                     |                       |                     |                     | GMA <sup>2</sup>    | 10<9:8>             |  |
| MISC     | 0x29         | 41       | 0xC0h          |     | Protection<br>_EN                                        | VCC_EN              | VGL1_EN             | VGL2_EN               | AVDD_EN             | VGH_EN              | HAVDD_<br>EN        | GMA_EN              |  |
| MISC     | 0x2A         | 42       | 0x01h          |     | VGH_SS                                                   | AVDD                | _SS                 | FRE_<br>AVDD          | FRE_<br>HAVDD       | FRE_<br>VGH         | FRE_<br>VGL2        | PMIC_EN             |  |
| MISC     | 0x2B         | 43       | 0xA3h          |     | DIS                                                      | CH1/2_OCP_L         | _evel               |                       |                     | DI                  | SCH1/2_OCF          | _Time               |  |
| MISC     | 0x2C         | 44       | 0x00h          |     |                                                          |                     | AVDD<br>Protection  | VCC1<br>Protection    | HAVDD<br>Protection | VGH<br>Protection   | VGL2<br>Protection  | VGL1<br>Protection  |  |
| OP       | 0x2D         | 45       | 0x00h          |     | L/S 7<br>Protection                                      | L/S 6<br>Protection | L/S 5<br>Protection | OTP<br>Protection     | L/S 4<br>Protection | L/S 3<br>Protection | L/S 2<br>Protection | L/S 1<br>Protection |  |
| MISC     | 0x2E         | 46       | 0x0Bh          |     | Read Only (Chip ID : 0x0B)                               |                     |                     |                       |                     | 3)                  |                     |                     |  |
| OP       | 0x2F         | 47       | 0x2Fh          |     |                                                          |                     |                     | GMA1                  | 10<7:0>             |                     |                     |                     |  |
| OP       | 0x30         | 48       | 0x41h          |     |                                                          |                     |                     |                       |                     |                     | GMA <sup>2</sup>    | 11<9:8>             |  |
| OP       | 0x31         | 49       | 0x04h          |     |                                                          |                     |                     | GMA1                  | 11<7:0>             |                     | CMA12 - 0.8 >       |                     |  |
| OP       | 0x32         | 50       | 0x00h          |     |                                                          |                     |                     |                       |                     |                     | GMA12<9:8>          |                     |  |
| OP<br>OP | 0x33<br>0x34 | 51<br>52 | 0xB6h<br>0x00h |     |                                                          |                     |                     | GMA1                  | 12<7:0>             |                     | CMA                 | 13<9:8>             |  |
| OP<br>OP | 0x34         | 53       | 0x23h          |     |                                                          |                     |                     | GMA1                  | 13<7:0>             |                     | GIVIA               | 13<9.0>             |  |
| OP       | 0x36         | 54       | 0x00h          |     |                                                          |                     |                     | OIVI/ CI              | 10<1.0>             |                     | GMA <sup>2</sup>    | 14<9:8>             |  |
| OP       | 0x37         | 55       | 0x0Ch          |     |                                                          |                     |                     | GMA1                  | 14<7:0>             |                     |                     |                     |  |
| OP       | 0x38         | 56       | 0x01h          |     |                                                          |                     |                     |                       |                     |                     | VCON                | 11<9:8>             |  |
| OP       | 0x39         | 57       | 0x8Dh          |     |                                                          |                     |                     | VCON                  | /11<7:0>            |                     |                     |                     |  |
| OP       | 0x3A         | 58       | 0x01h          |     |                                                          |                     |                     |                       |                     |                     | VCON                | 12<9:8>             |  |
| OP       | 0x3B         | 59       | 0x8Dh          |     |                                                          |                     |                     | VCON                  | M2<7:0>             |                     | 1                   |                     |  |
| OP       | 0x3C         | 60       | 0x01h          |     |                                                          |                     |                     |                       |                     |                     | VCON                | //3<9:8>            |  |
| OP       | 0x3D         | 61       | 0x8Dh          |     |                                                          |                     |                     | VCON                  | /13<7:0>            |                     | Т                   |                     |  |
| LS       | 0x40         | 64       | 0x00h          |     | LS_EN                                                    | l                   | HSR<2:0>            |                       | CLK Rising          | Slew Rate           | CLK Fallin          | g Slew Rate         |  |
| LS       | 0x41         | 65       | 0x00h          |     | STV1_                                                    | DIS <1:0>           | STV2_D              | IS <1:0>              | STV3_DI             | S <1:0>             | DISCH_              | DIS<1:0>            |  |
| LS       | 0x42         | 66       | 0x06h          |     | CLK_I                                                    | OIS <1:0>           | LC_DIS              | S<1:0>                | LC_                 | Initial State       | <2:0>               | Auto Pulse          |  |
| MISC     | 0x43         | 67       | 0x00h          |     | V                                                        | COM_Delay<1:        | :0>                 | XON On Delay<br><1:0> |                     |                     | Off Delay<br>1:0>   |                     |  |
| LS       | 0x44         | 68       | 0x00h          |     | ILMT_1 ILMT_A VIN_UVLO_F EN_Type                         |                     |                     |                       | _Type               |                     |                     |                     |  |
| MISC     | 0x45         | 69       | 0x58h          |     | VGH1_UV LO_F_ State  Power Off Discharge Threshole <2:0> |                     |                     |                       |                     | Threshold           |                     |                     |  |

# **RT6971**



| Block | ADDR | DEC | HEX   | DEC | 7 | 6 | 5 | 4     | 3       | 2 | 1 | 0 |
|-------|------|-----|-------|-----|---|---|---|-------|---------|---|---|---|
| MISC  | 0xFF | 255 | 0x00h |     |   |   |   | CR (f | Note 8) |   |   |   |

#### Note 9. CR DATA:

0xFF=80h: Write all DAC register into EEPROM.

0xFF=40h: "Write" only VCOM1/2/3 data to EEPROM.

0xFF=01h : Read data from EEPROM.0xFF=00h : Read data from DAC register.

The Suggested writing all DAC register into EEPROM time is 300ms

The Suggested writing only VCOM data to EEPROM time is 100ms



### Channels Output Table(Unit: V)

| Register<br>Code | AVDD | VCC1 | VCC2 | VGH_<br>LT | VGH_<br>HT | VGL1 | VGL2_<br>LT | VGL2_<br>HT | GLDO |
|------------------|------|------|------|------------|------------|------|-------------|-------------|------|
| 00h              | NA   | 0.80 | 0.8  | 21         | 20         | -1.8 | -4.5        | -4.5        | 13.0 |
| 01h              | 13.8 | 0.82 | 0.9  | 21.2       | 20.2       | -2.0 | -4.7        | -4.7        | 13.2 |
| 02h              | 13.9 | 0.84 | 1.0  | 21.4       | 20.4       | -2.2 | -4.9        | -4.9        | 13.4 |
| 03h              | 14.0 | 0.86 | 1.1  | 21.6       | 20.6       | -2.4 | -5.1        | -5.1        | 13.6 |
| 04h              | 14.1 | 0.88 | 1.2  | 21.8       | 20.8       | -2.6 | -5.3        | -5.3        | 13.8 |
| 05h              | 14.2 | 0.90 | 1.3  | 22         | 21         | -2.8 | -5.5        | -5.5        | 14.0 |
| 06h              | 14.3 | 0.92 | 1.4  | 22.2       | 21.2       | -3.0 | -5.7        | -5.7        | 14.2 |
| 07h              | 14.4 | 0.94 | 1.5  | 22.4       | 21.4       | -3.2 | -5.9        | -5.9        | 14.4 |
| 08h              | 14.5 | 0.96 | 1.6  | 22.6       | 21.6       | -3.4 | -6.1        | -6.1        | 14.6 |
| 09h              | 14.6 | 0.98 | 1.7  | 22.8       | 21.8       | -3.6 | -6.3        | -6.3        | 14.8 |
| 0Ah              | 14.7 | 1.00 | 1.8  | 23         | 22         | -3.8 | -6.5        | -6.5        | 15.0 |
| 0Bh              | 14.8 | 1.02 | 1.9  | 23.2       | 22.2       | -4.0 | -6.7        | -6.7        | 15.2 |
| 0Ch              | 14.9 | 1.04 | 2.0  | 23.4       | 22.4       | -4.2 | -6.9        | -6.9        | 15.4 |
| 0Dh              | 15.0 | 1.06 | 2.1  | 23.6       | 22.6       | -4.4 | -7.1        | -7.1        | 15.6 |
| 0Eh              | 15.1 | 1.08 | 2.2  | 23.8       | 22.8       | -4.6 | -7.3        | -7.3        | 15.8 |
| 0Fh              | 15.2 | 1.10 | 2.3  | 24         | 23         | -4.8 | -7.5        | -7.5        | 16.0 |
| 10h              | 15.3 | 1.12 | 2.4  | 24.2       | 23.2       | -5.0 | -7.7        | -7.7        | 16.2 |
| 11h              | 15.4 | 1.14 | 2.5  | 24.4       | 23.4       | -5.2 | -7.9        | -7.9        | 16.4 |
| 12h              | 15.5 | 1.16 | 2.6  | 24.6       | 23.6       | -5.4 | -8.1        | -8.1        | 16.6 |
| 13h              | 15.6 | 1.18 | 2.7  | 24.8       | 23.8       | -5.6 | -8.3        | -8.3        | 16.8 |
| 14h              | 15.7 | 1.20 | 2.8  | 25         | 24         | -5.8 | -8.5        | -8.5        | 17.0 |
| 15h              | 15.8 | 1.22 | 2.9  | 25.2       | 24.2       | -6.0 | -8.7        | -8.7        | 17.2 |
| 16h              | 15.9 | 1.24 | 3.0  | 25.4       | 24.4       | -6.2 | -8.9        | -8.9        | 17.4 |
| 17h              | 16.0 | 1.26 | 3.1  | 25.6       | 24.6       | -6.4 | -9.1        | -9.1        | 17.6 |
| 18h              | 16.1 | 1.28 | 3.2  | 25.8       | 24.8       | -6.6 | -9.3        | -9.3        | 17.8 |
| 19h              | 16.2 | 1.30 | 3.3  | 26         | 25         | -6.8 | -9.5        | -9.5        | 18.0 |
| 1Ah              | 16.3 | 1.32 | 3.4  | 26.2       | 25.2       | -7.0 | -9.7        | -9.7        | 18.0 |
| 1Bh              | 16.4 | 1.34 | 3.5  | 26.4       | 25.4       | -7.2 | -9.9        | -9.9        | 18.0 |
| 1Ch              | 16.5 | 1.36 | 3.6  | 26.6       | 25.6       | -7.4 | -10.1       | -10.1       | 18.0 |
| 1Dh              | 16.6 | 1.38 | 3.7  | 26.8       | 25.8       | -7.6 | -10.3       | -10.3       | 18.0 |
| 1Eh              | 16.7 | 1.40 | 3.7  | 27         | 26         | -7.8 | -10.5       | -10.5       | 18.0 |
| 1Fh              | 16.8 | 1.42 | 3.7  | 27.2       | 26.2       | -8.0 | -10.7       | -10.7       | 18.0 |
| 20h              | 16.9 | 1.44 |      | 27.4       | 26.4       | -8.2 | -10.9       | -10.9       |      |
| 21h              | 17.0 | 1.46 |      | 27.6       | 26.6       | -8.4 | -11.1       | -11.1       |      |
| 22h              | 17.1 | 1.48 |      | 27.8       | 26.8       | -8.6 | -11.3       | -11.3       |      |



| Register<br>Code | AVDD | VCC1 | VCC2 | VGH_<br>LT | VGH_<br>HT | VGL1  | VGL2_<br>LT | VGL2_<br>HT | GLDO |
|------------------|------|------|------|------------|------------|-------|-------------|-------------|------|
| 23h              | 17.2 | 1.50 |      | 28         | 27         | -8.8  | -11.5       | -11.5       |      |
| 24h              | 17.3 | 1.52 |      | 28.2       | 27.2       | -9.0  | -11.7       | -11.7       |      |
| 25h              | 17.4 | 1.54 |      | 28.4       | 27.4       | -9.2  | -11.9       | -11.9       |      |
| 26h              | 17.5 | 1.56 |      | 28.6       | 27.6       | -9.4  | -12.1       | -12.1       |      |
| 27h              | 17.6 | 1.58 |      | 28.8       | 27.8       | -9.6  | -12.3       | -12.3       |      |
| 28h              | 17.7 | 1.60 |      | 29         | 28         | -9.8  | -12.5       | -12.5       |      |
| 29h              | 17.8 | 1.62 |      | 29.2       | 28.2       | -10.0 | -12.7       | -12.7       |      |
| 2Ah              | 17.9 | 1.64 |      | 29.4       | 28.4       | -10.2 | -12.9       | -12.9       |      |
| 2Bh              | 18.0 | 1.66 |      | 29.6       | 28.6       | -10.4 | -13.1       | -13.1       |      |
| 2Ch              | 18.1 | 1.68 |      | 29.8       | 28.8       | -10.6 | -13.3       | -13.3       |      |
| 2Dh              | 18.2 | 1.70 |      | 30         | 29         | -10.8 | -13.5       | -13.5       |      |
| 2Eh              | 18.3 | 1.72 |      | 30.2       | 29.2       | -11.0 | -13.7       | -13.7       |      |
| 2Fh              | 18.4 | 1.74 |      | 30.4       | 29.4       | -11.2 | -13.9       | -13.9       |      |
| 30h              | 18.5 | 1.76 |      | 30.6       | 29.6       | -11.4 | -14.1       | -14.1       |      |
| 31h              | 18.6 | 1.78 |      | 30.8       | 29.8       | -11.6 | -14.3       | -14.3       |      |
| 32h              | 18.7 | 1.80 |      | 31         | 30         | -11.8 | -14.5       | -14.5       |      |
| 33h              | 18.8 | 1.82 |      | 31.2       | 30.2       | -12.0 | -14.7       | -14.7       |      |
| 34h              | 18.9 | 1.84 |      | 31.4       | 30.4       | -12.2 | -14.9       | -14.9       |      |
| 35h              | 19.0 | 1.86 |      | 31.6       | 30.6       | -12.4 | -15.1       | -15.1       |      |
| 36h              | 19.1 | 1.88 |      | 31.8       | 30.8       | -12.6 | -15.3       | -15.3       |      |
| 37h              | 19.2 | 1.90 |      | 32         | 31         | -12.8 | -15.5       | -15.5       |      |
| 38h              | 19.3 | 1.92 |      | 32.2       | 31.2       | -13.0 | -15.7       | -15.7       |      |
| 39h              | 19.4 | 1.94 |      | 32.4       | 31.4       | -13.2 | -15.9       | -15.9       |      |
| 3Ah              | 19.5 | 1.96 |      | 32.6       | 31.6       | -13.4 | -16.1       | -16.1       |      |
| 3Bh              | 19.6 | 1.98 |      | 32.8       | 31.8       | -13.6 | -16.3       | -16.3       |      |
| 3Ch              | 19.7 | 2.00 |      | 33         | 32         | -13.8 | -16.5       | -16.5       |      |
| 3Dh              | 19.8 | 2.02 |      | 33.2       | 32.2       | -14.0 | -16.7       | -16.7       |      |
| 3Eh              | 19.9 | 2.04 |      | 33.4       | 32.4       | -14.2 | -16.9       | -16.9       |      |
| 3Fh              | 20.0 | 2.06 |      | 33.6       | 32.6       | -14.4 | -17.1       | -17.1       |      |
| 40h              |      | 2.08 |      | 33.8       | 32.8       | -14.6 | -17.3       | -17.3       |      |
| 41h              |      | 2.10 |      | 34         | 33         | -14.8 | -17.5       | -17.5       |      |
| 42h              |      | 2.12 |      | 34.2       | 33.2       | -15.0 | -17.7       | -17.7       |      |
| 43h              |      | 2.14 |      | 34.4       | 33.4       |       | -17.9       | -17.9       |      |
| 44h              |      | 2.16 |      | 34.6       | 33.6       |       | -18.1       | -18.1       |      |
| 45h              |      | 2.18 |      | 34.8       | 33.8       |       | -18.3       | -18.3       |      |
| 46h              |      | 2.20 |      | 35         | 34         |       | -18.5       | -18.5       |      |
| 47h              |      | 2.22 |      | 35.2       | 34.2       |       | -18.7       | -18.7       |      |
| 48h              |      | 2.24 |      | 35.4       | 34.4       |       | -18.9       | -18.9       |      |



| Register<br>Code | AVDD | VCC1 | VCC2 | VGH_<br>LT | VGH_<br>HT | VGL1 | VGL2_<br>LT | VGL2_<br>HT | GLDO |
|------------------|------|------|------|------------|------------|------|-------------|-------------|------|
| 49h              |      | 2.26 |      | 35.6       | 34.6       |      | -19.1       | -19.1       |      |
| 4Ah              |      | 2.28 |      | 35.8       | 34.8       |      | -19.3       | -19.3       |      |
| 4Bh              |      | 2.30 |      | 36         | 35         |      | -19.5       | -19.5       |      |
| 4Ch              |      | 2.32 |      | 36.2       | 35.2       |      | -19.7       | -19.7       |      |
| 4Dh              |      | 2.34 |      | 36.4       | 35.4       |      | -19.9       | -19.9       |      |
| 4Eh              |      | 2.36 |      | 36.6       | 35.6       |      | -20         | -20         |      |
| 4Fh              |      |      |      | 36.8       | 35.8       |      |             |             |      |
| 50h              |      |      |      | 37         | 36         |      |             |             |      |
| 51h              |      |      |      | 37.2       | 36.2       |      |             |             |      |
| 52h              |      |      |      | 37.4       | 36.4       |      |             |             |      |
| 53h              |      |      |      | 37.6       | 36.6       |      |             |             |      |
| 54h              |      |      |      | 37.8       | 36.8       |      |             |             |      |
| 55h              |      |      |      | 38         | 37         |      |             |             |      |
| 56h              |      |      |      | 38.2       | 37.2       |      |             |             |      |
| 57h              |      |      |      | 38.4       | 37.4       |      |             |             |      |
| 58h              |      |      |      | 38.6       | 37.6       |      |             |             |      |
| 59h              |      |      |      | 38.8       | 37.8       |      |             |             |      |
| 5Ah              |      |      |      | 39         | 38         |      |             |             |      |
| 5Bh              |      |      |      | 39.2       | 38.2       |      |             |             |      |
| 5Ch              |      |      |      | 39.4       | 38.4       |      |             |             |      |
| 5Dh              |      |      |      | 39.6       | 38.6       |      |             |             |      |
| 5Eh              |      |      |      | 39.8       | 38.8       |      |             |             |      |
| 5Fh              |      |      |      | 40         | 39         |      |             |             |      |
| 60h              |      |      |      | 40.2       | 39.2       |      |             |             |      |
| 61h              |      |      |      | 40.4       | 39.4       |      |             |             |      |
| 62h              |      |      |      | 40.6       | 39.6       |      |             |             |      |
| 63h              |      |      |      | 40.8       | 39.8       |      |             |             |      |
| 64h              |      |      |      | 41         | 40         |      |             |             |      |
| 65h              |      |      |      | 41.2       | 40.2       |      |             |             |      |
| 66h              |      |      |      | 41.4       | 40.4       |      |             |             |      |
| 67h              |      |      |      | 41.6       | 40.6       |      |             |             |      |
| 68h              |      |      |      | 41.8       | 40.8       |      |             |             |      |
| 69h              |      |      |      | 42         | 41         |      |             |             | _    |
| 6Ah              |      |      |      | 42.2       | 41.2       |      |             |             |      |
| 6Bh              |      |      |      | 42.4       | 41.4       |      |             |             | _    |
| 6Ch              |      |      |      | 42.6       | 41.6       |      |             |             |      |
| 6Dh              |      |      |      | 42.8       | 41.8       |      |             |             |      |
| 6Eh              |      |      |      | 43         | 42         |      |             |             |      |

# **RT6971**



| Register<br>Code | AVDD | VCC1 | VCC2 | VGH_<br>LT | VGH_<br>HT | VGL1 | VGL2_<br>LT | VGL2_<br>HT | GLDO |
|------------------|------|------|------|------------|------------|------|-------------|-------------|------|
| 6Fh              |      |      |      | 43.2       | 42.2       |      |             |             |      |
| 70h              |      |      |      | 43.4       | 42.4       |      |             |             |      |
| 71h              |      |      |      | 43.6       | 42.6       |      |             |             |      |
| 72h              |      |      |      | 43.8       | 42.8       |      |             |             |      |
| 73h              |      |      |      | 44         | 43         |      |             |             |      |
| 74h              |      |      |      | 44.2       | 43.2       |      |             |             |      |
| 75h              |      |      |      | 44.4       | 43.4       |      |             |             |      |
| 76h              |      |      |      | 44.6       | 43.6       |      |             |             |      |
| 77h              |      |      |      | 44.8       | 43.8       |      |             |             |      |
| 78h              |      |      |      | 45         | 44         |      |             |             |      |

# GAMMA Output Table, RES = GLDO / 1024 (unit: V)

| Register<br>Code | Gamma 1~14 |
|------------------|------------|
| 0000h            | RES        |
| 0001h            | RES+RES*1  |
| 0002h            | RES+RES*2  |
| 0003h            | RES+RES*3  |
| 0004h            | RES+RES*4  |
| 0005h            | RES+RES*5  |
| 0006h            | RES+RES*6  |
| 0007h            | RES+RES*7  |
| 0008h            | RES+RES*8  |
| 0009h            | RES+RES*9  |
| 000Ah            | RES+RES*10 |
| 000Bh            | RES+RES*11 |
| 000Ch            | RES+RES*12 |
| 000Dh            | RES+RES*13 |
| 000Eh            | RES+RES*14 |
| 000Fh            | RES+RES*15 |

| • | • | • | • |
|---|---|---|---|
|   |   |   |   |

| 0037h | RES+RES*55 |
|-------|------------|
| 0038h | RES+RES*56 |
| 0039h | RES+RES*57 |
| 003Ah | RES+RES*58 |
| 003Bh | RES+RES*59 |
| 003Ch | RES+RES*60 |
| 003Dh | RES+RES*61 |
| 003Eh | RES+RES*62 |
| 003Fh | RES+RES*63 |
| 0040h | RES+RES*64 |
| 0041h | RES+RES*65 |
| 0042h | RES+RES*66 |

| 0109h | RES+RES*265 |
|-------|-------------|
| 010Ah | RES+RES*266 |
| 010Bh | RES+RES*267 |
| 010Ch | RES+RES*268 |
| 010Dh | RES+RES*269 |
| 010Eh | RES+RES*270 |
| 010Fh | RES+RES*271 |
| 0110h | RES+RES*272 |
| 0111h | RES+RES*273 |
| 0112h | RES+RES*274 |
| 0113h | RES+RES*275 |
|       |             |

| 0114h | RES+RES*276 |
|-------|-------------|
|       |             |

| 0180h | RES+RES*384 |
|-------|-------------|
| 0181h | RES+RES*385 |
| 0182h | RES+RES*386 |
| 0183h | RES+RES*387 |
| 0184h | RES+RES*388 |
| 0185h | RES+RES*389 |
| 0186h | RES+RES*390 |
| 0187h | RES+RES*391 |
| 0188h | RES+RES*392 |
| 0189h | RES+RES*393 |
| 018Ah | RES+RES*394 |
| 018Bh | RES+RES*395 |

| RES+RES*497 |
|-------------|
| RES+RES*498 |
| RES+RES*499 |
| RES+RES*500 |
| RES+RES*501 |
| RES+RES*502 |
| RES+RES*503 |
| RES+RES*504 |
| RES+RES*505 |
| RES+RES*506 |
| RES+RES*507 |
| RES+RES*508 |
| RES+RES*509 |
| RES+RES*510 |
| RES+RES*511 |
|             |

| 0258h | RES+RES*600 |
|-------|-------------|
| 0259h | RES+RES*601 |
| 025Ah | RES+RES*602 |
| 025Bh | RES+RES*603 |
| 025Ch | RES+RES*604 |
| 025Dh | RES+RES*605 |
| 025Eh | RES+RES*606 |
| 025Fh | RES+RES*607 |
| 0260h | RES+RES*608 |
| 0261h | RES+RES*609 |
| 0262h | RES+RES*610 |
| 0263h | RES+RES*611 |

| 0264h | RES+RES*612 |
|-------|-------------|
| 0265h | RES+RES*613 |
| 0266h | RES+RES*614 |

|  | • | • | • |
|--|---|---|---|

| 03F1h | RES+RES*1009 |
|-------|--------------|
| 03F2h | RES+RES*1010 |
| 03F3h | RES+RES*1011 |
| 03F4h | RES+RES*1012 |
| 03F5h | RES+RES*1013 |
| 03F6h | RES+RES*1014 |
| 03F7h | RES+RES*1015 |
| 03F8h | RES+RES*1016 |
| 03F9h | RES+RES*1017 |
| 03FAh | RES+RES*1018 |
| 03FBh | RES+RES*1019 |
| 03FCh | RES+RES*1020 |
| 03FDh | RES+RES*1021 |
| 03FEh | RES+RES*1022 |
| 03FFh | RES+RES*1023 |
|       | ·            |



# VCOM, HAVDD Output Table, RES = GLDO/ 1024 (unit: V)

| Register<br>Code | HAVDD/VCOM1/2 |
|------------------|---------------|
| 0000h            | RES           |
| 0001h            | RES+RES*1     |
| 0002h            | RES+RES*2     |
| 0003h            | RES+RES*3     |
| 0004h            | RES+RES*4     |
| 0005h            | RES+RES*5     |
| 0006h            | RES+RES*6     |
| 0007h            | RES+RES*7     |
| 0008h            | RES+RES*8     |
| 0009h            | RES+RES*9     |
| 000Ah            | RES+RES*10    |
| 000Bh            | RES+RES*11    |
| 000Ch            | RES+RES*12    |
| 000Dh            | RES+RES*13    |
| 000Eh            | RES+RES*14    |
| 000Fh            | RES+RES*15    |

| 0037h | RES+RES*55 |
|-------|------------|
| 0038h | RES+RES*56 |
| 0039h | RES+RES*57 |
| 003Ah | RES+RES*58 |
| 003Bh | RES+RES*59 |
| 003Ch | RES+RES*60 |
| 003Dh | RES+RES*61 |
| 003Eh | RES+RES*62 |
| 003Fh | RES+RES*63 |
| 0040h | RES+RES*64 |
| 0041h | RES+RES*65 |
| 0042h | RES+RES*66 |

| 0109h | RES+RES*265 |
|-------|-------------|
| 010Ah | RES+RES*266 |
| 010Bh | RES+RES*267 |
| 010Ch | RES+RES*268 |
| 010Dh | RES+RES*269 |
| 010Eh | RES+RES*270 |
| 010Fh | RES+RES*271 |
| 0110h | RES+RES*272 |
| 0111h | RES+RES*273 |
| 0112h | RES+RES*274 |
| 0113h | RES+RES*275 |
| -     | •           |

|       | _ ' _ /     |
|-------|-------------|
| 0114h | RES+RES*276 |
|       |             |
| 0180h | RES+RES*384 |
| 0181h | RES+RES*385 |
| 0182h | RES+RES*386 |
| 0183h | RES+RES*387 |
| 0184h | RES+RES*388 |
| 0185h | RES+RES*389 |
| 0186h | RES+RES*390 |
| 0187h | RES+RES*391 |
| 0188h | RES+RES*392 |
| 0189h | RES+RES*393 |
| 018Ah | RES+RES*394 |
| 018Bh | RES+RES*395 |

| 01F1h | RES+RES*497 |
|-------|-------------|
| 01F2h | RES+RES*498 |
| 01F3h | RES+RES*499 |
| 01F4h | RES+RES*500 |
| 01F5h | RES+RES*501 |
| 01F6h | RES+RES*502 |
| 01F7h | RES+RES*503 |
| 01F8h | RES+RES*504 |
| 01F9h | RES+RES*505 |
| 01FAh | RES+RES*506 |
| 01FBh | RES+RES*507 |
| 01FCh | RES+RES*508 |
| 01FDh | RES+RES*509 |
| 01FEh | RES+RES*510 |
| 01FFh | RES+RES*511 |
|       |             |

| 0258h | RES+RES*600 |
|-------|-------------|
| 0259h | RES+RES*601 |
| 025Ah | RES+RES*602 |
| 025Bh | RES+RES*603 |
| 025Ch | RES+RES*604 |
| 025Dh | RES+RES*605 |
| 025Eh | RES+RES*606 |
| 025Fh | RES+RES*607 |
| 0260h | RES+RES*608 |
| 0261h | RES+RES*609 |
| 0262h | RES+RES*610 |
| 0263h | RES+RES*611 |

| 0264h | RES+RES*612 |
|-------|-------------|
| 0265h | RES+RES*613 |
| 0266h | RES+RES*614 |

| RES+RES*1009 |
|--------------|
| RES+RES*1010 |
| RES+RES*1011 |
| RES+RES*1012 |
| RES+RES*1013 |
| RES+RES*1014 |
| RES+RES*1015 |
| RES+RES*1016 |
| RES+RES*1017 |
| RES+RES*1018 |
| RES+RES*1019 |
| RES+RES*1020 |
| RES+RES*1021 |
| RES+RES*1022 |
| RES+RES*1023 |
|              |



#### **Register Detail Description**

Address: 0x01h/0x02h

| Step[0] | VCC1/2 SS |
|---------|-----------|
| 0       | 1ms       |
| 1       | 3ms       |

Address: 0x03h/0x04h

| Name   | Function              | Address | Bits | Factor<br>(Power-Up<br>Default) | MSB |   |   | LSB |   |   |   |   |
|--------|-----------------------|---------|------|---------------------------------|-----|---|---|-----|---|---|---|---|
| VGH_LT | VGH Boost (Low Temp)  | 0x03h   | 7bit | 2Dh                             | Х   | 0 | 1 | 0   | 1 | 1 | 0 | 1 |
| VGH_HT | VGH Boost (Room Temp) | 0x04h   | 7bit | 28h                             | Х   | 0 | 1 | 0   | 1 | 0 | 0 | 0 |



Address: 0x06h/0x07h

| Name    | Function         | Address | Bits | Factor<br>(Power-Up<br>Default) | MSB |   |   | LSB |   |   |   |   |
|---------|------------------|---------|------|---------------------------------|-----|---|---|-----|---|---|---|---|
| VGL2_LT | VGL2 (Low Temp)  | 0x06h   | 7bit | 35h                             | X   | 0 | 1 | 1   | 0 | 1 | 0 | 1 |
| VGL2_HT | VGL2 (High Temp) | 0x07h   | 7bit | 1Ch                             | Х   | 0 | 0 | 1   | 1 | 1 | 0 | 0 |



Address: 0x08h

| Name | Function | Address | Bits | Factor<br>(Power-Up<br>Default) | MSB |   |   |   |   |   |   | LSB |
|------|----------|---------|------|---------------------------------|-----|---|---|---|---|---|---|-----|
| DLY0 | Delay 0  |         | 2bit | 15h                             | 0   | 0 | Χ | Х | Χ | Х | Χ | X   |
| DLY1 | Delay 1  | 0v00h   | 2bit |                                 | X   | Х | 0 | 1 | Χ | Х | Χ | Х   |
| DLY2 | Delay 2  | 0x08h   | 2bit |                                 | Х   | Х | Χ | Х | 0 | 1 | Χ | Х   |
| DLY3 | Delay 3  |         | 2bit |                                 | Х   | Х | Х | Х | Х | Х | 0 | 1   |



|      | Start to Finish  |
|------|------------------|
| DLY0 | VIN_UVLO & EN to |
|      | VCC1             |
| DLY1 | VIN_UVLO & EN to |
|      | VCC2             |
| DLY2 | VCC1/2 to VGL2   |
| DLY3 | VGL2 to AVDD     |

|    | DLY0 | DLY0 DLY1 DLY2 |      |      |  |
|----|------|----------------|------|------|--|
| 00 | 3ms  | 3ms            | 0ms  | 0ms  |  |
| 01 | 8ms  | 8ms            | 5ms  | 10ms |  |
| 10 | 16ms | 16ms           | 10ms | 20ms |  |
| 11 | 0ms  | 0ms            | 15ms | 30ms |  |

Address: 0x1Dh

|   | VGH_TC_EN/VCOM_TC_EN |
|---|----------------------|
| 0 | Disable              |
| 1 | Enable               |

|   | VGH_TC_Type |
|---|-------------|
| 0 | Two stage   |
| 1 | Three stage |

Address: 0x1Eh

| Name        | Function                               | Address | Bits | Factor<br>(Power-Up<br>Default) | MSB |   |   |   |   |   |   | LSB |
|-------------|----------------------------------------|---------|------|---------------------------------|-----|---|---|---|---|---|---|-----|
| VGH_TC_MODE | VGH Temp. Compensation Range Selection |         | 2bit |                                 | 0   | 0 | X | X | X | X | X | X   |
| VGx_PRT_OFF | VGH/VGL<br>Protection<br>Enable        | 0x1Eh   | 1bit | 07h                             | Х   | X | 0 | X | X | X | X | X   |
| VCOM_TC     | VCOM<br>Compensation                   |         | 4bit |                                 | Х   | X | X | X | 0 | 1 | 1 | 1   |

| Step[7:6] VGH_TC_MODE and VGH_TC_Type=0 |          |            |          |          |
|-----------------------------------------|----------|------------|----------|----------|
| Item                                    | 00h      | 01h        | 02h      | 03h      |
| TCOMP_L                                 | 2.94 V   | 3.35 V     | 2.94 V   | 2.94 V   |
| TCOMP_H                                 | 2.09 V   | 2.95 V     | 2.44 V   | 2.64 V   |
| Temp                                    | 0°℃~25°℃ | -20°C ~0°C | 0°℃~15°℃ | 0°C~10°C |
| Panel                                   | LGD/HKC  | INX        | SDP      | SDP      |



|          | Step[7:6] VGH | _TC_MODE and VGH_ | _TC_Type=1 |          |
|----------|---------------|-------------------|------------|----------|
| Item     | 00h           | 01h               | 02h        | 03h      |
| TCOMP_L1 | 3.79 V        | 3.75 V            | 3.44 V     | 3.24 V   |
| TCOMP_L  | 2.94 V        | 3.35 V            | 2.94 V     | 2.94 V   |
| TCOMP_H  | 2.09 V        | 2.95 V            | 2.44 V     | 2.64 V   |
| TCOMP_H1 | 1.24 V        | 2.55 V            | 1.94 V     | 2.34 V   |
| Temp     | 0°C~25°C      | -20°℃~0°℃         | 0°C~15°C   | 0°℃~10°℃ |
| Panel    | LGD/HKC       | INX               | SDP        | SDP      |



| Step[5] | VGx_PRT_Enable                     |
|---------|------------------------------------|
| 0       | VGH, VGL1, VGL2 Protection Enable  |
| 1       | VGH, VGL1, VGL2 Protection Disable |

| Step[3:0] | VCOM Compensation   |
|-----------|---------------------|
| 0000      | VCOM-GLDO/1024*14   |
| 0001      | VCOM-GLDO1024*12    |
| 0010      | VCOM-GLDO/1024*10   |
| 0011      | VCOM-GLDO/1024*8    |
| 0100      | VCOM- GLDO /1024*6  |
| 0101      | VCOM- GLDO /1024*4  |
| 0110      | VCOM- GLDO /1024*2  |
| 0111      | VCOM                |
| 1000      | VCOM+ GLDO /1024*2  |
| 1001      | VCOM+ GLDO /1024*4  |
| 1010      | VCOM+ GLDO /1024*6  |
| 1011      | VCOM+ GLDO /1024*8  |
| 1100      | VCOM+ GLDO /1024*10 |
| 1101      | VCOM+ GLDO /1024*12 |
| 1110      | VCOM+ GLDO /1024*14 |
| 1111      | VCOM+ GLDO /1024*16 |





|              |      |                     | LS_EG_ | OCP_TIME   | Register |      |      |      |
|--------------|------|---------------------|--------|------------|----------|------|------|------|
| 0x1Fh        | Bit7 | Bit6                | Bit5   | Bit4       | Bit3     | Bit2 | Bit1 | Bit0 |
| Register     |      | EOCF                | _TIME  | •          |          | GOCP | TIME |      |
| Initial(HEX) | 1    | 1                   | 1      | 1          | 1        | 1    | 1    | 1    |
|              |      |                     |        | •          |          |      |      |      |
|              | GOO  | CP_TIME             |        | us         |          |      |      |      |
|              |      | 1F[3:0]             | CLKC   | OUT1 ~ CLK | OUT12    |      |      |      |
|              |      | 0000                |        | 1          |          |      |      |      |
|              | (    | 0001                |        | 1.5        |          |      |      |      |
|              |      | 0010                |        | 2          |          |      |      |      |
|              | (    | 0011                |        | 2.5        |          |      |      |      |
|              | (    | 0100                |        | 3          |          |      |      |      |
|              |      | 0101                |        | 3.5        |          |      |      |      |
|              |      | 0110                |        | 4          |          |      |      |      |
|              |      | 0111                |        | 4.5        |          |      |      |      |
|              |      | 1000                |        | 5          |          |      |      |      |
|              |      | 1001                |        | 5.5        |          |      |      |      |
|              |      | 1010                |        | 6          |          |      |      |      |
|              |      | <u>1011</u><br>1100 |        | 6.5<br>7   |          |      |      |      |
|              |      | 1101                |        | 7.5        |          |      |      |      |
|              |      | 1110                |        | 8          |          |      |      |      |
|              |      | 1111                |        | 8.5        |          |      |      |      |
| Description  |      |                     |        |            |          |      |      |      |
|              | EOC  | P_TIME              |        | us         |          |      |      |      |
|              |      | 1F[7:4]             | LC     | COUT1/LCOU | JT2      |      |      |      |
|              |      | 0000                |        | 10         |          |      |      |      |
|              |      | 0001                |        | 20         |          |      |      |      |
|              |      | 0010                |        | 30         |          |      |      |      |
|              |      | 0011                |        | 40         |          |      |      |      |
|              |      | 0100                |        | 50         |          |      |      |      |
|              |      | 0101                |        | 60<br>70   |          |      |      |      |
|              |      | 0110<br>0111        |        | 80         |          |      |      |      |
|              |      | 1000                |        | 90         |          |      |      |      |
|              |      | 1000                |        | 100        |          |      |      |      |
|              |      | 1010                |        | 110        |          |      |      |      |
|              |      | 1011                |        | 120        |          |      |      |      |
|              |      | 1100                |        | 130        |          |      |      |      |
|              | •    | 1101                |        | 140        |          |      |      |      |
|              |      | 1110                |        | 150        |          |      |      |      |
|              |      | 1111                |        | 160        |          |      |      |      |



|              |                                           |                                                                                                                                                                                            | LS_EG_O   | CP_LEVEL                                                                                                                                | Register |        |      |      |
|--------------|-------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------|-----------------------------------------------------------------------------------------------------------------------------------------|----------|--------|------|------|
| 0x20h        | Bit7                                      | Bit6                                                                                                                                                                                       | Bit5      | Bit4                                                                                                                                    | Bit3     | Bit2   | Bit1 | Bit0 |
| Register     | Reserved                                  | Е                                                                                                                                                                                          | OCP_LEVEL |                                                                                                                                         |          | GOCP_L | EVEL | •    |
| Initial(HEX) | 0                                         | 1                                                                                                                                                                                          | 1         | 1                                                                                                                                       | 1        | 1      | 1    | 1    |
| Description  | 0x2 0 0 0 0 0 0 0 0 0 0 1 1 1 1 1 1 1 1 1 | P_LEVEL 20[3:0] 0000 0011 010 011 100 101 110 111 0000 001 101 110 111 100 111 100 101 110 111 100 101 111 100 101 111 100 101 111 100 101 111 100 101 111 100 111 100 111 100 111 110 111 |           | mA  JT1 ~ CLKO  20  30  40  50  60  70  80  90  100  110  120  130  140  150  160  270   mA  DUT1/LCOU  10  20  30  40  50  60  70  135 |          |        |      |      |



|              |      |                    | LS_STV_OC | P_TIME_LE         | VEL Register | r     |       |      |
|--------------|------|--------------------|-----------|-------------------|--------------|-------|-------|------|
| 0x21h        | Bit7 | Bit6               | Bit5      | Bit4              | Bit3         | Bit2  | Bit1  | Bit0 |
| Register     |      | SOC                | P_TIME    | •                 |              | SOCP_ | LEVEL | •    |
| Initial(HEX) | 1    | 1                  | 1         | 1                 | 1            | 1     | 1     | 1    |
|              |      | P_LEVEL<br>21[3:0] |           | mA<br>STVOUT1/2/  | 3            |       |       |      |
|              |      | 0000               |           | 20                |              |       |       |      |
|              |      | 0001               |           | 30                |              |       |       |      |
|              |      | 0010               |           | 40                |              |       |       |      |
|              |      | 0011               |           | 50                |              |       |       |      |
|              |      | 0100               |           | 60                |              |       |       |      |
|              |      | 0101               |           | 70                |              |       |       |      |
|              |      | 0110               |           | 80                |              |       |       |      |
|              |      | 0111               |           | 90                |              |       |       |      |
|              |      | 1000               |           | 100               |              |       |       |      |
|              |      | 1001               |           | 110               |              |       |       |      |
|              |      | 1010<br>1011       |           | 120<br>130        |              |       |       |      |
|              |      | to 1111            |           | 135               |              |       |       |      |
|              | 1100 | 710 1111           |           | 133               |              |       |       |      |
| Description  |      | P_TIME             |           | us<br>STVOUT1/2/3 |              |       |       |      |
|              |      | 21[7:4]            |           |                   | 3            |       |       |      |
|              |      | 0000<br>0001       |           | 1 1 5             |              |       |       |      |
|              |      | 0010               |           | 1.5               |              |       |       |      |
|              |      | 0010               |           | 2 2.5             |              |       |       |      |
|              |      | 0100               |           | 3                 |              |       |       |      |
|              |      | 0101               |           | 3.5               |              |       |       |      |
|              |      | 0110               |           | 4                 |              |       |       |      |
|              |      | 0111               |           | 4.5               |              |       |       |      |
|              |      | 1000               |           | 5                 |              |       |       |      |
|              |      | 1001               |           | 5.5               |              |       |       |      |
|              |      | 1010               |           | 6                 |              |       |       |      |
|              |      | 1011               |           | 6.5               |              |       |       |      |
|              |      | 1100               |           | 7                 |              |       |       |      |
|              |      | 1101               |           | 7.5               |              |       |       |      |
|              |      | 1110               |           | 8                 |              |       |       |      |
|              |      |                    | 1         |                   |              |       |       |      |

8.5

1111



|              |                           |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | Timing se                                                                                 | tting of L              | S                    |                          |               |      |
|--------------|---------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------|-------------------------|----------------------|--------------------------|---------------|------|
| 0x22h        | Bit7                      | Bit6                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | Bit5                                                                                      | Bit4                    | Bit3                 | Bit2                     | Bit1          | Bit0 |
| Register     |                           |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | SCLK_PSK<br>_RST                                                                          |                         |                      |                          |               |      |
| Initial(HEX) |                           |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | 1                                                                                         |                         |                      |                          |               |      |
| Description  | CP<br>CLKO<br>0x22[5] = 1 | UTx  Duration between the betw | veen falling edge OCP detecting(  d Time Sensing Time veen falling edge ad time during lo | e of OFF_0<br>w side OC | ,SDP)  CLK to rising | edge of OF<br>(LGD, BOE) | F_CLK or risi |      |



|              |              | Т                         | imin  | g setting    | g of LS           |                                                                                                                      |                        |                |                                                                                                                                                          |      |
|--------------|--------------|---------------------------|-------|--------------|-------------------|----------------------------------------------------------------------------------------------------------------------|------------------------|----------------|----------------------------------------------------------------------------------------------------------------------------------------------------------|------|
| 0x23h        | Bit7         | Bit6                      | E     | 3it5         | Bit4              |                                                                                                                      | Bit3                   | Bit2           | Bit1                                                                                                                                                     | Bit0 |
| Register     |              |                           | DUI   | M_CLK        | EN_120H           | z                                                                                                                    | REVERSE                | DOUBLE         |                                                                                                                                                          |      |
| Initial(HEX) |              |                           |       | 0            | 0                 | Bit4 Bit3 Bit2 Bit1 Bit0  EN_120Hz REVERSE DOUBLE  0 0 0 0  0x23[5]=1 0x23[3] =1, 0x23[5]=0 0x23[3] =1, 0x23[5]=1  3 |                        |                |                                                                                                                                                          |      |
|              |              |                           |       | Single       | 0x23[2]=0         |                                                                                                                      |                        |                |                                                                                                                                                          |      |
|              |              | 0x23[3] =0, 0x23[         | 5]=0  | 0x23[3] =    | 0, 0x23[5]=1      | 0x                                                                                                                   | 23[3] =1, 0x23[5]=0    | 0x23[3] =      | , 0x23[5]=1                                                                                                                                              | I    |
|              | 4-CH CLKOUT  | CLK1-2-3-4-1              |       | CLK3-4-1-2-3 |                   | CL                                                                                                                   | K4-3-2-1-4             | CLK2-1-4-3     | -2                                                                                                                                                       |      |
|              | 6-CH CLKOUT  | CLK1-2-3-4-5-6-1          |       | CLK4-5-6-    | 1-2-3-4           | CLK6-5-4-3-2-1-6                                                                                                     |                        | CLK3-2-1-6     | 3-4-3-2<br>2-1-6-5-4<br>3-2-1-8-7-6-5-4<br>1-3-2-1-10-9-8-7-6-5<br>3-4-3-2-1-12-11-10-<br>3] =1, 0x23[5]=1<br>-4/3-2/1<br>1-2/1-6/5<br>1-2/1-8/7-6/5-4/3 |      |
|              | 8-CH CLKOUT  | CLK1-2-3-4-5-6-7-8-       | 1     | CLK4-5-6-7   | 7-8-1-2-3-4       | CL                                                                                                                   | K8-7-6-5-4-3-2-1-8     | CLK4-3-2-1     | -8-7-6-5-4                                                                                                                                               |      |
|              | - CLK5-4-3-2 | CLK5-4-3-2-1-10-9-8-7-6-5 |       |              |                   |                                                                                                                      |                        |                |                                                                                                                                                          |      |
|              |              |                           |       |              |                   | 10                                                                                                                   |                        |                |                                                                                                                                                          |      |
|              | 12-CH CLKOUT | CLK1-2-3-4-5-6-7-8-       | 9-10- | CLK6-7-8-9   | 9-10-11-12-1-2-   | CL                                                                                                                   | K12-11-10-9-8-7-6-5-4  | - CLK6-5-4-3   | -2-1-12-11-10                                                                                                                                            | )-   |
|              |              | 11-12-1                   |       | 3-4-5        |                   | 3-2                                                                                                                  | 2-1-12                 | 9-8-7-6        |                                                                                                                                                          |      |
|              |              |                           |       | Double       | e 0x23[2]=1       |                                                                                                                      |                        |                |                                                                                                                                                          |      |
|              |              | 0x23[3] =0, 0x23[         | 5]=0  | 0x23[3] =    | 0, 0x23[5]=1      | 0x                                                                                                                   | 23[3] =1, 0x23[5]=0    | 0x23[3] =      | , 0x23[5]=1                                                                                                                                              | 1    |
| Description  | 4-CH CLKOUT  | CLK1/2-3/4/-1/2           |       | CLK3/4/-1/   | 2-3/4             | CL                                                                                                                   | K4/3-2/1-4/3           | CLK2/1-4/3     | 2/1                                                                                                                                                      |      |
| Description  | 6-CH CLKOUT  | CLK1/2-3/4/-5/6-1/2       |       | CLK3/4-5/6   | 6-1/2-3/4         | CL                                                                                                                   | K6/5-4/3-2/1-6/5       | CLK4/3-2/1     | -6/5                                                                                                                                                     |      |
|              | 8-CH CLKOUT  | CLK1/2-3/4/-5/6-7/8-      | 1/2   | CLK5/6-7/8   | 3-1/2-3/4         | CL                                                                                                                   | K8/7-6/5-4/3-2/1-8/7   | CLK4/3-2/1     | -8/7-6/5-4/3                                                                                                                                             |      |
|              | 10-CH CLKOUT | CLK1/2-3/4/-5/6-7/8-      | 9/10- | CLK5/6-7/8   | 3-9/10-1/2-3/4-   | CL                                                                                                                   | K10/9-8/7-6/5-4/3-2/1- | CLK4/3-2/1     | 10/9-8/7-6/5                                                                                                                                             |      |
|              |              | 1/2                       |       | 5/6          |                   | 10/                                                                                                                  | /9                     | 4/3            |                                                                                                                                                          |      |
|              | 12-CH CLKOUT | CLK1/2-3/4/-5/6-7/8-      | 9/10- | CLK5/6-7/8   | 3-9/10-11/12-1/2- | CL                                                                                                                   | K12/11-10/9-8/7-6/5-4  | /3- CLK6/5-4/3 | 2/1-12/11-10                                                                                                                                             | /9-  |
|              |              | 11/12-1/2                 |       | 3/4-5/6      |                   | 2/1                                                                                                                  | -12/11                 | 8/7-6/5        |                                                                                                                                                          |      |
|              |              |                           |       | EN_120       | Hz 0x23[4]=1      |                                                                                                                      |                        |                |                                                                                                                                                          |      |
|              |              | 0x23[3] =0, 0x23[         | 5]=0  | 0x23[3] =    | 0, 0x23[5]=1      | 0x                                                                                                                   | 23[3] =1, 0x23[5]=0    | 0x23[3] =      | , 0x23[5]=1                                                                                                                                              | ı    |
|              | 4-CH CLKOUT  | CLK1/3-2/4-1/3            |       | CLK2/4-1/3   | 3-2/4             | CL                                                                                                                   | K4/2-3/1-4/2           | CLK3/1-4/2     | -3/1                                                                                                                                                     |      |
|              | 8-CH CLKOUT  | CLK1/3-2/4-5/7-6/8-1      | 1/3   | CLK5/7-6/8   | 3-1/3-2/4-5/7     | CL                                                                                                                   | K8/6-7/5-4/2-3/1-8/6   | CLK4/2-3/1     | -8/6-7/5                                                                                                                                                 |      |
|              | 12-CH CLKOUT | CLK1/3-2/4-5/7-6/8-9      | 9/11- | CLK5/7-6/8   | 3-9/11-10/12-1/3- | CL                                                                                                                   | K12/10-11/9-8/6-7/5-4  | /2- CLK6/5-4/3 | CLK6/5-4/3-2/1-12/11-10/9-                                                                                                                               |      |
|              | 12-CH CLROUT | 10/12-1/3                 |       | 2/4-5/7      |                   | 3/1                                                                                                                  | -12/10                 | 8/7-6/5        |                                                                                                                                                          |      |

| 0x24h        | Bit7     | Bit6      | Bit5    | Bit4         | Bit3         | Bit2          | Bit1          | Bit0          |
|--------------|----------|-----------|---------|--------------|--------------|---------------|---------------|---------------|
| Register     | AVDD_DIS | HAVDD_DIS | VGH_DIS | VGL1_<br>DIS | VCC1_<br>DIS | VCOM3_<br>DIS | VCOM2_<br>DIS | VCOM1_<br>DIS |
| Initial(HEX) | 0        | 0         | 0       | 0            | 0            | 0             | 0             | 0             |



|              |           |        | Dischargin        | g            |      |        |        |                 |
|--------------|-----------|--------|-------------------|--------------|------|--------|--------|-----------------|
|              | 0         | Discha | arge Operation    | Disable      |      |        |        |                 |
|              | 1         | Disch  | arge Operation    | Enable       |      |        |        |                 |
|              |           | Disc   | harging Re        | sistor       |      |        |        |                 |
| Description  | AVDD      |        | 800 Ω             |              |      |        |        |                 |
| 2 000p.ii.o  | HAVDD     |        | 500 Ω             |              |      |        |        |                 |
|              | VCC       |        | 300 Ω             |              |      |        |        |                 |
|              | VGH       |        | 1500 Ω            |              |      |        |        |                 |
|              | VGL1      |        | 200 Ω             |              |      |        |        |                 |
|              | VCOM1/2/3 |        | 1k Ω              |              |      |        |        |                 |
| 0x25h        | Bit7      | Bit6   | Bit5              | Bit4         | Bit3 | Bit2   | Bit1   | Bit0            |
| Register     |           |        | VCC2_DIS          | VGL2_<br>DIS |      | AVDD_E | XT_DRV | VGH_<br>EXT_INT |
| Initial(HEX) |           |        | 0                 | 0            |      | 0      | 0      | 0               |
|              |           | VGH_   | EXT_INT           |              |      |        |        |                 |
|              | 0         |        | Internal          |              |      |        |        |                 |
|              | 1         |        | External          |              |      |        |        |                 |
|              |           | Α\     | /DD_EXT_0         | DRV          |      |        |        |                 |
|              | 00        |        | T_DRV1_FF : :     |              |      |        |        |                 |
|              | 01        |        | <br>T_DRV2_F : 10 |              |      |        |        |                 |
|              | 10        |        | T_DRV3_S : 5      |              |      |        |        |                 |
| Description  | 11        | EXT    | _DRV4_SS : 2      | 00ohm        |      |        |        |                 |
|              |           |        | Dischargin        | g            |      |        |        |                 |
|              | 0         | Discha | arge Operation    | Disable      |      |        |        |                 |
|              | 1         | Disch  | arge Operation    | Enable       |      |        |        |                 |
|              |           | Disc   | harging Re        | sistor       |      |        |        |                 |
|              | VCC2      |        | 300 Ω             |              |      |        |        |                 |
|              | VGL2      |        | 200 Ω             |              |      |        |        |                 |

| 0x26h    | Bit7     | Bit6     | Bit5     | Bit4 | Bit3 | Bit2 | Bit1 | Bit0 |
|----------|----------|----------|----------|------|------|------|------|------|
| Register | VCOM1_EN | VCOM2_EN | VCOM3_EN |      |      |      |      |      |

Copyright © 2020 Richtek Technology Corporation. All rights reserved.



| 0 | 0     | 0           |                                          |                         |                                          |                                          |
|---|-------|-------------|------------------------------------------|-------------------------|------------------------------------------|------------------------------------------|
|   | V     | COM1/2/3_EN |                                          |                         |                                          |                                          |
| 0 |       | Disable     |                                          |                         |                                          |                                          |
| 1 |       | Enable      |                                          |                         |                                          |                                          |
|   | 0 0 1 |             | VCOM1/2/3_EN           0         Disable | VCOM1/2/3_EN  0 Disable | VCOM1/2/3_EN           0         Disable | VCOM1/2/3_EN           0         Disable |

| 0x27h        | Bit7                     | Bit6               | Bit5              | Bit4        | Bit3               | Bit2    | Bit1 | Bit0 |
|--------------|--------------------------|--------------------|-------------------|-------------|--------------------|---------|------|------|
| Register     |                          | VCC1<br>Syn./Asyn. | VCC2<br>Syn./Asyn | VCC2_<br>EN | FRE_<br>VCC<br>1/2 | FT_VCC2 |      |      |
| Initial(HEX) |                          | 0                  | 0                 | 1           | 0                  | 0       |      |      |
|              | 0x27[2]:<br>FT_VCC2 : th | ne UVP, SCP fla    |                   |             |                    |         |      |      |
|              | _                        |                    |                   |             |                    |         |      |      |
|              | 0                        |                    |                   |             |                    |         |      |      |
|              | 1                        |                    |                   |             |                    |         |      |      |
| Description  |                          |                    |                   |             |                    |         |      |      |
|              | 0                        |                    |                   |             |                    |         |      |      |
|              | 1                        |                    |                   |             |                    |         |      |      |
| 1            |                          | VCC                |                   |             |                    |         |      |      |
|              | 0                        |                    |                   |             |                    |         |      |      |
|              | 1                        |                    |                   |             |                    |         |      |      |

Address: 0x29h

|   | Enable  |
|---|---------|
| 0 | Disable |
| 1 | Enable  |



|   | CH_Enable |  |  |  |  |  |
|---|-----------|--|--|--|--|--|
| 0 | Disable   |  |  |  |  |  |
| 1 | Enable    |  |  |  |  |  |

|   | Protection_EN          |  |  |  |  |  |  |
|---|------------------------|--|--|--|--|--|--|
| 0 | Disable all protection |  |  |  |  |  |  |
| 1 | Enable all protection  |  |  |  |  |  |  |

| 0x2Ah        | Bit7   | Bit6    | Bit5 | Bit4         | Bit3          | Bit2        | Bit1         | Bit0    |
|--------------|--------|---------|------|--------------|---------------|-------------|--------------|---------|
| Register     | VGH_SS | AVDD_SS |      | FRE_<br>AVDD | FRE_<br>HAVDD | FRE_<br>VGH | FRE_<br>VGL2 | PMIC_EN |
| Initial(HEX) | 0      | 0       | 0    | 0            | 0             | 0           | 0            | 1       |



|             |    | PMIC_EN   |
|-------------|----|-----------|
|             | 0  | Disable   |
|             | 1  | Enable    |
|             |    |           |
|             |    | FRE_VGL2  |
|             | 0  | 750kHz    |
|             | 1  | 500kHz    |
|             |    | FRE_VGH   |
|             | 0  | AVDD x 1  |
|             | 1  | AVDD x 2  |
|             |    |           |
|             |    | FRE_HAVDD |
|             | 0  | AVDD x 1  |
| Description | 1  | AVDD x 2  |
|             |    | FRE_AVDD  |
|             | 0  | 750kHz    |
|             | 1  | 500kHz    |
|             |    | AVDD_SS   |
|             | 00 | 5ms       |
|             | 01 | 10ms      |
|             | 10 | 15ms      |
|             | 11 | 20ms      |
|             |    | VGH_SS    |
|             | 0  | 3ms       |
|             | 1  | 6ms       |
|             |    |           |

| 0x2Bh        | Bit7               | Bit6 | Bit5 | Bit4 | Bit3 | Bit2              | Bit1 | Bit0 |
|--------------|--------------------|------|------|------|------|-------------------|------|------|
| Register     | DISCH1/2_OCP_Level |      |      |      |      | DISCH1/2_OCP_Time |      |      |
| Initial(HEX) | 101                |      |      |      |      |                   | 011  |      |



|             | DSICH1/2_OCP_Time | us       |
|-------------|-------------------|----------|
|             | 0x2B[2:0]         | DISCH1/2 |
|             | 000               | 10       |
|             | 001               | 20       |
|             | 010               | 30       |
|             | 011               | 50       |
|             | 100               | 80       |
|             | 101               | 100      |
|             | 110               | 120      |
|             | 111               | 160      |
| Description |                   |          |
|             | DISCH1/2_OCP_Time | mA       |
|             | 0x2B[7:5]         | DISCH1/2 |
|             | 000               | 40       |
|             | 001               | 50       |
|             | 010               | 60       |
|             | 011               | 70       |
|             | 100               | 80       |
|             | 101               | 120      |
|             | 110               | 135      |
|             | 111               | Disable  |

| 0x2Ch                       | Bit7 | Bit6 | Bit5    | Bit4        | Bit3         | Bit2   | Bit1    | Bit0    |
|-----------------------------|------|------|---------|-------------|--------------|--------|---------|---------|
| Register                    |      |      | FT_AVDD | FT_<br>VCC1 | FT_<br>HAVDD | FT_VGH | FT_VGL2 | FT_VGL1 |
| Initial(HEX)<br>(Read Only) |      |      | 0       | 0           | 0            | 0      | 0       | 0       |

0x2C[0]:

FT\_VGL1: the UVP, SCP flag of VGL1

FT\_VGL2: the UVP, SCP flag of VGL2

0x2C[2]:

Description

FT\_VGH: the UVP, SCP flag of VGH

0x2C[3]:

FT\_HAVDD: the UVP, SCP flag of HAVDD

0x2C[4]:

FT\_VCC: the UVP, SCP flag of VCC1

0x2C[5]:

FT\_AVDD: the UVP, SCP flag of AVDD

| 0x2Dh                       | Bit7      | Bit6      | Bit5      | Bit4   | Bit3          | Bit2          | Bit1          | Bit0          |
|-----------------------------|-----------|-----------|-----------|--------|---------------|---------------|---------------|---------------|
| Register                    | FT _L/S 7 | FT _L/S 6 | FT _L/S 5 | FT_OTP | FT _<br>L/S 4 | FT _<br>L/S 3 | FT _<br>L/S 2 | FT _<br>L/S 1 |
| Initial(HEX)<br>(Read Only) | 0         | 0         | 0         | 0      | 0             | 0             | 0             | 0             |

Copyright © 2020 Richtek Technology Corporation. All rights reserved.



|             | 0x2D[0:3]:<br>FT_L/S 1 ~ 3: the OCP flag of CLKOUT1 ~ CLKOUT12 |          |  |  |  |  |
|-------------|----------------------------------------------------------------|----------|--|--|--|--|
|             | 0001                                                           | CLKOUT1  |  |  |  |  |
|             | 0010                                                           | CLKOUT2  |  |  |  |  |
|             | 0011                                                           | CLKOUT3  |  |  |  |  |
|             | 0100                                                           | CLKOUT4  |  |  |  |  |
|             | 0101                                                           | CLKOUT5  |  |  |  |  |
|             | 0110                                                           | CLKOUT6  |  |  |  |  |
|             | 0111                                                           | CLKOUT7  |  |  |  |  |
|             | 1000                                                           | CLKOUT8  |  |  |  |  |
| Description | 1001                                                           | CLKOUT9  |  |  |  |  |
|             | 1010                                                           | CLKOUT10 |  |  |  |  |
|             | 1011                                                           | CLKOUT11 |  |  |  |  |
|             | 1100                                                           | CLKOUT12 |  |  |  |  |
|             | 1101 ~<br>1111                                                 | NC       |  |  |  |  |

0x2D[4]:

FT\_OTP: the OTP flag

0x2D[5]:

FT\_L/S 5: the OCP flag of DISCH1, DISCH2

0x2D[6]:

FT\_L/S 6: the OCP flag of LCOUT1, LCOUT2

0x2D[7]:

FT\_L/S 7: the OCP flag of STVOUT1, STVOUT2, STVOUT3

| 0x40h        | Bit7  | Bit6 | Bit5 | Bit4 | Bit3                    | Bit2 | Bit1                     | Bit0 |
|--------------|-------|------|------|------|-------------------------|------|--------------------------|------|
| Register     | LS_EN | HSR  |      |      | CLK Rising<br>Slew Rate |      | CLK Falling<br>Slew Rate |      |
| Initial(HEX) | 0     |      | 000  |      | 00                      |      | 00                       |      |



|             |            | LS_EN                                                      |
|-------------|------------|------------------------------------------------------------|
|             | 0          | All L/S outputs Hi-Z                                       |
|             | 1          | All L/S outputs normally operate                           |
|             |            |                                                            |
|             |            | HSR                                                        |
|             | 000        | Normal Mode – LC 1-In, 2-Out                               |
|             | 001        | Normal Mode – LC 2-In, 2-Out                               |
|             | 010        | HSR 120Hz<br>If is used 6,10, follow Normal Mode           |
|             | 011 to 111 | Only enable at forward, wo Dummy, single.  Otherwise = 000 |
|             |            | Otherwise = 000                                            |
| Description |            | CLK1 to 12 Rising Slew Rate                                |
|             | 00         | 1000V/us                                                   |
|             | 01         | 700V/us                                                    |
|             | 10         | 400V/us                                                    |
|             | 11         | 100V/us                                                    |
|             |            | 01.1/4 (2.40 Fall's a 01.20 Fall                           |
|             |            | CLK1 to 12 Falling Slew Rate                               |
|             | 00         | 1000V/us                                                   |
|             | 01         | 700V/us                                                    |
|             | 10         | 400V/us                                                    |
|             | 11         | 100V/us                                                    |

| 0x41h        | Bit7 | Bit6  | Bit5         | Bit4    | Bit3     | Bit2 | Bit1         | Bit0 |
|--------------|------|-------|--------------|---------|----------|------|--------------|------|
| Register     | STV  | 1_DIS | STV2_DIS     |         | STV3_DIS |      | DISCH1/2_DIS |      |
| Initial(HEX) | C    | 00    | 00           |         |          | 00   | 00           |      |
|              | 00   | STVOU | Γ1,2,3/DISC  | H1,2_DI | 3        |      |              |      |
| Description  | 01   |       | Pull to VGL2 |         |          |      |              |      |
|              | 10   |       | Hi-Z         |         |          |      |              |      |
|              | 11   | Hi-Z  |              |         |          |      |              |      |

| 0x42h        | Bit7    | Bit6 | Bit5   | Bit4 | Bit3             | Bit2 | Bit1 | Bit0          |
|--------------|---------|------|--------|------|------------------|------|------|---------------|
| Register     | CLK_DIS |      | LC_DIS |      | LC_Initial State |      |      | Auto<br>Pulse |
| Initial(HEX) | 00      |      | 00     |      | 011              |      |      | 0             |

Copyright © 2020 Richtek Technology Corporation. All rights reserved.



|          | Auto Pulse                                                                |
|----------|---------------------------------------------------------------------------|
| 0        | Disable                                                                   |
| 1        | Enable                                                                    |
|          |                                                                           |
|          | LC_Initial State                                                          |
| 000      | Follow VGH until LC_IN rising edge                                        |
| 001      | Follow VGH until VGH_UVLO_R                                               |
| 010      | Follow VGL2 until LC_IN rising edge                                       |
| 011      | Follow VGL2 until VGH_UVLO_R                                              |
| 100      | LC1 follow VGL2 and LC2 follow VGH until                                  |
|          | LC_IN rising edge                                                         |
| 101      | LC1 follow VGH and LC2 follow VGL2 until LC_IN rising edge                |
| 110 111  | LC1 follow VGH and LC2 follow VGL2 until                                  |
| 110, 111 | VGH_UVLO_R                                                                |
|          | CLK/LC_DIS                                                                |
|          |                                                                           |
| 00       | Pull to VGH                                                               |
| 01       | Pull to VGL2                                                              |
| 10       | Hi-Z                                                                      |
| 11       | Hi-Z                                                                      |
|          | 1<br>000<br>001<br>010<br>011<br>100<br>101<br>110, 111<br>00<br>01<br>10 |

| 0x43h        | Bit7       | Bit6 | Bit5 | Bit4         | Bit3 | Bit2          | Bit1 | Bit0 |
|--------------|------------|------|------|--------------|------|---------------|------|------|
| Register     | VCOM_Delay |      |      | XON On Delay |      | XON Off Delay |      |      |
| Initial(HEX) | 000        |      | 00   |              | 00   |               |      |      |



|             |     | XON Off Delay |
|-------------|-----|---------------|
|             | 00  | 0ms           |
|             | 01  | 5ms           |
|             | 10  | 10ms          |
|             | 11  | 20ms          |
|             |     | XON On Delay  |
|             | 00  | 0ms           |
|             | 01  | 5ms           |
|             | 10  | 10ms          |
| Description | 11  | 20ms          |
|             |     | VOOM Dalass   |
|             |     | VCOM_Delay    |
|             | 000 | 0ms           |
|             | 001 | 30ms          |
|             | 010 | 60ms          |
|             | 011 | 90ms          |
|             | 100 | 120ms         |
|             | 101 | 150ms         |
|             | 110 | 180ms         |
|             | 111 | 210ms         |

| 0x44h        | Bit7   | Bit6 | Bit5  | Bit4       | Bit3 | Bit2 | Bit1 | Bit0 |
|--------------|--------|------|-------|------------|------|------|------|------|
| Register     | ILMT_1 |      | ILM_A | VIN_UVLO_F |      |      | EN_  | Туре |
| Initial(HEX) | 0      |      | 0     | 0          | 0    |      | 0    | 0    |



|             |    | EN_Type                                |
|-------------|----|----------------------------------------|
|             | 00 | EN control AVDD, HAVDD, VGH, VCOM, GMA |
|             | 01 | EN control all channels                |
|             | 10 | EN don't control any channels          |
|             | 11 | EN don't control any channels          |
|             |    | VIN_UVLO_F                             |
|             | 00 | 6.5V                                   |
|             | 01 | 7.0V                                   |
| Description | 10 | 7.5V                                   |
|             | 11 | 8.0V                                   |
|             |    | ILMT_A                                 |
|             | 0  | 5A (0.25V)                             |
|             | 1  | 8A (0.4V)                              |
|             |    | ILMT_1                                 |
|             | 0  | 1.5A                                   |
|             | 1  | 3.2A                                   |
| <u> </u>    |    |                                        |

| 0x45h        | Bit7                | Bit6           | Bit5    | Bit4 | Bit3 | Bit2     | Bit1        | Bit0      |
|--------------|---------------------|----------------|---------|------|------|----------|-------------|-----------|
| Register     | VGH1_<br>UVLO_State | STV1_<br>Reset | CH_MODE |      |      | Power Of | f Discharge | Threshold |
| Initial(HEX) | 0                   | 1              |         | 011  |      |          | 000         |           |



|     | Power Off Discharge Threshold |
|-----|-------------------------------|
| 000 | VIN_UVLO_F                    |
| 001 | 7.0V                          |
| 010 | 7.5V                          |
| 011 | 8.0V                          |
| 100 | 8.5V                          |
| 101 | 9.0V                          |
| 110 | 9.5V                          |
| 111 | 10.0V                         |
|     |                               |

## Description

CH\_MODE:

0x41[2:0] = 000 : 4 phase of L/S operation0x41[2:0] = 001 : 6 phase of L/S operation 0x41[2:0] = 010 : 8 phase of L/S operation 0x41[2:0] = 011 : 10 phase of L/S operation 0x41[2:0] = 100 : 12 phase of L/S operation 0x41[2:0] = 101 : 12 phase of L/S operation0x41[2:0] = 110 : 12 phase of L/S operation 0x41[2:0] = 111 : 12 phase of L/S operation

|   | STV1_Reset                         |
|---|------------------------------------|
| 0 | Don't reset anything               |
| 1 | STV1 rising reset all CLKx to VGL2 |

|   | VGH1_UVLO_State |
|---|-----------------|
| 0 | Disable         |
| 1 | Enable          |

## **Outline Dimension**





Pin #1 ID and Tie Bar Mark Options

Note: The configuration of the Pin #1 identifier is optional, but must be located within the zone indicated.

| Symbol | Dimensions I | In Millimeters | Dimensions In Inches |       |  |  |
|--------|--------------|----------------|----------------------|-------|--|--|
|        | Min          | Max            | Min                  | Max   |  |  |
| А      | 0.800        | 1.000          | 0.031                | 0.039 |  |  |
| A1     | 0.000        | 0.050          | 0.000                | 0.002 |  |  |
| А3     | 0.175        | 0.250          | 0.007                | 0.010 |  |  |
| b      | 0.100        | 0.200          | 0.004                | 0.008 |  |  |
| b1     | 0.1          | 20             | 0.005                |       |  |  |
| D      | 7.950        | 8.050          | 0.313                | 0.317 |  |  |
| D2     | 6.210        | 6.310          | 0.244                | 0.248 |  |  |
| Е      | 7.950        | 8.050          | 0.313                | 0.317 |  |  |
| E2     | 6.210        | 6.310          | 0.244                | 0.248 |  |  |
| Е      | 0.3          | 350            | 0.014                |       |  |  |
| L      | 0.350        | 0.450          | 0.014                | 0.018 |  |  |
| Н      | 0.7          | <b>'</b> 75    | 0.031                |       |  |  |

V-Type 76E QFN 8x8 Package

## **Footprint Information**





| Package               | Number of | Footprint Dimension (mm) |      |      |      |      |      | Toloropoo |      |      |           |
|-----------------------|-----------|--------------------------|------|------|------|------|------|-----------|------|------|-----------|
|                       | Pin       | Р                        | Ax   | Ау   | Вх   | Ву   | С    | D         | Sx   | Sy   | Tolerance |
| V/W/U/XQFN8*8-<br>76E | 76        | 0.35                     | 8.64 | 8.64 | 7.20 | 7.20 | 0.72 | 0.15      | 6.26 | 6.26 | ±0.05     |

## **Richtek Technology Corporation**

14F, No. 8, Tai Yuen 1<sup>st</sup> Street, Chupei City Hsinchu, Taiwan, R.O.C. Tel: (8863)5526789

Richtek products are sold by description only. Richtek reserves the right to change the circuitry and/or specifications without notice at any time. Customers should obtain the latest relevant information and data sheets before placing orders and should verify that such information is current and complete. Richtek cannot assume responsibility for use of any circuitry other than circuitry embodied in a Richtek product. Information furnished by Richtek is believed to be accurate and reliable. However, no responsibility is assumed by Richtek or its subsidiaries for its use; nor for any infringements of patents or other rights of third parties which may result from its use. No license is granted by implication or otherwise under any patent or patent rights of Richtek or its subsidiaries.

**RICHTEK**