

# **Department of Electrical & Computer Engineering**

**Summer - 2024/2025** 

## **ENCS3310 Advanced Digital Systems Design**

# Design and Verification of a Simplified Single-Channel DMA Controller for UART-to-Memory Data Transfer

## Prepared by:

Saifeddin Saleh 1231474

Omar Shobaki 1230329

Instructor: Dr. Ayman Hroub

Date: 12/8/2025

## **Abstract**

This project involves the design and verification of a simplified single-channel Direct Memory Access (DMA) controller for transferring data from a UART peripheral to memory without continuous CPU involvement. Implemented in Verilog using a finite state machine, the controller operates in idle, read, and write states, with parameterized data and address widths for flexibility. A simplified UART model provides buffered byte access, and a basic synchronous memory model stores the transferred data. A comprehensive testbench verifies functionality across various transfer sizes and start addresses, confirming correct operation, timing, and completion signaling for efficient embedded data transfers.

# **Table of contents**

| Abstract                    | 2  |
|-----------------------------|----|
| Table of contents           | 3  |
| UART                        |    |
| UART verilog code           |    |
| UART testbench              |    |
| UART waveform               |    |
| Memory                      |    |
| Memory verilog code         | 6  |
| Memory testbench            |    |
| Memory waveform             |    |
| DMA controller              | 8  |
| DMA controller verilog code |    |
| DMA controller testbench    |    |
| DMA controller wavefrom     |    |
| Conclusion                  | 10 |

## **UART**

The simplified UART used in this project abstracts away traditional serial line behavior to streamline integration with the DMA controller. Instead of handling bit-level transmission and reception, it provides buffered byte access through a small internal memory preloaded with fixed data. When the DMA controller asserts the read enable signal, the UART outputs the next byte after one clock cycle, ensuring predictable timing. This approach eliminates the complexities of baud rate generation and framing, focusing solely on delivering ready-to-use parallel data for efficient transfer to the memory module.

### **UART** verilog code

```
1 //Saifeddin Saleh 1231474
2 //Omar Shobaki 1230329
3 module UART(clk, rstn, re, Data_out);
     input clk, rstn, re;
output reg [7:0] Data_out;
4
     reg [7:0] buffer [15:0];
6
     reg [3:0] index;
7
     reg re_delay;
8
     always @(posedge clk or negedge rstn) begin
9
        if(!rstn)begin
10
11
          index \leq 0;
          Data_out <= 0;
12
13
          re_delay <= 0;
          buffer[0] <= 8'hA1;
14
15
          buffer[1] <= 8'hB2;</pre>
          buffer[2]
buffer[3]
16
                      <= 8'hC3;
17
                      \leq 8'hD4;
          buffer[4]
                      <= 8'hE5;
18
          buffer[5]
                      <= 8'hF6;
19
          buffer[6]
buffer[7]
                      <= 8'h07;
20
21
                       <= 8'h18;
          buffer[8]
                      <= 8'h29;
          buffer[9]
23
                      <= 8'h3A:
          buffer[10] <= 8'h4B;
buffer[11] <= 8'h5C;
24
25
                       <= 8'h5C;
26
          buffer[12]
                       <= 8'h6D;
                       <= 8'h7E;
          buffer[13]
27
          buffer[14] <= 8'h8F;
buffer[15] <= 8'h90;
                       <= 8'h8F;
28
29
30
        end
31
        else begin
32
          re_delay <= re;
33
          if (re_delay) begin
             Data_out <= buffer[index];</pre>
35
             index <= index+1;</pre>
36
          end
37
        end
38
     end
39 endmodule
```

#### **UART** testbench

```
1 //Saifeddin Saleh 1231474
2 //Omar Shobaki 1230329
3 module tb_UART;
4 reg clk, rstn, re;
5 wire[7:0] Data_out;
6 UART uart(.clk(clk),.rstn(rstn),.re(re),.Data_out(Data_out));
7 always #5 clk=~clk;
8 initial begin
9 $dumpfile("uart.vcd");
   $dumpvars(0,tb_UART);
10
    clk=0;rstn=0;re=0;
11
12
   #12 rstn=1;
   @(posedge clk);
13
14
    repeat(16) begin
     @(posedge clk);re=1;
15
     @(posedge clk);re=0;
16
     $display("Data_out = 0x%0h", Data_out);
17
18
     @(posedge clk);
19
    end
20
   #10 $finish;
21 end
22 endmodule
```

#### **UART** waveform



As we can see, the preloaded data was transfered after one clock cycle since there's a delay.

# Memory

The memory module in this project is a simple synchronous storage unit designed to hold the data transferred from the UART by the DMA controller. It supports parameterized address and data widths, allowing flexibility in size and word length. Data is written to the specified address when

the write enable signal is asserted and is stored for later access. A separate read interface allows retrieving data from any memory location when the read enable signal is active. This straightforward design ensures predictable, cycle-accurate behavior, making it well-suited for simulation and functional verification of the DMA transfer process.

## Memory verilog code

```
1 // Saifeddin Saleh 1231474
 2 // Omar Shobaki 1230329
 3 module memory(clk, rstn, write_address, data_in, we, read_address, data_out, re);
     input clk, rstn, we, re;
     input [7:0] data_in;
     input [3:0] write_address, read_address;
     output reg [7:0] data_out;
     reg [7:0] memor [15:0];
 9
     always @(posedge clk or negedge rstn)begin
       if(~rstn) begin
10
11
         data_out <= 8'b0;</pre>
12
       end
13
       else begin
         if(we) memor[write_address] <= data_in;</pre>
14
       if(re) data_out <= memor[read_address];</pre>
15
16
           end
       end
17
18 endmodule
19
20
```

## **Memory testbench**

```
1 // Saifeddin Saleh 1231474
 2 // Omar Shobaki 1230329
 3 module tb_memory;
 4 reg clk,rstn,we,re;
 5 reg [7:0]data_in;
 6 reg [3:0]write_address,read_address;
 7 wire[7:0]data_out;
8 memory m(clk,rstn,write_address,data_in,we,read_address,data_out,re);
 9 always #5 clk=~clk;
 10 initial begin
     $dumpfile("mem.vcd");
$dumpvars(0,tb_memory);
 11
 12
     clk=0; rstn=0; we=0; re=0;
 14
     #10 rstn=1;
     we=1;
 15
     write_address=0;
 16
     data_in=8'hA1;#10;
 17
 18 write_address=1;
    data_in=8'hB2;#10;
 19
 20
     write_address=2;
     data_in=8'hC3;#10;
 21
 22
     we=0; re=1;
     read_address=0;#10;
$display("addr0=%h",data_out);
 23
     read_address=1;#10;
$display("addr1=%h",data_out);
 25
     read_address=2;#10;
$display("addr2=%h",data_out);
#10 $finish;
 27
 28
 29
 30 end
 31 endmodule
```

## Memory waveform



As we can see, the data in is being trasfered to data out, which is how a memory works.

## **DMA** controller

The DMA controller in this project is a single-channel hardware unit designed to autonomously transfer data from the UART module to memory without continuous CPU supervision. Implemented in Verilog using a finite state machine, it operates in sequential states to request data from the UART, wait for its availability, and write it into the target memory location. It uses internal counters to track the number of bytes left to transfer and automatically increments the memory write address during the process. Once the configured transfer size is completed, the controller asserts a done signal to notify the CPU, enabling efficient and streamlined data movement.

### DMA controller verilog code

#### **DMA** controller testbench

```
1 // Saifeddin Saleh 1231474
2 // Omar Shobaki 1230329
3 module tb_dma;
4 reg clk;
   reg ctk,
reg rstn;
reg start;
reg [3:0] start_address;
reg [4:0] transfer_size;
   9 wire done;
 9 wire done;
10 wire uart_re;
11 wire mem_we;
12 wire [3:0] mem_wr_addr;
13 wire [7:0] mem_wr_data;
14 wire [7:0] uart_data;
clk = 0;
rstn = 0;
start = 0;
start_address = 0;
 26
27
 28
29
               start = 0;
start_address = 0;
transfer_size = 0;
re = 0;
read_address = 0;
#12 rstn = 1;
@(posedge clk);
start_address = 4'd0;
transfer_size = 5'd16;
start = 1;
@(posedge clk);
start = 0;
@(posedge clk);
while (done == 0) @(posedge clk);
re = 1;
for (i = 0; i < 16; i = i + 1) begin
    read_address = i;
    @(posedge clk);
$display("mem[%0d]=0x%02x", i, data_out);
end
#70 *finish.</pre>
 30
31
 32
33
 34
35
 36
37
 38
39
40
41
 42
43
 44
45
 47
                 #20 $finish;
 49 end
 50 endmodule
```

#### **DMA** controller wavefrom



situdiit in you by Whoolog

## **Conclusion**

The implemented project successfully achieved the design and verification of a simplified single-channel DMA controller capable of transferring data from a UART peripheral to a memory module without continuous CPU involvement. Using a finite state machine, the DMA handled the read—write sequence reliably, asserting uart\_re to request data, capturing valid uart\_data, and writing it to sequential memory addresses until the transfer size was reached. The UART and memory modules integrated seamlessly with the DMA, and simulation waveforms confirmed correct timing, data integrity, and proper signaling of the done flag upon completion. This design demonstrates the effectiveness of hardware-based data movement for improving system efficiency, reducing CPU load, and ensuring predictable, cycle-accurate operation in embedded systems.